s3c64xx-cpufreq.c 5.4 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10
 * Copyright 2009 Wolfson Microelectronics plc
 *
 * S3C64xx CPUfreq Support
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

11 12
#define pr_fmt(fmt) "cpufreq: " fmt

13 14 15 16 17 18 19
#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/init.h>
#include <linux/cpufreq.h>
#include <linux/clk.h>
#include <linux/err.h>
#include <linux/regulator/consumer.h>
20
#include <linux/module.h>
21 22

static struct regulator *vddarm;
23
static unsigned long regulator_latency;
24 25 26 27 28 29 30 31

#ifdef CONFIG_CPU_S3C6410
struct s3c64xx_dvfs {
	unsigned int vddarm_min;
	unsigned int vddarm_max;
};

static struct s3c64xx_dvfs s3c64xx_dvfs_table[] = {
32 33 34 35
	[0] = { 1000000, 1150000 },
	[1] = { 1050000, 1150000 },
	[2] = { 1100000, 1150000 },
	[3] = { 1200000, 1350000 },
36
	[4] = { 1300000, 1350000 },
37 38 39
};

static struct cpufreq_frequency_table s3c64xx_freq_table[] = {
40 41 42 43 44 45 46 47 48 49 50 51 52
	{ 0, 0,  66000 },
	{ 0, 0, 100000 },
	{ 0, 0, 133000 },
	{ 0, 1, 200000 },
	{ 0, 1, 222000 },
	{ 0, 1, 266000 },
	{ 0, 2, 333000 },
	{ 0, 2, 400000 },
	{ 0, 2, 532000 },
	{ 0, 2, 533000 },
	{ 0, 3, 667000 },
	{ 0, 4, 800000 },
	{ 0, 0, CPUFREQ_TABLE_END },
53 54 55 56
};
#endif

static int s3c64xx_cpufreq_set_target(struct cpufreq_policy *policy,
57
				      unsigned int index)
58 59
{
	struct s3c64xx_dvfs *dvfs;
60 61
	unsigned int old_freq, new_freq;
	int ret;
62

63
	old_freq = clk_get_rate(policy->clk) / 1000;
64
	new_freq = s3c64xx_freq_table[index].frequency;
65
	dvfs = &s3c64xx_dvfs_table[s3c64xx_freq_table[index].driver_data];
66 67

#ifdef CONFIG_REGULATOR
68
	if (vddarm && new_freq > old_freq) {
69 70 71 72
		ret = regulator_set_voltage(vddarm,
					    dvfs->vddarm_min,
					    dvfs->vddarm_max);
		if (ret != 0) {
73
			pr_err("Failed to set VDDARM for %dkHz: %d\n",
74 75
			       new_freq, ret);
			return ret;
76 77 78 79
		}
	}
#endif

80
	ret = clk_set_rate(policy->clk, new_freq * 1000);
81
	if (ret < 0) {
82
		pr_err("Failed to set rate %dkHz: %d\n",
83 84
		       new_freq, ret);
		return ret;
85 86 87
	}

#ifdef CONFIG_REGULATOR
88
	if (vddarm && new_freq < old_freq) {
89 90 91 92
		ret = regulator_set_voltage(vddarm,
					    dvfs->vddarm_min,
					    dvfs->vddarm_max);
		if (ret != 0) {
93
			pr_err("Failed to set VDDARM for %dkHz: %d\n",
94
			       new_freq, ret);
95
			if (clk_set_rate(policy->clk, old_freq * 1000) < 0)
96 97 98
				pr_err("Failed to restore original clock rate\n");

			return ret;
99 100 101 102
		}
	}
#endif

103
	pr_debug("Set actual frequency %lukHz\n",
104
		 clk_get_rate(policy->clk) / 1000);
105 106 107 108 109

	return 0;
}

#ifdef CONFIG_REGULATOR
110
static void s3c64xx_cpufreq_config_regulator(void)
111 112 113 114 115 116 117
{
	int count, v, i, found;
	struct cpufreq_frequency_table *freq;
	struct s3c64xx_dvfs *dvfs;

	count = regulator_count_voltages(vddarm);
	if (count < 0) {
118
		pr_err("Unable to check supported voltages\n");
119 120
	}

121 122
	if (!count)
		goto out;
123

124
	cpufreq_for_each_valid_entry(freq, s3c64xx_freq_table) {
125
		dvfs = &s3c64xx_dvfs_table[freq->driver_data];
126 127 128 129 130 131 132 133 134
		found = 0;

		for (i = 0; i < count; i++) {
			v = regulator_list_voltage(vddarm, i);
			if (v >= dvfs->vddarm_min && v <= dvfs->vddarm_max)
				found = 1;
		}

		if (!found) {
135
			pr_debug("%dkHz unsupported by regulator\n",
136 137 138 139
				 freq->frequency);
			freq->frequency = CPUFREQ_ENTRY_INVALID;
		}
	}
140

141
out:
142 143 144
	/* Guess based on having to do an I2C/SPI write; in future we
	 * will be able to query the regulator performance here. */
	regulator_latency = 1 * 1000 * 1000;
145 146 147
}
#endif

148
static int s3c64xx_cpufreq_driver_init(struct cpufreq_policy *policy)
149 150 151 152 153 154 155 156
{
	int ret;
	struct cpufreq_frequency_table *freq;

	if (policy->cpu != 0)
		return -EINVAL;

	if (s3c64xx_freq_table == NULL) {
157
		pr_err("No frequency information for this CPU\n");
158 159 160
		return -ENODEV;
	}

161 162
	policy->clk = clk_get(NULL, "armclk");
	if (IS_ERR(policy->clk)) {
163
		pr_err("Unable to obtain ARMCLK: %ld\n",
164 165
		       PTR_ERR(policy->clk));
		return PTR_ERR(policy->clk);
166 167 168 169 170 171
	}

#ifdef CONFIG_REGULATOR
	vddarm = regulator_get(NULL, "vddarm");
	if (IS_ERR(vddarm)) {
		ret = PTR_ERR(vddarm);
172 173
		pr_err("Failed to obtain VDDARM: %d\n", ret);
		pr_err("Only frequency scaling available\n");
174 175
		vddarm = NULL;
	} else {
176
		s3c64xx_cpufreq_config_regulator();
177 178 179
	}
#endif

180
	cpufreq_for_each_entry(freq, s3c64xx_freq_table) {
181 182 183
		unsigned long r;

		/* Check for frequencies we can generate */
184
		r = clk_round_rate(policy->clk, freq->frequency * 1000);
185
		r /= 1000;
186
		if (r != freq->frequency) {
187
			pr_debug("%dkHz unsupported by clock\n",
188
				 freq->frequency);
189
			freq->frequency = CPUFREQ_ENTRY_INVALID;
190
		}
191 192 193

		/* If we have no regulator then assume startup
		 * frequency is the maximum we can support. */
194
		if (!vddarm && freq->frequency > clk_get_rate(policy->clk) / 1000)
195 196 197
			freq->frequency = CPUFREQ_ENTRY_INVALID;
	}

198 199 200 201
	/* Datasheet says PLL stabalisation time (if we were to use
	 * the PLLs, which we don't currently) is ~300us worst case,
	 * but add some fudge.
	 */
202 203
	ret = cpufreq_generic_init(policy, s3c64xx_freq_table,
			(500 * 1000) + regulator_latency);
204
	if (ret != 0) {
205
		pr_err("Failed to configure frequency table: %d\n",
206 207
		       ret);
		regulator_put(vddarm);
208
		clk_put(policy->clk);
209 210 211 212 213 214
	}

	return ret;
}

static struct cpufreq_driver s3c64xx_cpufreq_driver = {
215
	.flags		= CPUFREQ_NEED_INITIAL_FREQ_CHECK,
216
	.verify		= cpufreq_generic_frequency_table_verify,
217
	.target_index	= s3c64xx_cpufreq_set_target,
218
	.get		= cpufreq_generic_get,
219 220 221 222 223 224 225 226 227
	.init		= s3c64xx_cpufreq_driver_init,
	.name		= "s3c",
};

static int __init s3c64xx_cpufreq_init(void)
{
	return cpufreq_register_driver(&s3c64xx_cpufreq_driver);
}
module_init(s3c64xx_cpufreq_init);