msi.c 33.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8
/*
 * File:	msi.c
 * Purpose:	PCI Message Signaled Interrupt (MSI)
 *
 * Copyright (C) 2003-2004 Intel
 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
 */

9
#include <linux/err.h>
L
Linus Torvalds 已提交
10 11 12
#include <linux/mm.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
13
#include <linux/export.h>
L
Linus Torvalds 已提交
14 15 16
#include <linux/ioport.h>
#include <linux/pci.h>
#include <linux/proc_fs.h>
17
#include <linux/msi.h>
D
Dan Williams 已提交
18
#include <linux/smp.h>
H
Hidetoshi Seto 已提交
19 20
#include <linux/errno.h>
#include <linux/io.h>
21
#include <linux/slab.h>
22
#include <linux/irqdomain.h>
L
Linus Torvalds 已提交
23 24 25 26

#include "pci.h"

static int pci_msi_enable = 1;
27
int pci_msi_ignore_mask;
L
Linus Torvalds 已提交
28

29 30
#define msix_table_size(flags)	((flags & PCI_MSIX_FLAGS_QSIZE) + 1)

31 32 33 34 35 36 37 38 39
#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
static struct irq_domain *pci_msi_default_domain;
static DEFINE_MUTEX(pci_msi_domain_lock);

struct irq_domain * __weak arch_get_pci_msi_domain(struct pci_dev *dev)
{
	return pci_msi_default_domain;
}

40 41 42 43 44 45 46 47 48 49 50 51
static struct irq_domain *pci_msi_get_domain(struct pci_dev *dev)
{
	struct irq_domain *domain = NULL;

	if (dev->bus->msi)
		domain = dev->bus->msi->domain;
	if (!domain)
		domain = arch_get_pci_msi_domain(dev);

	return domain;
}

52 53 54 55
static int pci_msi_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
	struct irq_domain *domain;

56
	domain = pci_msi_get_domain(dev);
57 58 59 60 61 62 63 64 65 66
	if (domain)
		return pci_msi_domain_alloc_irqs(domain, dev, nvec, type);

	return arch_setup_msi_irqs(dev, nvec, type);
}

static void pci_msi_teardown_msi_irqs(struct pci_dev *dev)
{
	struct irq_domain *domain;

67
	domain = pci_msi_get_domain(dev);
68 69 70 71 72 73 74 75 76
	if (domain)
		pci_msi_domain_free_irqs(domain, dev);
	else
		arch_teardown_msi_irqs(dev);
}
#else
#define pci_msi_setup_msi_irqs		arch_setup_msi_irqs
#define pci_msi_teardown_msi_irqs	arch_teardown_msi_irqs
#endif
77

78 79
/* Arch hooks */

80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
struct msi_controller * __weak pcibios_msi_controller(struct pci_dev *dev)
{
	return NULL;
}

static struct msi_controller *pci_msi_controller(struct pci_dev *dev)
{
	struct msi_controller *msi_ctrl = dev->bus->msi;

	if (msi_ctrl)
		return msi_ctrl;

	return pcibios_msi_controller(dev);
}

95 96
int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
{
97
	struct msi_controller *chip = pci_msi_controller(dev);
98 99 100 101 102 103 104 105 106 107 108 109
	int err;

	if (!chip || !chip->setup_irq)
		return -EINVAL;

	err = chip->setup_irq(chip, dev, desc);
	if (err < 0)
		return err;

	irq_set_chip_data(desc->irq, chip);

	return 0;
110 111 112
}

void __weak arch_teardown_msi_irq(unsigned int irq)
113
{
114
	struct msi_controller *chip = irq_get_chip_data(irq);
115 116 117 118 119

	if (!chip || !chip->teardown_irq)
		return;

	chip->teardown_irq(chip, irq);
120 121
}

122
int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
123 124 125 126
{
	struct msi_desc *entry;
	int ret;

127 128 129 130 131 132 133
	/*
	 * If an architecture wants to support multiple MSI, it needs to
	 * override arch_setup_msi_irqs()
	 */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

134
	for_each_pci_msi_entry(entry, dev) {
135
		ret = arch_setup_msi_irq(dev, entry);
136
		if (ret < 0)
137
			return ret;
138 139
		if (ret > 0)
			return -ENOSPC;
140 141 142 143
	}

	return 0;
}
144

145 146 147 148
/*
 * We have a default implementation available as a separate non-weak
 * function, as it is used by the Xen x86 PCI code
 */
149
void default_teardown_msi_irqs(struct pci_dev *dev)
150
{
151
	int i;
152 153
	struct msi_desc *entry;

154
	for_each_pci_msi_entry(entry, dev)
155 156 157
		if (entry->irq)
			for (i = 0; i < entry->nvec_used; i++)
				arch_teardown_msi_irq(entry->irq + i);
158 159
}

160 161 162 163
void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
{
	return default_teardown_msi_irqs(dev);
}
164

165
static void default_restore_msi_irq(struct pci_dev *dev, int irq)
166 167 168 169 170
{
	struct msi_desc *entry;

	entry = NULL;
	if (dev->msix_enabled) {
171
		for_each_pci_msi_entry(entry, dev) {
172 173 174 175 176 177 178 179
			if (irq == entry->irq)
				break;
		}
	} else if (dev->msi_enabled)  {
		entry = irq_get_msi_desc(irq);
	}

	if (entry)
180
		__pci_write_msi_msg(entry, &entry->msg);
181
}
182

183
void __weak arch_restore_msi_irqs(struct pci_dev *dev)
184
{
185
	return default_restore_msi_irqs(dev);
186
}
187

188 189
static inline __attribute_const__ u32 msi_mask(unsigned x)
{
190 191 192 193
	/* Don't shift by >= width of type */
	if (x >= 5)
		return 0xffffffff;
	return (1 << (1 << x)) - 1;
194 195
}

196 197 198 199 200 201
/*
 * PCI 2.3 does not specify mask bits for each MSI interrupt.  Attempting to
 * mask all MSI interrupts by clearing the MSI enable bit does not work
 * reliably as devices without an INTx disable bit will then generate a
 * level IRQ which will never be cleared.
 */
202
u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
L
Linus Torvalds 已提交
203
{
204
	u32 mask_bits = desc->masked;
L
Linus Torvalds 已提交
205

206
	if (pci_msi_ignore_mask || !desc->msi_attrib.maskbit)
207
		return 0;
208 209 210

	mask_bits &= ~mask;
	mask_bits |= flag;
211 212
	pci_write_config_dword(msi_desc_to_pci_dev(desc), desc->mask_pos,
			       mask_bits);
213 214 215 216 217 218

	return mask_bits;
}

static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
{
219
	desc->masked = __pci_msi_desc_mask_irq(desc, mask, flag);
220 221 222 223 224 225 226 227 228
}

/*
 * This internal function does not flush PCI writes to the device.
 * All users must ensure that they read from the device before either
 * assuming that the device state is up to date, or returning out of this
 * file.  This saves a few milliseconds when initialising devices with lots
 * of MSI-X interrupts.
 */
229
u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag)
230 231 232
{
	u32 mask_bits = desc->masked;
	unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
233
						PCI_MSIX_ENTRY_VECTOR_CTRL;
234 235 236 237

	if (pci_msi_ignore_mask)
		return 0;

238 239 240
	mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
	if (flag)
		mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
241
	writel(mask_bits, desc->mask_base + offset);
242 243 244 245 246 247

	return mask_bits;
}

static void msix_mask_irq(struct msi_desc *desc, u32 flag)
{
248
	desc->masked = __pci_msix_desc_mask_irq(desc, flag);
249
}
250

251
static void msi_set_mask_bit(struct irq_data *data, u32 flag)
252
{
253
	struct msi_desc *desc = irq_data_get_msi_desc(data);
254

255 256 257 258
	if (desc->msi_attrib.is_msix) {
		msix_mask_irq(desc, flag);
		readl(desc->mask_base);		/* Flush write to device */
	} else {
259
		unsigned offset = data->irq - desc->irq;
260
		msi_mask_irq(desc, 1 << offset, flag << offset);
L
Linus Torvalds 已提交
261
	}
262 263
}

264 265 266 267 268
/**
 * pci_msi_mask_irq - Generic irq chip callback to mask PCI/MSI interrupts
 * @data:	pointer to irqdata associated to that interrupt
 */
void pci_msi_mask_irq(struct irq_data *data)
269
{
270
	msi_set_mask_bit(data, 1);
271 272
}

273 274 275 276 277
/**
 * pci_msi_unmask_irq - Generic irq chip callback to unmask PCI/MSI interrupts
 * @data:	pointer to irqdata associated to that interrupt
 */
void pci_msi_unmask_irq(struct irq_data *data)
278
{
279
	msi_set_mask_bit(data, 0);
L
Linus Torvalds 已提交
280 281
}

282 283 284 285
void default_restore_msi_irqs(struct pci_dev *dev)
{
	struct msi_desc *entry;

286
	for_each_pci_msi_entry(entry, dev)
287 288 289
		default_restore_msi_irq(dev, entry->irq);
}

290
void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
L
Linus Torvalds 已提交
291
{
292 293 294
	struct pci_dev *dev = msi_desc_to_pci_dev(entry);

	BUG_ON(dev->current_state != PCI_D0);
295 296 297 298 299 300 301 302 303

	if (entry->msi_attrib.is_msix) {
		void __iomem *base = entry->mask_base +
			entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;

		msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
		msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
		msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
	} else {
304
		int pos = dev->msi_cap;
305 306
		u16 data;

307 308
		pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
				      &msg->address_lo);
309
		if (entry->msi_attrib.is_64) {
310 311
			pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
					      &msg->address_hi);
B
Bjorn Helgaas 已提交
312
			pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
313 314
		} else {
			msg->address_hi = 0;
B
Bjorn Helgaas 已提交
315
			pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
316 317 318 319 320
		}
		msg->data = data;
	}
}

321
void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Y
Yinghai Lu 已提交
322
{
323 324 325
	struct pci_dev *dev = msi_desc_to_pci_dev(entry);

	if (dev->current_state != PCI_D0) {
326 327
		/* Don't touch the hardware now */
	} else if (entry->msi_attrib.is_msix) {
328 329 330 331
		void __iomem *base;
		base = entry->mask_base +
			entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;

332 333 334
		writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
		writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
		writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
335
	} else {
336
		int pos = dev->msi_cap;
337 338
		u16 msgctl;

339
		pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
340 341
		msgctl &= ~PCI_MSI_FLAGS_QSIZE;
		msgctl |= entry->msi_attrib.multiple << 4;
342
		pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
343

344 345
		pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
				       msg->address_lo);
346
		if (entry->msi_attrib.is_64) {
347 348
			pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
					       msg->address_hi);
B
Bjorn Helgaas 已提交
349 350
			pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
					      msg->data);
351
		} else {
B
Bjorn Helgaas 已提交
352 353
			pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
					      msg->data);
354
		}
L
Linus Torvalds 已提交
355
	}
356
	entry->msg = *msg;
L
Linus Torvalds 已提交
357
}
358

359
void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
Y
Yinghai Lu 已提交
360
{
361
	struct msi_desc *entry = irq_get_msi_desc(irq);
Y
Yinghai Lu 已提交
362

363
	__pci_write_msi_msg(entry, msg);
Y
Yinghai Lu 已提交
364
}
365
EXPORT_SYMBOL_GPL(pci_write_msi_msg);
Y
Yinghai Lu 已提交
366

367 368
static void free_msi_irqs(struct pci_dev *dev)
{
369
	struct list_head *msi_list = dev_to_msi_list(&dev->dev);
370
	struct msi_desc *entry, *tmp;
371 372
	struct attribute **msi_attrs;
	struct device_attribute *dev_attr;
373
	int i, count = 0;
374

375
	for_each_pci_msi_entry(entry, dev)
376 377 378
		if (entry->irq)
			for (i = 0; i < entry->nvec_used; i++)
				BUG_ON(irq_has_action(entry->irq + i));
379

380
	pci_msi_teardown_msi_irqs(dev);
381

382
	list_for_each_entry_safe(entry, tmp, msi_list, list) {
383
		if (entry->msi_attrib.is_msix) {
384
			if (list_is_last(&entry->list, msi_list))
385 386
				iounmap(entry->mask_base);
		}
387

388 389 390
		list_del(&entry->list);
		kfree(entry);
	}
391 392 393 394

	if (dev->msi_irq_groups) {
		sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
		msi_attrs = dev->msi_irq_groups[0]->attrs;
395
		while (msi_attrs[count]) {
396 397 398 399 400 401 402 403 404 405 406
			dev_attr = container_of(msi_attrs[count],
						struct device_attribute, attr);
			kfree(dev_attr->attr.name);
			kfree(dev_attr);
			++count;
		}
		kfree(msi_attrs);
		kfree(dev->msi_irq_groups[0]);
		kfree(dev->msi_irq_groups);
		dev->msi_irq_groups = NULL;
	}
407
}
S
Satoru Takeuchi 已提交
408

409 410 411 412 413 414
static void pci_intx_for_msi(struct pci_dev *dev, int enable)
{
	if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
		pci_intx(dev, enable);
}

415
static void __pci_restore_msi_state(struct pci_dev *dev)
416 417
{
	u16 control;
418
	struct msi_desc *entry;
419

420 421 422
	if (!dev->msi_enabled)
		return;

423
	entry = irq_get_msi_desc(dev->irq);
424

425
	pci_intx_for_msi(dev, 0);
426
	pci_msi_set_enable(dev, 0);
427
	arch_restore_msi_irqs(dev);
428

429
	pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
430 431
	msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
		     entry->masked);
432
	control &= ~PCI_MSI_FLAGS_QSIZE;
433
	control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
434
	pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
435 436 437
}

static void __pci_restore_msix_state(struct pci_dev *dev)
438 439 440
{
	struct msi_desc *entry;

E
Eric W. Biederman 已提交
441 442
	if (!dev->msix_enabled)
		return;
443
	BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
E
Eric W. Biederman 已提交
444

445
	/* route the table */
446
	pci_intx_for_msi(dev, 0);
447
	pci_msix_clear_and_set_ctrl(dev, 0,
448
				PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
449

450
	arch_restore_msi_irqs(dev);
451
	for_each_pci_msi_entry(entry, dev)
452
		msix_mask_irq(entry, entry->masked);
453

454
	pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
455
}
456 457 458 459 460 461

void pci_restore_msi_state(struct pci_dev *dev)
{
	__pci_restore_msi_state(dev);
	__pci_restore_msix_state(dev);
}
462
EXPORT_SYMBOL_GPL(pci_restore_msi_state);
463

464
static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
465 466
			     char *buf)
{
467 468 469
	struct msi_desc *entry;
	unsigned long irq;
	int retval;
470

471 472 473
	retval = kstrtoul(attr->attr.name, 10, &irq);
	if (retval)
		return retval;
474

475 476 477 478 479
	entry = irq_get_msi_desc(irq);
	if (entry)
		return sprintf(buf, "%s\n",
				entry->msi_attrib.is_msix ? "msix" : "msi");

480
	return -ENODEV;
481 482 483 484
}

static int populate_msi_sysfs(struct pci_dev *pdev)
{
485 486 487 488 489
	struct attribute **msi_attrs;
	struct attribute *msi_attr;
	struct device_attribute *msi_dev_attr;
	struct attribute_group *msi_irq_group;
	const struct attribute_group **msi_irq_groups;
490
	struct msi_desc *entry;
491 492
	int ret = -ENOMEM;
	int num_msi = 0;
493 494
	int count = 0;

495
	/* Determine how many msi entries we have */
496
	for_each_pci_msi_entry(entry, pdev)
497 498 499
		++num_msi;
	if (!num_msi)
		return 0;
500

501 502 503 504
	/* Dynamically create the MSI attributes for the PCI device */
	msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
	if (!msi_attrs)
		return -ENOMEM;
505
	for_each_pci_msi_entry(entry, pdev) {
506
		msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
507
		if (!msi_dev_attr)
508
			goto error_attrs;
509
		msi_attrs[count] = &msi_dev_attr->attr;
510

511
		sysfs_attr_init(&msi_dev_attr->attr);
512 513 514 515
		msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
						    entry->irq);
		if (!msi_dev_attr->attr.name)
			goto error_attrs;
516 517 518
		msi_dev_attr->attr.mode = S_IRUGO;
		msi_dev_attr->show = msi_mode_show;
		++count;
519 520
	}

521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
	msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
	if (!msi_irq_group)
		goto error_attrs;
	msi_irq_group->name = "msi_irqs";
	msi_irq_group->attrs = msi_attrs;

	msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
	if (!msi_irq_groups)
		goto error_irq_group;
	msi_irq_groups[0] = msi_irq_group;

	ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
	if (ret)
		goto error_irq_groups;
	pdev->msi_irq_groups = msi_irq_groups;

537 538
	return 0;

539 540 541 542 543 544 545 546 547 548 549 550 551
error_irq_groups:
	kfree(msi_irq_groups);
error_irq_group:
	kfree(msi_irq_group);
error_attrs:
	count = 0;
	msi_attr = msi_attrs[count];
	while (msi_attr) {
		msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
		kfree(msi_attr->name);
		kfree(msi_dev_attr);
		++count;
		msi_attr = msi_attrs[count];
552
	}
553
	kfree(msi_attrs);
554 555 556
	return ret;
}

557
static struct msi_desc *msi_setup_entry(struct pci_dev *dev, int nvec)
558 559 560 561 562
{
	u16 control;
	struct msi_desc *entry;

	/* MSI Entry Initialization */
563
	entry = alloc_msi_entry(&dev->dev);
564 565 566 567 568 569 570 571 572 573 574
	if (!entry)
		return NULL;

	pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);

	entry->msi_attrib.is_msix	= 0;
	entry->msi_attrib.is_64		= !!(control & PCI_MSI_FLAGS_64BIT);
	entry->msi_attrib.entry_nr	= 0;
	entry->msi_attrib.maskbit	= !!(control & PCI_MSI_FLAGS_MASKBIT);
	entry->msi_attrib.default_irq	= dev->irq;	/* Save IOAPIC IRQ */
	entry->msi_attrib.multi_cap	= (control & PCI_MSI_FLAGS_QMASK) >> 1;
575 576
	entry->msi_attrib.multiple	= ilog2(__roundup_pow_of_two(nvec));
	entry->nvec_used		= nvec;
577 578 579 580 581 582 583 584 585 586 587 588 589

	if (control & PCI_MSI_FLAGS_64BIT)
		entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
	else
		entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;

	/* Save the initial mask status */
	if (entry->msi_attrib.maskbit)
		pci_read_config_dword(dev, entry->mask_pos, &entry->masked);

	return entry;
}

590 591 592 593
static int msi_verify_entries(struct pci_dev *dev)
{
	struct msi_desc *entry;

594
	for_each_pci_msi_entry(entry, dev) {
595 596 597 598 599 600 601 602 603
		if (!dev->no_64bit_msi || !entry->msg.address_hi)
			continue;
		dev_err(&dev->dev, "Device has broken 64-bit MSI but arch"
			" tried to assign one above 4G\n");
		return -EIO;
	}
	return 0;
}

L
Linus Torvalds 已提交
604 605 606
/**
 * msi_capability_init - configure device's MSI capability structure
 * @dev: pointer to the pci_dev data structure of MSI device function
607
 * @nvec: number of interrupts to allocate
L
Linus Torvalds 已提交
608
 *
609 610 611 612 613 614 615
 * Setup the MSI capability structure of the device with the requested
 * number of interrupts.  A return value of zero indicates the successful
 * setup of an entry with the new MSI irq.  A negative return value indicates
 * an error, and a positive return value indicates the number of interrupts
 * which could have been allocated.
 */
static int msi_capability_init(struct pci_dev *dev, int nvec)
L
Linus Torvalds 已提交
616 617
{
	struct msi_desc *entry;
618
	int ret;
619
	unsigned mask;
L
Linus Torvalds 已提交
620

621
	pci_msi_set_enable(dev, 0);	/* Disable MSI during set up */
622

623
	entry = msi_setup_entry(dev, nvec);
624 625
	if (!entry)
		return -ENOMEM;
626

627
	/* All MSIs are unmasked by default, Mask them all */
628
	mask = msi_mask(entry->msi_attrib.multi_cap);
629 630
	msi_mask_irq(entry, mask, mask);

631
	list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
632

L
Linus Torvalds 已提交
633
	/* Configure MSI capability structure */
634
	ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
635
	if (ret) {
636
		msi_mask_irq(entry, mask, ~mask);
637
		free_msi_irqs(dev);
638
		return ret;
639
	}
640

641 642 643 644 645 646 647
	ret = msi_verify_entries(dev);
	if (ret) {
		msi_mask_irq(entry, mask, ~mask);
		free_msi_irqs(dev);
		return ret;
	}

648 649 650 651 652 653 654
	ret = populate_msi_sysfs(dev);
	if (ret) {
		msi_mask_irq(entry, mask, ~mask);
		free_msi_irqs(dev);
		return ret;
	}

L
Linus Torvalds 已提交
655
	/* Set MSI enabled bits	 */
656
	pci_intx_for_msi(dev, 0);
657
	pci_msi_set_enable(dev, 1);
658
	dev->msi_enabled = 1;
L
Linus Torvalds 已提交
659

660
	dev->irq = entry->irq;
L
Linus Torvalds 已提交
661 662 663
	return 0;
}

664
static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
665
{
666
	resource_size_t phys_addr;
667
	u32 table_offset;
668
	unsigned long flags;
669 670
	u8 bir;

671 672
	pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
			      &table_offset);
673
	bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
674 675 676 677
	flags = pci_resource_flags(dev, bir);
	if (!flags || (flags & IORESOURCE_UNSET))
		return NULL;

678
	table_offset &= PCI_MSIX_TABLE_OFFSET;
679 680 681 682 683
	phys_addr = pci_resource_start(dev, bir) + table_offset;

	return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
}

684 685
static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
			      struct msix_entry *entries, int nvec)
686 687 688 689 690
{
	struct msi_desc *entry;
	int i;

	for (i = 0; i < nvec; i++) {
691
		entry = alloc_msi_entry(&dev->dev);
692 693 694 695 696 697 698 699 700 701 702 703 704 705
		if (!entry) {
			if (!i)
				iounmap(base);
			else
				free_msi_irqs(dev);
			/* No enough memory. Don't try again */
			return -ENOMEM;
		}

		entry->msi_attrib.is_msix	= 1;
		entry->msi_attrib.is_64		= 1;
		entry->msi_attrib.entry_nr	= entries[i].entry;
		entry->msi_attrib.default_irq	= dev->irq;
		entry->mask_base		= base;
706
		entry->nvec_used		= 1;
707

708
		list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
709 710 711 712 713
	}

	return 0;
}

714
static void msix_program_entries(struct pci_dev *dev,
715
				 struct msix_entry *entries)
716 717 718 719
{
	struct msi_desc *entry;
	int i = 0;

720
	for_each_pci_msi_entry(entry, dev) {
721 722 723 724 725 726 727 728 729 730
		int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
						PCI_MSIX_ENTRY_VECTOR_CTRL;

		entries[i].vector = entry->irq;
		entry->masked = readl(entry->mask_base + offset);
		msix_mask_irq(entry, 1);
		i++;
	}
}

L
Linus Torvalds 已提交
731 732 733
/**
 * msix_capability_init - configure device's MSI-X capability
 * @dev: pointer to the pci_dev data structure of MSI-X device function
R
Randy Dunlap 已提交
734 735
 * @entries: pointer to an array of struct msix_entry entries
 * @nvec: number of @entries
L
Linus Torvalds 已提交
736
 *
737
 * Setup the MSI-X capability structure of device function with a
738 739
 * single MSI-X irq. A return of zero indicates the successful setup of
 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
L
Linus Torvalds 已提交
740 741 742 743
 **/
static int msix_capability_init(struct pci_dev *dev,
				struct msix_entry *entries, int nvec)
{
744
	int ret;
745
	u16 control;
L
Linus Torvalds 已提交
746 747
	void __iomem *base;

748
	/* Ensure MSI-X is disabled while it is set up */
749
	pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
750

751
	pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
L
Linus Torvalds 已提交
752
	/* Request & Map MSI-X table region */
753
	base = msix_map_region(dev, msix_table_size(control));
754
	if (!base)
L
Linus Torvalds 已提交
755 756
		return -ENOMEM;

757
	ret = msix_setup_entries(dev, base, entries, nvec);
758 759
	if (ret)
		return ret;
760

761
	ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
762
	if (ret)
763
		goto out_avail;
764

765 766 767 768 769
	/* Check if all MSI entries honor device restrictions */
	ret = msi_verify_entries(dev);
	if (ret)
		goto out_free;

770 771 772 773 774
	/*
	 * Some devices require MSI-X to be enabled before we can touch the
	 * MSI-X registers.  We need to mask all the vectors to prevent
	 * interrupts coming in before they're fully set up.
	 */
775
	pci_msix_clear_and_set_ctrl(dev, 0,
776
				PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
777

778
	msix_program_entries(dev, entries);
779

780
	ret = populate_msi_sysfs(dev);
781 782
	if (ret)
		goto out_free;
783

784
	/* Set MSI-X enabled bits and unmask the function */
785
	pci_intx_for_msi(dev, 0);
786
	dev->msix_enabled = 1;
L
Linus Torvalds 已提交
787

788
	pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
789

L
Linus Torvalds 已提交
790
	return 0;
791

792
out_avail:
793 794 795 796 797
	if (ret < 0) {
		/*
		 * If we had some success, report the number of irqs
		 * we succeeded in setting up.
		 */
798
		struct msi_desc *entry;
799 800
		int avail = 0;

801
		for_each_pci_msi_entry(entry, dev) {
802 803 804 805 806 807 808
			if (entry->irq != 0)
				avail++;
		}
		if (avail != 0)
			ret = avail;
	}

809
out_free:
810 811 812
	free_msi_irqs(dev);

	return ret;
L
Linus Torvalds 已提交
813 814
}

815
/**
816
 * pci_msi_supported - check whether MSI may be enabled on a device
817
 * @dev: pointer to the pci_dev data structure of MSI device function
818
 * @nvec: how many MSIs have been requested ?
819
 *
820
 * Look at global flags, the device itself, and its parent buses
821
 * to determine if MSI/-X are supported for the device. If MSI/-X is
822
 * supported return 1, else return 0.
823
 **/
824
static int pci_msi_supported(struct pci_dev *dev, int nvec)
825 826 827
{
	struct pci_bus *bus;

828
	/* MSI must be globally enabled and supported by the device */
829
	if (!pci_msi_enable)
830
		return 0;
831 832

	if (!dev || dev->no_msi || dev->current_state != PCI_D0)
833
		return 0;
834

835 836 837 838 839 840
	/*
	 * You can't ask to have 0 or less MSIs configured.
	 *  a) it's stupid ..
	 *  b) the list manipulation code assumes nvec >= 1.
	 */
	if (nvec < 1)
841
		return 0;
842

H
Hidetoshi Seto 已提交
843 844 845
	/*
	 * Any bridge which does NOT route MSI transactions from its
	 * secondary bus to its primary bus must set NO_MSI flag on
846 847 848 849
	 * the secondary pci_bus.
	 * We expect only arch-specific PCI host bus controller driver
	 * or quirks for specific PCI bridges to be setting NO_MSI.
	 */
850 851
	for (bus = dev->bus; bus; bus = bus->parent)
		if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
852
			return 0;
853

854
	return 1;
855 856
}

857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
/**
 * pci_msi_vec_count - Return the number of MSI vectors a device can send
 * @dev: device to report about
 *
 * This function returns the number of MSI vectors a device requested via
 * Multiple Message Capable register. It returns a negative errno if the
 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
 * and returns a power of two, up to a maximum of 2^5 (32), according to the
 * MSI specification.
 **/
int pci_msi_vec_count(struct pci_dev *dev)
{
	int ret;
	u16 msgctl;

	if (!dev->msi_cap)
		return -EINVAL;

	pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
	ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);

	return ret;
}
EXPORT_SYMBOL(pci_msi_vec_count);

882
void pci_msi_shutdown(struct pci_dev *dev)
L
Linus Torvalds 已提交
883
{
884 885
	struct msi_desc *desc;
	u32 mask;
L
Linus Torvalds 已提交
886

887
	if (!pci_msi_enable || !dev || !dev->msi_enabled)
E
Eric W. Biederman 已提交
888 889
		return;

890
	BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
891
	desc = first_pci_msi_entry(dev);
892

893
	pci_msi_set_enable(dev, 0);
894
	pci_intx_for_msi(dev, 1);
895
	dev->msi_enabled = 0;
896

897
	/* Return the device with MSI unmasked as initial states */
898
	mask = msi_mask(desc->msi_attrib.multi_cap);
899
	/* Keep cached state to be restored */
900
	__pci_msi_desc_mask_irq(desc, mask, ~mask);
901 902

	/* Restore dev->irq to its default pin-assertion irq */
903
	dev->irq = desc->msi_attrib.default_irq;
904
}
905

H
Hidetoshi Seto 已提交
906
void pci_disable_msi(struct pci_dev *dev)
907 908 909 910 911
{
	if (!pci_msi_enable || !dev || !dev->msi_enabled)
		return;

	pci_msi_shutdown(dev);
912
	free_msi_irqs(dev);
L
Linus Torvalds 已提交
913
}
914
EXPORT_SYMBOL(pci_disable_msi);
L
Linus Torvalds 已提交
915

916
/**
917
 * pci_msix_vec_count - return the number of device's MSI-X table entries
918
 * @dev: pointer to the pci_dev data structure of MSI-X device function
919 920 921 922 923 924
 * This function returns the number of device's MSI-X table entries and
 * therefore the number of MSI-X vectors device is capable of sending.
 * It returns a negative errno if the device is not capable of sending MSI-X
 * interrupts.
 **/
int pci_msix_vec_count(struct pci_dev *dev)
925 926 927
{
	u16 control;

928
	if (!dev->msix_cap)
929
		return -EINVAL;
930

931
	pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
932
	return msix_table_size(control);
933
}
934
EXPORT_SYMBOL(pci_msix_vec_count);
935

L
Linus Torvalds 已提交
936 937 938
/**
 * pci_enable_msix - configure device's MSI-X capability structure
 * @dev: pointer to the pci_dev data structure of MSI-X device function
939
 * @entries: pointer to an array of MSI-X entries
940
 * @nvec: number of MSI-X irqs requested for allocation by device driver
L
Linus Torvalds 已提交
941 942
 *
 * Setup the MSI-X capability structure of device function with the number
943
 * of requested irqs upon its software driver call to request for
L
Linus Torvalds 已提交
944 945
 * MSI-X mode enabled on its hardware device function. A return of zero
 * indicates the successful configuration of MSI-X capability structure
946
 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
L
Linus Torvalds 已提交
947
 * Or a return of > 0 indicates that driver request is exceeding the number
948 949
 * of irqs or MSI-X vectors available. Driver should use the returned value to
 * re-send its request.
L
Linus Torvalds 已提交
950
 **/
H
Hidetoshi Seto 已提交
951
int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
L
Linus Torvalds 已提交
952
{
953
	int nr_entries;
E
Eric W. Biederman 已提交
954
	int i, j;
L
Linus Torvalds 已提交
955

956 957
	if (!pci_msi_supported(dev, nvec))
		return -EINVAL;
958

959 960 961
	if (!entries)
		return -EINVAL;

962 963 964
	nr_entries = pci_msix_vec_count(dev);
	if (nr_entries < 0)
		return nr_entries;
L
Linus Torvalds 已提交
965
	if (nvec > nr_entries)
966
		return nr_entries;
L
Linus Torvalds 已提交
967 968 969 970 971 972 973 974 975 976

	/* Check for any invalid entries */
	for (i = 0; i < nvec; i++) {
		if (entries[i].entry >= nr_entries)
			return -EINVAL;		/* invalid entry */
		for (j = i + 1; j < nvec; j++) {
			if (entries[i].entry == entries[j].entry)
				return -EINVAL;	/* duplicate entry */
		}
	}
E
Eric W. Biederman 已提交
977
	WARN_ON(!!dev->msix_enabled);
978

979
	/* Check whether driver already requested for MSI irq */
H
Hidetoshi Seto 已提交
980
	if (dev->msi_enabled) {
981
		dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
L
Linus Torvalds 已提交
982 983
		return -EINVAL;
	}
984
	return msix_capability_init(dev, entries, nvec);
L
Linus Torvalds 已提交
985
}
986
EXPORT_SYMBOL(pci_enable_msix);
L
Linus Torvalds 已提交
987

H
Hidetoshi Seto 已提交
988
void pci_msix_shutdown(struct pci_dev *dev)
989
{
990 991
	struct msi_desc *entry;

992
	if (!pci_msi_enable || !dev || !dev->msix_enabled)
E
Eric W. Biederman 已提交
993 994
		return;

995
	/* Return the device with MSI-X masked as initial states */
996
	for_each_pci_msi_entry(entry, dev) {
997
		/* Keep cached states to be restored */
998
		__pci_msix_desc_mask_irq(entry, 1);
999 1000
	}

1001
	pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1002
	pci_intx_for_msi(dev, 1);
1003
	dev->msix_enabled = 0;
1004
}
1005

H
Hidetoshi Seto 已提交
1006
void pci_disable_msix(struct pci_dev *dev)
1007 1008 1009 1010 1011
{
	if (!pci_msi_enable || !dev || !dev->msix_enabled)
		return;

	pci_msix_shutdown(dev);
1012
	free_msi_irqs(dev);
L
Linus Torvalds 已提交
1013
}
1014
EXPORT_SYMBOL(pci_disable_msix);
L
Linus Torvalds 已提交
1015

1016 1017 1018 1019
void pci_no_msi(void)
{
	pci_msi_enable = 0;
}
1020

1021 1022 1023 1024 1025 1026 1027
/**
 * pci_msi_enabled - is MSI enabled?
 *
 * Returns true if MSI has not been disabled by the command-line option
 * pci=nomsi.
 **/
int pci_msi_enabled(void)
1028
{
1029
	return pci_msi_enable;
1030
}
1031
EXPORT_SYMBOL(pci_msi_enabled);
1032

1033
void pci_msi_init_pci_dev(struct pci_dev *dev)
1034 1035
{
}
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050

/**
 * pci_enable_msi_range - configure device's MSI capability structure
 * @dev: device to configure
 * @minvec: minimal number of interrupts to configure
 * @maxvec: maximum number of interrupts to configure
 *
 * This function tries to allocate a maximum possible number of interrupts in a
 * range between @minvec and @maxvec. It returns a negative errno if an error
 * occurs. If it succeeds, it returns the actual number of interrupts allocated
 * and updates the @dev's irq member to the lowest new interrupt number;
 * the other interrupt numbers allocated to this device are consecutive.
 **/
int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
{
1051
	int nvec;
1052 1053
	int rc;

1054 1055
	if (!pci_msi_supported(dev, minvec))
		return -EINVAL;
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065

	WARN_ON(!!dev->msi_enabled);

	/* Check whether driver already requested MSI-X irqs */
	if (dev->msix_enabled) {
		dev_info(&dev->dev,
			 "can't enable MSI (MSI-X already enabled)\n");
		return -EINVAL;
	}

1066 1067 1068
	if (maxvec < minvec)
		return -ERANGE;

1069 1070 1071 1072 1073 1074 1075 1076
	nvec = pci_msi_vec_count(dev);
	if (nvec < 0)
		return nvec;
	else if (nvec < minvec)
		return -EINVAL;
	else if (nvec > maxvec)
		nvec = maxvec;

1077
	do {
1078
		rc = msi_capability_init(dev, nvec);
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
		if (rc < 0) {
			return rc;
		} else if (rc > 0) {
			if (rc < minvec)
				return -ENOSPC;
			nvec = rc;
		}
	} while (rc);

	return nvec;
}
EXPORT_SYMBOL(pci_enable_msi_range);

/**
 * pci_enable_msix_range - configure device's MSI-X capability structure
 * @dev: pointer to the pci_dev data structure of MSI-X device function
 * @entries: pointer to an array of MSI-X entries
 * @minvec: minimum number of MSI-X irqs requested
 * @maxvec: maximum number of MSI-X irqs requested
 *
 * Setup the MSI-X capability structure of device function with a maximum
 * possible number of interrupts in the range between @minvec and @maxvec
 * upon its software driver call to request for MSI-X mode enabled on its
 * hardware device function. It returns a negative errno if an error occurs.
 * If it succeeds, it returns the actual number of interrupts allocated and
 * indicates the successful configuration of MSI-X capability structure
 * with new allocated MSI-X interrupts.
 **/
int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
			       int minvec, int maxvec)
{
	int nvec = maxvec;
	int rc;

	if (maxvec < minvec)
		return -ERANGE;

	do {
		rc = pci_enable_msix(dev, entries, nvec);
		if (rc < 0) {
			return rc;
		} else if (rc > 0) {
			if (rc < minvec)
				return -ENOSPC;
			nvec = rc;
		}
	} while (rc);

	return nvec;
}
EXPORT_SYMBOL(pci_enable_msix_range);
1130

1131 1132 1133 1134 1135
struct pci_dev *msi_desc_to_pci_dev(struct msi_desc *desc)
{
	return to_pci_dev(desc->dev);
}

1136 1137 1138 1139 1140 1141 1142 1143
void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
{
	struct pci_dev *dev = msi_desc_to_pci_dev(desc);

	return dev->bus->sysdata;
}
EXPORT_SYMBOL_GPL(msi_desc_to_pci_sysdata);

1144 1145 1146 1147 1148 1149 1150 1151
#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
/**
 * pci_msi_domain_write_msg - Helper to write MSI message to PCI config space
 * @irq_data:	Pointer to interrupt data of the MSI interrupt
 * @msg:	Pointer to the message
 */
void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg)
{
1152
	struct msi_desc *desc = irq_data_get_msi_desc(irq_data);
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308

	/*
	 * For MSI-X desc->irq is always equal to irq_data->irq. For
	 * MSI only the first interrupt of MULTI MSI passes the test.
	 */
	if (desc->irq == irq_data->irq)
		__pci_write_msi_msg(desc, msg);
}

/**
 * pci_msi_domain_calc_hwirq - Generate a unique ID for an MSI source
 * @dev:	Pointer to the PCI device
 * @desc:	Pointer to the msi descriptor
 *
 * The ID number is only used within the irqdomain.
 */
irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
					  struct msi_desc *desc)
{
	return (irq_hw_number_t)desc->msi_attrib.entry_nr |
		PCI_DEVID(dev->bus->number, dev->devfn) << 11 |
		(pci_domain_nr(dev->bus) & 0xFFFFFFFF) << 27;
}

static inline bool pci_msi_desc_is_multi_msi(struct msi_desc *desc)
{
	return !desc->msi_attrib.is_msix && desc->nvec_used > 1;
}

/**
 * pci_msi_domain_check_cap - Verify that @domain supports the capabilities for @dev
 * @domain:	The interrupt domain to check
 * @info:	The domain info for verification
 * @dev:	The device to check
 *
 * Returns:
 *  0 if the functionality is supported
 *  1 if Multi MSI is requested, but the domain does not support it
 *  -ENOTSUPP otherwise
 */
int pci_msi_domain_check_cap(struct irq_domain *domain,
			     struct msi_domain_info *info, struct device *dev)
{
	struct msi_desc *desc = first_pci_msi_entry(to_pci_dev(dev));

	/* Special handling to support pci_enable_msi_range() */
	if (pci_msi_desc_is_multi_msi(desc) &&
	    !(info->flags & MSI_FLAG_MULTI_PCI_MSI))
		return 1;
	else if (desc->msi_attrib.is_msix && !(info->flags & MSI_FLAG_PCI_MSIX))
		return -ENOTSUPP;

	return 0;
}

static int pci_msi_domain_handle_error(struct irq_domain *domain,
				       struct msi_desc *desc, int error)
{
	/* Special handling to support pci_enable_msi_range() */
	if (pci_msi_desc_is_multi_msi(desc) && error == -ENOSPC)
		return 1;

	return error;
}

#ifdef GENERIC_MSI_DOMAIN_OPS
static void pci_msi_domain_set_desc(msi_alloc_info_t *arg,
				    struct msi_desc *desc)
{
	arg->desc = desc;
	arg->hwirq = pci_msi_domain_calc_hwirq(msi_desc_to_pci_dev(desc),
					       desc);
}
#else
#define pci_msi_domain_set_desc		NULL
#endif

static struct msi_domain_ops pci_msi_domain_ops_default = {
	.set_desc	= pci_msi_domain_set_desc,
	.msi_check	= pci_msi_domain_check_cap,
	.handle_error	= pci_msi_domain_handle_error,
};

static void pci_msi_domain_update_dom_ops(struct msi_domain_info *info)
{
	struct msi_domain_ops *ops = info->ops;

	if (ops == NULL) {
		info->ops = &pci_msi_domain_ops_default;
	} else {
		if (ops->set_desc == NULL)
			ops->set_desc = pci_msi_domain_set_desc;
		if (ops->msi_check == NULL)
			ops->msi_check = pci_msi_domain_check_cap;
		if (ops->handle_error == NULL)
			ops->handle_error = pci_msi_domain_handle_error;
	}
}

static void pci_msi_domain_update_chip_ops(struct msi_domain_info *info)
{
	struct irq_chip *chip = info->chip;

	BUG_ON(!chip);
	if (!chip->irq_write_msi_msg)
		chip->irq_write_msi_msg = pci_msi_domain_write_msg;
}

/**
 * pci_msi_create_irq_domain - Creat a MSI interrupt domain
 * @node:	Optional device-tree node of the interrupt controller
 * @info:	MSI domain info
 * @parent:	Parent irq domain
 *
 * Updates the domain and chip ops and creates a MSI interrupt domain.
 *
 * Returns:
 * A domain pointer or NULL in case of failure.
 */
struct irq_domain *pci_msi_create_irq_domain(struct device_node *node,
					     struct msi_domain_info *info,
					     struct irq_domain *parent)
{
	if (info->flags & MSI_FLAG_USE_DEF_DOM_OPS)
		pci_msi_domain_update_dom_ops(info);
	if (info->flags & MSI_FLAG_USE_DEF_CHIP_OPS)
		pci_msi_domain_update_chip_ops(info);

	return msi_create_irq_domain(node, info, parent);
}

/**
 * pci_msi_domain_alloc_irqs - Allocate interrupts for @dev in @domain
 * @domain:	The interrupt domain to allocate from
 * @dev:	The device for which to allocate
 * @nvec:	The number of interrupts to allocate
 * @type:	Unused to allow simpler migration from the arch_XXX interfaces
 *
 * Returns:
 * A virtual interrupt number or an error code in case of failure
 */
int pci_msi_domain_alloc_irqs(struct irq_domain *domain, struct pci_dev *dev,
			      int nvec, int type)
{
	return msi_domain_alloc_irqs(domain, &dev->dev, nvec);
}

/**
 * pci_msi_domain_free_irqs - Free interrupts for @dev in @domain
 * @domain:	The interrupt domain
 * @dev:	The device for which to free interrupts
 */
void pci_msi_domain_free_irqs(struct irq_domain *domain, struct pci_dev *dev)
{
	msi_domain_free_irqs(domain, &dev->dev);
}
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335

/**
 * pci_msi_create_default_irq_domain - Create a default MSI interrupt domain
 * @node:	Optional device-tree node of the interrupt controller
 * @info:	MSI domain info
 * @parent:	Parent irq domain
 *
 * Returns: A domain pointer or NULL in case of failure. If successful
 * the default PCI/MSI irqdomain pointer is updated.
 */
struct irq_domain *pci_msi_create_default_irq_domain(struct device_node *node,
		struct msi_domain_info *info, struct irq_domain *parent)
{
	struct irq_domain *domain;

	mutex_lock(&pci_msi_domain_lock);
	if (pci_msi_default_domain) {
		pr_err("PCI: default irq domain for PCI MSI has already been created.\n");
		domain = NULL;
	} else {
		domain = pci_msi_create_irq_domain(node, info, parent);
		pci_msi_default_domain = domain;
	}
	mutex_unlock(&pci_msi_domain_lock);

	return domain;
}
1336
#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */