msi.c 22.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8
/*
 * File:	msi.c
 * Purpose:	PCI Message Signaled Interrupt (MSI)
 *
 * Copyright (C) 2003-2004 Intel
 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
 */

9
#include <linux/err.h>
L
Linus Torvalds 已提交
10 11 12 13 14 15 16
#include <linux/mm.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/ioport.h>
#include <linux/pci.h>
#include <linux/proc_fs.h>
17
#include <linux/msi.h>
D
Dan Williams 已提交
18
#include <linux/smp.h>
H
Hidetoshi Seto 已提交
19 20
#include <linux/errno.h>
#include <linux/io.h>
21
#include <linux/slab.h>
L
Linus Torvalds 已提交
22 23 24 25 26 27

#include "pci.h"
#include "msi.h"

static int pci_msi_enable = 1;

28 29
/* Arch hooks */

30 31
#ifndef arch_msi_check_device
int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
32 33 34
{
	return 0;
}
35
#endif
36

37
#ifndef arch_setup_msi_irqs
38 39 40 41 42 43
# define arch_setup_msi_irqs default_setup_msi_irqs
# define HAVE_DEFAULT_MSI_SETUP_IRQS
#endif

#ifdef HAVE_DEFAULT_MSI_SETUP_IRQS
int default_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
44 45 46 47
{
	struct msi_desc *entry;
	int ret;

48 49 50 51 52 53 54
	/*
	 * If an architecture wants to support multiple MSI, it needs to
	 * override arch_setup_msi_irqs()
	 */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

55 56
	list_for_each_entry(entry, &dev->msi_list, list) {
		ret = arch_setup_msi_irq(dev, entry);
57
		if (ret < 0)
58
			return ret;
59 60
		if (ret > 0)
			return -ENOSPC;
61 62 63 64
	}

	return 0;
}
65
#endif
66

67
#ifndef arch_teardown_msi_irqs
68 69 70 71 72 73
# define arch_teardown_msi_irqs default_teardown_msi_irqs
# define HAVE_DEFAULT_MSI_TEARDOWN_IRQS
#endif

#ifdef HAVE_DEFAULT_MSI_TEARDOWN_IRQS
void default_teardown_msi_irqs(struct pci_dev *dev)
74 75 76 77
{
	struct msi_desc *entry;

	list_for_each_entry(entry, &dev->msi_list, list) {
78 79 80 81 82 83
		int i, nvec;
		if (entry->irq == 0)
			continue;
		nvec = 1 << entry->msi_attrib.multiple;
		for (i = 0; i < nvec; i++)
			arch_teardown_msi_irq(entry->irq + i);
84 85
	}
}
86
#endif
87

88
static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
89 90 91
{
	u16 control;

92
	BUG_ON(!pos);
93

94 95 96 97 98
	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
	control &= ~PCI_MSI_FLAGS_ENABLE;
	if (enable)
		control |= PCI_MSI_FLAGS_ENABLE;
	pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
99 100
}

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
static void msix_set_enable(struct pci_dev *dev, int enable)
{
	int pos;
	u16 control;

	pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
	if (pos) {
		pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
		control &= ~PCI_MSIX_FLAGS_ENABLE;
		if (enable)
			control |= PCI_MSIX_FLAGS_ENABLE;
		pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
	}
}

116 117
static inline __attribute_const__ u32 msi_mask(unsigned x)
{
118 119 120 121
	/* Don't shift by >= width of type */
	if (x >= 5)
		return 0xffffffff;
	return (1 << (1 << x)) - 1;
122 123
}

124
static inline __attribute_const__ u32 msi_capable_mask(u16 control)
M
Mitch Williams 已提交
125
{
126 127
	return msi_mask((control >> 1) & 7);
}
M
Mitch Williams 已提交
128

129 130 131
static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
{
	return msi_mask((control >> 4) & 7);
M
Mitch Williams 已提交
132 133
}

134 135 136 137 138 139
/*
 * PCI 2.3 does not specify mask bits for each MSI interrupt.  Attempting to
 * mask all MSI interrupts by clearing the MSI enable bit does not work
 * reliably as devices without an INTx disable bit will then generate a
 * level IRQ which will never be cleared.
 */
140
static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
L
Linus Torvalds 已提交
141
{
142
	u32 mask_bits = desc->masked;
L
Linus Torvalds 已提交
143

144
	if (!desc->msi_attrib.maskbit)
145
		return 0;
146 147 148 149

	mask_bits &= ~mask;
	mask_bits |= flag;
	pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
150 151 152 153 154 155 156

	return mask_bits;
}

static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
{
	desc->masked = __msi_mask_irq(desc, mask, flag);
157 158 159 160 161 162 163 164 165
}

/*
 * This internal function does not flush PCI writes to the device.
 * All users must ensure that they read from the device before either
 * assuming that the device state is up to date, or returning out of this
 * file.  This saves a few milliseconds when initialising devices with lots
 * of MSI-X interrupts.
 */
166
static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
167 168 169
{
	u32 mask_bits = desc->masked;
	unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
170
						PCI_MSIX_ENTRY_VECTOR_CTRL;
171 172 173
	mask_bits &= ~1;
	mask_bits |= flag;
	writel(mask_bits, desc->mask_base + offset);
174 175 176 177 178 179 180

	return mask_bits;
}

static void msix_mask_irq(struct msi_desc *desc, u32 flag)
{
	desc->masked = __msix_mask_irq(desc, flag);
181
}
182

183
static void msi_set_mask_bit(struct irq_data *data, u32 flag)
184
{
185
	struct msi_desc *desc = irq_data_get_msi(data);
186

187 188 189 190
	if (desc->msi_attrib.is_msix) {
		msix_mask_irq(desc, flag);
		readl(desc->mask_base);		/* Flush write to device */
	} else {
191
		unsigned offset = data->irq - desc->dev->irq;
192
		msi_mask_irq(desc, 1 << offset, flag << offset);
L
Linus Torvalds 已提交
193
	}
194 195
}

196
void mask_msi_irq(struct irq_data *data)
197
{
198
	msi_set_mask_bit(data, 1);
199 200
}

201
void unmask_msi_irq(struct irq_data *data)
202
{
203
	msi_set_mask_bit(data, 0);
L
Linus Torvalds 已提交
204 205
}

206
void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
L
Linus Torvalds 已提交
207
{
208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
	BUG_ON(entry->dev->current_state != PCI_D0);

	if (entry->msi_attrib.is_msix) {
		void __iomem *base = entry->mask_base +
			entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;

		msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
		msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
		msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
	} else {
		struct pci_dev *dev = entry->dev;
		int pos = entry->msi_attrib.pos;
		u16 data;

		pci_read_config_dword(dev, msi_lower_address_reg(pos),
					&msg->address_lo);
		if (entry->msi_attrib.is_64) {
			pci_read_config_dword(dev, msi_upper_address_reg(pos),
						&msg->address_hi);
			pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
		} else {
			msg->address_hi = 0;
			pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
		}
		msg->data = data;
	}
}

void read_msi_msg(unsigned int irq, struct msi_msg *msg)
{
238
	struct msi_desc *entry = get_irq_msi(irq);
239

240
	__read_msi_msg(entry, msg);
241 242
}

243
void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
244 245
{
	/* Assert that the cache is valid, assuming that
246 247 248
	 * valid messages are not all-zeroes. */
	BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
		 entry->msg.data));
249

250
	*msg = entry->msg;
251
}
L
Linus Torvalds 已提交
252

253
void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
254
{
255
	struct msi_desc *entry = get_irq_msi(irq);
Y
Yinghai Lu 已提交
256

257
	__get_cached_msi_msg(entry, msg);
Y
Yinghai Lu 已提交
258 259
}

260
void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Y
Yinghai Lu 已提交
261
{
262 263 264
	if (entry->dev->current_state != PCI_D0) {
		/* Don't touch the hardware now */
	} else if (entry->msi_attrib.is_msix) {
265 266 267 268
		void __iomem *base;
		base = entry->mask_base +
			entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;

269 270 271
		writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
		writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
		writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
272
	} else {
273 274
		struct pci_dev *dev = entry->dev;
		int pos = entry->msi_attrib.pos;
275 276 277 278 279 280
		u16 msgctl;

		pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
		msgctl &= ~PCI_MSI_FLAGS_QSIZE;
		msgctl |= entry->msi_attrib.multiple << 4;
		pci_write_config_word(dev, msi_control_reg(pos), msgctl);
281 282 283 284 285 286 287 288 289 290 291 292

		pci_write_config_dword(dev, msi_lower_address_reg(pos),
					msg->address_lo);
		if (entry->msi_attrib.is_64) {
			pci_write_config_dword(dev, msi_upper_address_reg(pos),
						msg->address_hi);
			pci_write_config_word(dev, msi_data_reg(pos, 1),
						msg->data);
		} else {
			pci_write_config_word(dev, msi_data_reg(pos, 0),
						msg->data);
		}
L
Linus Torvalds 已提交
293
	}
294
	entry->msg = *msg;
L
Linus Torvalds 已提交
295
}
296

Y
Yinghai Lu 已提交
297 298
void write_msi_msg(unsigned int irq, struct msi_msg *msg)
{
299
	struct msi_desc *entry = get_irq_msi(irq);
Y
Yinghai Lu 已提交
300

301
	__write_msi_msg(entry, msg);
Y
Yinghai Lu 已提交
302 303
}

304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
static void free_msi_irqs(struct pci_dev *dev)
{
	struct msi_desc *entry, *tmp;

	list_for_each_entry(entry, &dev->msi_list, list) {
		int i, nvec;
		if (!entry->irq)
			continue;
		nvec = 1 << entry->msi_attrib.multiple;
		for (i = 0; i < nvec; i++)
			BUG_ON(irq_has_action(entry->irq + i));
	}

	arch_teardown_msi_irqs(dev);

	list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
		if (entry->msi_attrib.is_msix) {
			if (list_is_last(&entry->list, &dev->msi_list))
				iounmap(entry->mask_base);
		}
		list_del(&entry->list);
		kfree(entry);
	}
}
S
Satoru Takeuchi 已提交
328

329
static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
L
Linus Torvalds 已提交
330
{
331 332
	struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
	if (!desc)
L
Linus Torvalds 已提交
333 334
		return NULL;

335 336
	INIT_LIST_HEAD(&desc->list);
	desc->dev = dev;
L
Linus Torvalds 已提交
337

338
	return desc;
L
Linus Torvalds 已提交
339 340
}

341 342 343 344 345 346
static void pci_intx_for_msi(struct pci_dev *dev, int enable)
{
	if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
		pci_intx(dev, enable);
}

347
static void __pci_restore_msi_state(struct pci_dev *dev)
348
{
349
	int pos;
350
	u16 control;
351
	struct msi_desc *entry;
352

353 354 355
	if (!dev->msi_enabled)
		return;

356 357
	entry = get_irq_msi(dev->irq);
	pos = entry->msi_attrib.pos;
358

359
	pci_intx_for_msi(dev, 0);
360
	msi_set_enable(dev, pos, 0);
361 362 363
	write_msi_msg(dev->irq, &entry->msg);

	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
364
	msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
365
	control &= ~PCI_MSI_FLAGS_QSIZE;
366
	control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
367
	pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
368 369 370
}

static void __pci_restore_msix_state(struct pci_dev *dev)
371 372 373
{
	int pos;
	struct msi_desc *entry;
374
	u16 control;
375

E
Eric W. Biederman 已提交
376 377
	if (!dev->msix_enabled)
		return;
378
	BUG_ON(list_empty(&dev->msi_list));
H
Hidetoshi Seto 已提交
379
	entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
380 381
	pos = entry->msi_attrib.pos;
	pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
E
Eric W. Biederman 已提交
382

383
	/* route the table */
384
	pci_intx_for_msi(dev, 0);
385 386
	control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
387

388 389
	list_for_each_entry(entry, &dev->msi_list, list) {
		write_msi_msg(entry->irq, &entry->msg);
390
		msix_mask_irq(entry, entry->masked);
391 392
	}

393 394
	control &= ~PCI_MSIX_FLAGS_MASKALL;
	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
395
}
396 397 398 399 400 401

void pci_restore_msi_state(struct pci_dev *dev)
{
	__pci_restore_msi_state(dev);
	__pci_restore_msix_state(dev);
}
402
EXPORT_SYMBOL_GPL(pci_restore_msi_state);
403

L
Linus Torvalds 已提交
404 405 406
/**
 * msi_capability_init - configure device's MSI capability structure
 * @dev: pointer to the pci_dev data structure of MSI device function
407
 * @nvec: number of interrupts to allocate
L
Linus Torvalds 已提交
408
 *
409 410 411 412 413 414 415
 * Setup the MSI capability structure of the device with the requested
 * number of interrupts.  A return value of zero indicates the successful
 * setup of an entry with the new MSI irq.  A negative return value indicates
 * an error, and a positive return value indicates the number of interrupts
 * which could have been allocated.
 */
static int msi_capability_init(struct pci_dev *dev, int nvec)
L
Linus Torvalds 已提交
416 417
{
	struct msi_desc *entry;
418
	int pos, ret;
L
Linus Torvalds 已提交
419
	u16 control;
420
	unsigned mask;
L
Linus Torvalds 已提交
421

H
Hidetoshi Seto 已提交
422
	pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
423 424
	msi_set_enable(dev, pos, 0);	/* Disable MSI during set up */

L
Linus Torvalds 已提交
425 426
	pci_read_config_word(dev, msi_control_reg(pos), &control);
	/* MSI Entry Initialization */
427
	entry = alloc_msi_entry(dev);
428 429
	if (!entry)
		return -ENOMEM;
430

H
Hidetoshi Seto 已提交
431 432 433 434 435 436
	entry->msi_attrib.is_msix	= 0;
	entry->msi_attrib.is_64		= is_64bit_address(control);
	entry->msi_attrib.entry_nr	= 0;
	entry->msi_attrib.maskbit	= is_mask_bit_support(control);
	entry->msi_attrib.default_irq	= dev->irq;	/* Save IOAPIC IRQ */
	entry->msi_attrib.pos		= pos;
437

438
	entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
439 440 441 442 443 444
	/* All MSIs are unmasked by default, Mask them all */
	if (entry->msi_attrib.maskbit)
		pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
	mask = msi_capable_mask(control);
	msi_mask_irq(entry, mask, mask);

445
	list_add_tail(&entry->list, &dev->msi_list);
446

L
Linus Torvalds 已提交
447
	/* Configure MSI capability structure */
448
	ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
449
	if (ret) {
450
		msi_mask_irq(entry, mask, ~mask);
451
		free_msi_irqs(dev);
452
		return ret;
453
	}
454

L
Linus Torvalds 已提交
455
	/* Set MSI enabled bits	 */
456
	pci_intx_for_msi(dev, 0);
457
	msi_set_enable(dev, pos, 1);
458
	dev->msi_enabled = 1;
L
Linus Torvalds 已提交
459

460
	dev->irq = entry->irq;
L
Linus Torvalds 已提交
461 462 463
	return 0;
}

464 465 466
static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
							unsigned nr_entries)
{
467
	resource_size_t phys_addr;
468 469 470 471 472 473 474 475 476 477 478
	u32 table_offset;
	u8 bir;

	pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
	bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
	table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
	phys_addr = pci_resource_start(dev, bir) + table_offset;

	return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
}

479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
static int msix_setup_entries(struct pci_dev *dev, unsigned pos,
				void __iomem *base, struct msix_entry *entries,
				int nvec)
{
	struct msi_desc *entry;
	int i;

	for (i = 0; i < nvec; i++) {
		entry = alloc_msi_entry(dev);
		if (!entry) {
			if (!i)
				iounmap(base);
			else
				free_msi_irqs(dev);
			/* No enough memory. Don't try again */
			return -ENOMEM;
		}

		entry->msi_attrib.is_msix	= 1;
		entry->msi_attrib.is_64		= 1;
		entry->msi_attrib.entry_nr	= entries[i].entry;
		entry->msi_attrib.default_irq	= dev->irq;
		entry->msi_attrib.pos		= pos;
		entry->mask_base		= base;

		list_add_tail(&entry->list, &dev->msi_list);
	}

	return 0;
}

510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
static void msix_program_entries(struct pci_dev *dev,
					struct msix_entry *entries)
{
	struct msi_desc *entry;
	int i = 0;

	list_for_each_entry(entry, &dev->msi_list, list) {
		int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
						PCI_MSIX_ENTRY_VECTOR_CTRL;

		entries[i].vector = entry->irq;
		set_irq_msi(entry->irq, entry);
		entry->masked = readl(entry->mask_base + offset);
		msix_mask_irq(entry, 1);
		i++;
	}
}

L
Linus Torvalds 已提交
528 529 530
/**
 * msix_capability_init - configure device's MSI-X capability
 * @dev: pointer to the pci_dev data structure of MSI-X device function
R
Randy Dunlap 已提交
531 532
 * @entries: pointer to an array of struct msix_entry entries
 * @nvec: number of @entries
L
Linus Torvalds 已提交
533
 *
534
 * Setup the MSI-X capability structure of device function with a
535 536
 * single MSI-X irq. A return of zero indicates the successful setup of
 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
L
Linus Torvalds 已提交
537 538 539 540
 **/
static int msix_capability_init(struct pci_dev *dev,
				struct msix_entry *entries, int nvec)
{
541
	int pos, ret;
542
	u16 control;
L
Linus Torvalds 已提交
543 544
	void __iomem *base;

H
Hidetoshi Seto 已提交
545
	pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
546 547 548 549 550 551
	pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);

	/* Ensure MSI-X is disabled while it is set up */
	control &= ~PCI_MSIX_FLAGS_ENABLE;
	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);

L
Linus Torvalds 已提交
552
	/* Request & Map MSI-X table region */
553 554
	base = msix_map_region(dev, pos, multi_msix_capable(control));
	if (!base)
L
Linus Torvalds 已提交
555 556
		return -ENOMEM;

557 558 559
	ret = msix_setup_entries(dev, pos, base, entries, nvec);
	if (ret)
		return ret;
560 561

	ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
562 563
	if (ret)
		goto error;
564

565 566 567 568 569 570 571 572
	/*
	 * Some devices require MSI-X to be enabled before we can touch the
	 * MSI-X registers.  We need to mask all the vectors to prevent
	 * interrupts coming in before they're fully set up.
	 */
	control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);

573
	msix_program_entries(dev, entries);
574 575

	/* Set MSI-X enabled bits and unmask the function */
576
	pci_intx_for_msi(dev, 0);
577
	dev->msix_enabled = 1;
L
Linus Torvalds 已提交
578

579 580
	control &= ~PCI_MSIX_FLAGS_MASKALL;
	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
581

L
Linus Torvalds 已提交
582
	return 0;
583 584 585 586 587 588 589

error:
	if (ret < 0) {
		/*
		 * If we had some success, report the number of irqs
		 * we succeeded in setting up.
		 */
590
		struct msi_desc *entry;
591 592 593 594 595 596 597 598 599 600 601 602 603
		int avail = 0;

		list_for_each_entry(entry, &dev->msi_list, list) {
			if (entry->irq != 0)
				avail++;
		}
		if (avail != 0)
			ret = avail;
	}

	free_msi_irqs(dev);

	return ret;
L
Linus Torvalds 已提交
604 605
}

606
/**
607
 * pci_msi_check_device - check whether MSI may be enabled on a device
608
 * @dev: pointer to the pci_dev data structure of MSI device function
609
 * @nvec: how many MSIs have been requested ?
610
 * @type: are we checking for MSI or MSI-X ?
611
 *
612
 * Look at global flags, the device itself, and its parent busses
613 614
 * to determine if MSI/-X are supported for the device. If MSI/-X is
 * supported return 0, else return an error code.
615
 **/
H
Hidetoshi Seto 已提交
616
static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
617 618
{
	struct pci_bus *bus;
619
	int ret;
620

621
	/* MSI must be globally enabled and supported by the device */
622 623 624
	if (!pci_msi_enable || !dev || dev->no_msi)
		return -EINVAL;

625 626 627 628 629 630 631 632
	/*
	 * You can't ask to have 0 or less MSIs configured.
	 *  a) it's stupid ..
	 *  b) the list manipulation code assumes nvec >= 1.
	 */
	if (nvec < 1)
		return -ERANGE;

H
Hidetoshi Seto 已提交
633 634 635
	/*
	 * Any bridge which does NOT route MSI transactions from its
	 * secondary bus to its primary bus must set NO_MSI flag on
636 637 638 639
	 * the secondary pci_bus.
	 * We expect only arch-specific PCI host bus controller driver
	 * or quirks for specific PCI bridges to be setting NO_MSI.
	 */
640 641 642 643
	for (bus = dev->bus; bus; bus = bus->parent)
		if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
			return -EINVAL;

644 645 646 647
	ret = arch_msi_check_device(dev, nvec, type);
	if (ret)
		return ret;

648 649 650
	if (!pci_find_capability(dev, type))
		return -EINVAL;

651 652 653
	return 0;
}

L
Linus Torvalds 已提交
654
/**
655 656 657
 * pci_enable_msi_block - configure device's MSI capability structure
 * @dev: device to configure
 * @nvec: number of interrupts to configure
L
Linus Torvalds 已提交
658
 *
659 660 661 662 663 664 665 666 667
 * Allocate IRQs for a device with the MSI capability.
 * This function returns a negative errno if an error occurs.  If it
 * is unable to allocate the number of interrupts requested, it returns
 * the number of interrupts it might be able to allocate.  If it successfully
 * allocates at least the number of interrupts requested, it returns 0 and
 * updates the @dev's irq member to the lowest new interrupt number; the
 * other interrupt numbers allocated to this device are consecutive.
 */
int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
L
Linus Torvalds 已提交
668
{
669 670 671 672 673 674 675 676 677 678
	int status, pos, maxvec;
	u16 msgctl;

	pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
	if (!pos)
		return -EINVAL;
	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
	maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
	if (nvec > maxvec)
		return maxvec;
L
Linus Torvalds 已提交
679

680
	status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
681 682
	if (status)
		return status;
L
Linus Torvalds 已提交
683

E
Eric W. Biederman 已提交
684
	WARN_ON(!!dev->msi_enabled);
L
Linus Torvalds 已提交
685

686
	/* Check whether driver already requested MSI-X irqs */
687
	if (dev->msix_enabled) {
688 689
		dev_info(&dev->dev, "can't enable MSI "
			 "(MSI-X already enabled)\n");
690
		return -EINVAL;
L
Linus Torvalds 已提交
691
	}
692 693

	status = msi_capability_init(dev, nvec);
L
Linus Torvalds 已提交
694 695
	return status;
}
696
EXPORT_SYMBOL(pci_enable_msi_block);
L
Linus Torvalds 已提交
697

698
void pci_msi_shutdown(struct pci_dev *dev)
L
Linus Torvalds 已提交
699
{
700 701 702
	struct msi_desc *desc;
	u32 mask;
	u16 ctrl;
703
	unsigned pos;
L
Linus Torvalds 已提交
704

705
	if (!pci_msi_enable || !dev || !dev->msi_enabled)
E
Eric W. Biederman 已提交
706 707
		return;

708 709 710 711 712
	BUG_ON(list_empty(&dev->msi_list));
	desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
	pos = desc->msi_attrib.pos;

	msi_set_enable(dev, pos, 0);
713
	pci_intx_for_msi(dev, 1);
714
	dev->msi_enabled = 0;
715

716
	/* Return the device with MSI unmasked as initial states */
717
	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
718
	mask = msi_capable_mask(ctrl);
719 720
	/* Keep cached state to be restored */
	__msi_mask_irq(desc, mask, ~mask);
721 722

	/* Restore dev->irq to its default pin-assertion irq */
723
	dev->irq = desc->msi_attrib.default_irq;
724
}
725

H
Hidetoshi Seto 已提交
726
void pci_disable_msi(struct pci_dev *dev)
727 728 729 730 731
{
	if (!pci_msi_enable || !dev || !dev->msi_enabled)
		return;

	pci_msi_shutdown(dev);
732
	free_msi_irqs(dev);
L
Linus Torvalds 已提交
733
}
734
EXPORT_SYMBOL(pci_disable_msi);
L
Linus Torvalds 已提交
735

736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
/**
 * pci_msix_table_size - return the number of device's MSI-X table entries
 * @dev: pointer to the pci_dev data structure of MSI-X device function
 */
int pci_msix_table_size(struct pci_dev *dev)
{
	int pos;
	u16 control;

	pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
	if (!pos)
		return 0;

	pci_read_config_word(dev, msi_control_reg(pos), &control);
	return multi_msix_capable(control);
}

L
Linus Torvalds 已提交
753 754 755
/**
 * pci_enable_msix - configure device's MSI-X capability structure
 * @dev: pointer to the pci_dev data structure of MSI-X device function
756
 * @entries: pointer to an array of MSI-X entries
757
 * @nvec: number of MSI-X irqs requested for allocation by device driver
L
Linus Torvalds 已提交
758 759
 *
 * Setup the MSI-X capability structure of device function with the number
760
 * of requested irqs upon its software driver call to request for
L
Linus Torvalds 已提交
761 762
 * MSI-X mode enabled on its hardware device function. A return of zero
 * indicates the successful configuration of MSI-X capability structure
763
 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
L
Linus Torvalds 已提交
764
 * Or a return of > 0 indicates that driver request is exceeding the number
765 766
 * of irqs or MSI-X vectors available. Driver should use the returned value to
 * re-send its request.
L
Linus Torvalds 已提交
767
 **/
H
Hidetoshi Seto 已提交
768
int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
L
Linus Torvalds 已提交
769
{
770
	int status, nr_entries;
E
Eric W. Biederman 已提交
771
	int i, j;
L
Linus Torvalds 已提交
772

773
	if (!entries)
H
Hidetoshi Seto 已提交
774
		return -EINVAL;
L
Linus Torvalds 已提交
775

776 777 778 779
	status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
	if (status)
		return status;

780
	nr_entries = pci_msix_table_size(dev);
L
Linus Torvalds 已提交
781
	if (nvec > nr_entries)
782
		return nr_entries;
L
Linus Torvalds 已提交
783 784 785 786 787 788 789 790 791 792

	/* Check for any invalid entries */
	for (i = 0; i < nvec; i++) {
		if (entries[i].entry >= nr_entries)
			return -EINVAL;		/* invalid entry */
		for (j = i + 1; j < nvec; j++) {
			if (entries[i].entry == entries[j].entry)
				return -EINVAL;	/* duplicate entry */
		}
	}
E
Eric W. Biederman 已提交
793
	WARN_ON(!!dev->msix_enabled);
794

795
	/* Check whether driver already requested for MSI irq */
H
Hidetoshi Seto 已提交
796
	if (dev->msi_enabled) {
797 798
		dev_info(&dev->dev, "can't enable MSI-X "
		       "(MSI IRQ already assigned)\n");
L
Linus Torvalds 已提交
799 800 801 802 803
		return -EINVAL;
	}
	status = msix_capability_init(dev, entries, nvec);
	return status;
}
804
EXPORT_SYMBOL(pci_enable_msix);
L
Linus Torvalds 已提交
805

H
Hidetoshi Seto 已提交
806
void pci_msix_shutdown(struct pci_dev *dev)
807
{
808 809
	struct msi_desc *entry;

810
	if (!pci_msi_enable || !dev || !dev->msix_enabled)
E
Eric W. Biederman 已提交
811 812
		return;

813 814 815 816 817 818
	/* Return the device with MSI-X masked as initial states */
	list_for_each_entry(entry, &dev->msi_list, list) {
		/* Keep cached states to be restored */
		__msix_mask_irq(entry, 1);
	}

819
	msix_set_enable(dev, 0);
820
	pci_intx_for_msi(dev, 1);
821
	dev->msix_enabled = 0;
822
}
823

H
Hidetoshi Seto 已提交
824
void pci_disable_msix(struct pci_dev *dev)
825 826 827 828 829
{
	if (!pci_msi_enable || !dev || !dev->msix_enabled)
		return;

	pci_msix_shutdown(dev);
830
	free_msi_irqs(dev);
L
Linus Torvalds 已提交
831
}
832
EXPORT_SYMBOL(pci_disable_msix);
L
Linus Torvalds 已提交
833 834

/**
835
 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
L
Linus Torvalds 已提交
836 837
 * @dev: pointer to the pci_dev data structure of MSI(X) device function
 *
838
 * Being called during hotplug remove, from which the device function
839
 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
L
Linus Torvalds 已提交
840 841 842
 * allocated for this device function, are reclaimed to unused state,
 * which may be used later on.
 **/
H
Hidetoshi Seto 已提交
843
void msi_remove_pci_irq_vectors(struct pci_dev *dev)
L
Linus Torvalds 已提交
844 845
{
	if (!pci_msi_enable || !dev)
H
Hidetoshi Seto 已提交
846
		return;
L
Linus Torvalds 已提交
847

848 849
	if (dev->msi_enabled || dev->msix_enabled)
		free_msi_irqs(dev);
L
Linus Torvalds 已提交
850 851
}

852 853 854 855
void pci_no_msi(void)
{
	pci_msi_enable = 0;
}
856

857 858 859 860 861 862 863
/**
 * pci_msi_enabled - is MSI enabled?
 *
 * Returns true if MSI has not been disabled by the command-line option
 * pci=nomsi.
 **/
int pci_msi_enabled(void)
864
{
865
	return pci_msi_enable;
866
}
867
EXPORT_SYMBOL(pci_msi_enabled);
868

869
void pci_msi_init_pci_dev(struct pci_dev *dev)
870
{
871
	INIT_LIST_HEAD(&dev->msi_list);
872
}