coresight-tmc-etf.c 14.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4 5 6
/*
 * Copyright(C) 2016 Linaro Limited. All rights reserved.
 * Author: Mathieu Poirier <mathieu.poirier@linaro.org>
 */

7
#include <linux/circ_buf.h>
8
#include <linux/coresight.h>
9
#include <linux/perf_event.h>
10
#include <linux/slab.h>
11 12
#include "coresight-priv.h"
#include "coresight-tmc.h"
13 14 15 16
#include "coresight-etm-perf.h"

static int tmc_set_etf_buffer(struct coresight_device *csdev,
			      struct perf_output_handle *handle);
17

18
static void __tmc_etb_enable_hw(struct tmc_drvdata *drvdata)
19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
{
	CS_UNLOCK(drvdata->base);

	/* Wait for TMCSReady bit to be set */
	tmc_wait_for_tmcready(drvdata);

	writel_relaxed(TMC_MODE_CIRCULAR_BUFFER, drvdata->base + TMC_MODE);
	writel_relaxed(TMC_FFCR_EN_FMT | TMC_FFCR_EN_TI |
		       TMC_FFCR_FON_FLIN | TMC_FFCR_FON_TRIG_EVT |
		       TMC_FFCR_TRIGON_TRIGIN,
		       drvdata->base + TMC_FFCR);

	writel_relaxed(drvdata->trigger_cntr, drvdata->base + TMC_TRG);
	tmc_enable_hw(drvdata);

	CS_LOCK(drvdata->base);
}

37 38
static int tmc_etb_enable_hw(struct tmc_drvdata *drvdata)
{
39 40 41 42 43
	int rc = coresight_claim_device(drvdata->base);

	if (rc)
		return rc;

44 45 46 47
	__tmc_etb_enable_hw(drvdata);
	return 0;
}

48 49 50
static void tmc_etb_dump_hw(struct tmc_drvdata *drvdata)
{
	char *bufp;
51
	u32 read_data, lost;
52

53 54
	/* Check if the buffer wrapped around. */
	lost = readl_relaxed(drvdata->base + TMC_STS) & TMC_STS_FULL;
55
	bufp = drvdata->buf;
56
	drvdata->len = 0;
57
	while (1) {
58 59 60 61 62 63
		read_data = readl_relaxed(drvdata->base + TMC_RRD);
		if (read_data == 0xFFFFFFFF)
			break;
		memcpy(bufp, &read_data, 4);
		bufp += 4;
		drvdata->len += 4;
64
	}
65

66 67 68
	if (lost)
		coresight_insert_barrier_packet(drvdata->buf);
	return;
69 70
}

71
static void __tmc_etb_disable_hw(struct tmc_drvdata *drvdata)
72 73 74 75
{
	CS_UNLOCK(drvdata->base);

	tmc_flush_and_stop(drvdata);
76 77 78 79
	/*
	 * When operating in sysFS mode the content of the buffer needs to be
	 * read before the TMC is disabled.
	 */
80
	if (drvdata->mode == CS_MODE_SYSFS)
81
		tmc_etb_dump_hw(drvdata);
82 83 84 85 86
	tmc_disable_hw(drvdata);

	CS_LOCK(drvdata->base);
}

87 88
static void tmc_etb_disable_hw(struct tmc_drvdata *drvdata)
{
89
	coresight_disclaim_device(drvdata->base);
90 91 92
	__tmc_etb_disable_hw(drvdata);
}

93
static void __tmc_etf_enable_hw(struct tmc_drvdata *drvdata)
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
{
	CS_UNLOCK(drvdata->base);

	/* Wait for TMCSReady bit to be set */
	tmc_wait_for_tmcready(drvdata);

	writel_relaxed(TMC_MODE_HARDWARE_FIFO, drvdata->base + TMC_MODE);
	writel_relaxed(TMC_FFCR_EN_FMT | TMC_FFCR_EN_TI,
		       drvdata->base + TMC_FFCR);
	writel_relaxed(0x0, drvdata->base + TMC_BUFWM);
	tmc_enable_hw(drvdata);

	CS_LOCK(drvdata->base);
}

109 110
static int tmc_etf_enable_hw(struct tmc_drvdata *drvdata)
{
111 112 113 114 115
	int rc = coresight_claim_device(drvdata->base);

	if (rc)
		return rc;

116 117 118 119
	__tmc_etf_enable_hw(drvdata);
	return 0;
}

120 121 122 123 124 125
static void tmc_etf_disable_hw(struct tmc_drvdata *drvdata)
{
	CS_UNLOCK(drvdata->base);

	tmc_flush_and_stop(drvdata);
	tmc_disable_hw(drvdata);
126
	coresight_disclaim_device_unlocked(drvdata->base);
127 128 129
	CS_LOCK(drvdata->base);
}

130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
/*
 * Return the available trace data in the buffer from @pos, with
 * a maximum limit of @len, updating the @bufpp on where to
 * find it.
 */
ssize_t tmc_etb_get_sysfs_trace(struct tmc_drvdata *drvdata,
				loff_t pos, size_t len, char **bufpp)
{
	ssize_t actual = len;

	/* Adjust the len to available size @pos */
	if (pos + actual > drvdata->len)
		actual = drvdata->len - pos;
	if (actual > 0)
		*bufpp = drvdata->buf + pos;
	return actual;
}

148
static int tmc_enable_etf_sink_sysfs(struct coresight_device *csdev)
149
{
150 151 152
	int ret = 0;
	bool used = false;
	char *buf = NULL;
153 154 155
	unsigned long flags;
	struct tmc_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

156 157 158 159
	/*
	 * If we don't have a buffer release the lock and allocate memory.
	 * Otherwise keep the lock and move along.
	 */
160
	spin_lock_irqsave(&drvdata->spinlock, flags);
161
	if (!drvdata->buf) {
162
		spin_unlock_irqrestore(&drvdata->spinlock, flags);
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177

		/* Allocating the memory here while outside of the spinlock */
		buf = kzalloc(drvdata->size, GFP_KERNEL);
		if (!buf)
			return -ENOMEM;

		/* Let's try again */
		spin_lock_irqsave(&drvdata->spinlock, flags);
	}

	if (drvdata->reading) {
		ret = -EBUSY;
		goto out;
	}

178 179 180 181 182
	/*
	 * In sysFS mode we can have multiple writers per sink.  Since this
	 * sink is already enabled no memory is needed and the HW need not be
	 * touched.
	 */
183
	if (drvdata->mode == CS_MODE_SYSFS)
184 185
		goto out;

186 187 188 189 190 191 192 193 194 195 196 197 198 199
	/*
	 * If drvdata::buf isn't NULL, memory was allocated for a previous
	 * trace run but wasn't read.  If so simply zero-out the memory.
	 * Otherwise use the memory allocated above.
	 *
	 * The memory is freed when users read the buffer using the
	 * /dev/xyz.{etf|etb} interface.  See tmc_read_unprepare_etf() for
	 * details.
	 */
	if (drvdata->buf) {
		memset(drvdata->buf, 0, drvdata->size);
	} else {
		used = true;
		drvdata->buf = buf;
200 201
	}

202 203 204 205 206 207
	ret = tmc_etb_enable_hw(drvdata);
	if (!ret)
		drvdata->mode = CS_MODE_SYSFS;
	else
		/* Free up the buffer if we failed to enable */
		used = false;
208
out:
209 210
	spin_unlock_irqrestore(&drvdata->spinlock, flags);

211
	/* Free memory outside the spinlock if need be */
212
	if (!used)
213 214 215
		kfree(buf);

	return ret;
216 217
}

218
static int tmc_enable_etf_sink_perf(struct coresight_device *csdev, void *data)
219 220 221 222
{
	int ret = 0;
	unsigned long flags;
	struct tmc_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
223
	struct perf_output_handle *handle = data;
224 225

	spin_lock_irqsave(&drvdata->spinlock, flags);
226
	do {
227
		ret = -EINVAL;
228 229 230 231 232 233 234 235 236
		if (drvdata->reading)
			break;
		/*
		 * In Perf mode there can be only one writer per sink.  There
		 * is also no need to continue if the ETB/ETF is already
		 * operated from sysFS.
		 */
		if (drvdata->mode != CS_MODE_DISABLED)
			break;
237

238 239 240 241 242 243 244
		ret = tmc_set_etf_buffer(csdev, handle);
		if (ret)
			break;
		ret  = tmc_etb_enable_hw(drvdata);
		if (!ret)
			drvdata->mode = CS_MODE_PERF;
	} while (0);
245 246 247 248 249
	spin_unlock_irqrestore(&drvdata->spinlock, flags);

	return ret;
}

250 251
static int tmc_enable_etf_sink(struct coresight_device *csdev,
			       u32 mode, void *data)
252
{
253 254 255
	int ret;
	struct tmc_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

256 257
	switch (mode) {
	case CS_MODE_SYSFS:
258 259
		ret = tmc_enable_etf_sink_sysfs(csdev);
		break;
260
	case CS_MODE_PERF:
261
		ret = tmc_enable_etf_sink_perf(csdev, data);
262 263 264 265 266
		break;
	/* We shouldn't be here */
	default:
		ret = -EINVAL;
		break;
267 268
	}

269 270 271
	if (ret)
		return ret;

272
	dev_dbg(drvdata->dev, "TMC-ETB/ETF enabled\n");
273
	return 0;
274 275
}

276 277 278 279 280 281 282 283 284 285 286
static void tmc_disable_etf_sink(struct coresight_device *csdev)
{
	unsigned long flags;
	struct tmc_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

	spin_lock_irqsave(&drvdata->spinlock, flags);
	if (drvdata->reading) {
		spin_unlock_irqrestore(&drvdata->spinlock, flags);
		return;
	}

287
	/* Disable the TMC only if it needs to */
288
	if (drvdata->mode != CS_MODE_DISABLED) {
289
		tmc_etb_disable_hw(drvdata);
290 291
		drvdata->mode = CS_MODE_DISABLED;
	}
292

293 294
	spin_unlock_irqrestore(&drvdata->spinlock, flags);

295
	dev_dbg(drvdata->dev, "TMC-ETB/ETF disabled\n");
296 297 298 299 300
}

static int tmc_enable_etf_link(struct coresight_device *csdev,
			       int inport, int outport)
{
301
	int ret;
302 303 304 305 306 307 308 309 310
	unsigned long flags;
	struct tmc_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

	spin_lock_irqsave(&drvdata->spinlock, flags);
	if (drvdata->reading) {
		spin_unlock_irqrestore(&drvdata->spinlock, flags);
		return -EBUSY;
	}

311 312 313
	ret = tmc_etf_enable_hw(drvdata);
	if (!ret)
		drvdata->mode = CS_MODE_SYSFS;
314 315
	spin_unlock_irqrestore(&drvdata->spinlock, flags);

316 317 318
	if (!ret)
		dev_dbg(drvdata->dev, "TMC-ETF enabled\n");
	return ret;
319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
}

static void tmc_disable_etf_link(struct coresight_device *csdev,
				 int inport, int outport)
{
	unsigned long flags;
	struct tmc_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

	spin_lock_irqsave(&drvdata->spinlock, flags);
	if (drvdata->reading) {
		spin_unlock_irqrestore(&drvdata->spinlock, flags);
		return;
	}

	tmc_etf_disable_hw(drvdata);
334
	drvdata->mode = CS_MODE_DISABLED;
335 336
	spin_unlock_irqrestore(&drvdata->spinlock, flags);

337
	dev_dbg(drvdata->dev, "TMC-ETF disabled\n");
338 339
}

340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
static void *tmc_alloc_etf_buffer(struct coresight_device *csdev, int cpu,
				  void **pages, int nr_pages, bool overwrite)
{
	int node;
	struct cs_buffers *buf;

	if (cpu == -1)
		cpu = smp_processor_id();
	node = cpu_to_node(cpu);

	/* Allocate memory structure for interaction with Perf */
	buf = kzalloc_node(sizeof(struct cs_buffers), GFP_KERNEL, node);
	if (!buf)
		return NULL;

	buf->snapshot = overwrite;
	buf->nr_pages = nr_pages;
	buf->data_pages = pages;

	return buf;
}

static void tmc_free_etf_buffer(void *config)
{
	struct cs_buffers *buf = config;

	kfree(buf);
}

static int tmc_set_etf_buffer(struct coresight_device *csdev,
370
			      struct perf_output_handle *handle)
371 372 373
{
	int ret = 0;
	unsigned long head;
374 375 376 377
	struct cs_buffers *buf = etm_perf_sink_config(handle);

	if (!buf)
		return -EINVAL;
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392

	/* wrap head around to the amount of space we have */
	head = handle->head & ((buf->nr_pages << PAGE_SHIFT) - 1);

	/* find the page to write to */
	buf->cur = head / PAGE_SIZE;

	/* and offset within that page */
	buf->offset = head % PAGE_SIZE;

	local_set(&buf->data_size, 0);

	return ret;
}

393
static unsigned long tmc_update_etf_buffer(struct coresight_device *csdev,
394 395 396
				  struct perf_output_handle *handle,
				  void *sink_config)
{
397
	bool lost = false;
398
	int i, cur;
399
	const u32 *barrier;
400
	u32 *buf_ptr;
401
	u64 read_ptr, write_ptr;
402 403
	u32 status;
	unsigned long offset, to_read;
404 405 406 407
	struct cs_buffers *buf = sink_config;
	struct tmc_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

	if (!buf)
408
		return 0;
409 410

	/* This shouldn't happen */
411
	if (WARN_ON_ONCE(drvdata->mode != CS_MODE_PERF))
412
		return 0;
413 414 415 416 417

	CS_UNLOCK(drvdata->base);

	tmc_flush_and_stop(drvdata);

418 419
	read_ptr = tmc_read_rrp(drvdata);
	write_ptr = tmc_read_rwp(drvdata);
420 421 422 423 424 425 426

	/*
	 * Get a hold of the status register and see if a wrap around
	 * has occurred.  If so adjust things accordingly.
	 */
	status = readl_relaxed(drvdata->base + TMC_STS);
	if (status & TMC_STS_FULL) {
427
		lost = true;
428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
		to_read = drvdata->size;
	} else {
		to_read = CIRC_CNT(write_ptr, read_ptr, drvdata->size);
	}

	/*
	 * The TMC RAM buffer may be bigger than the space available in the
	 * perf ring buffer (handle->size).  If so advance the RRP so that we
	 * get the latest trace data.
	 */
	if (to_read > handle->size) {
		u32 mask = 0;

		/*
		 * The value written to RRP must be byte-address aligned to
		 * the width of the trace memory databus _and_ to a frame
		 * boundary (16 byte), whichever is the biggest. For example,
		 * for 32-bit, 64-bit and 128-bit wide trace memory, the four
		 * LSBs must be 0s. For 256-bit wide trace memory, the five
		 * LSBs must be 0s.
		 */
		switch (drvdata->memwidth) {
		case TMC_MEM_INTF_WIDTH_32BITS:
		case TMC_MEM_INTF_WIDTH_64BITS:
		case TMC_MEM_INTF_WIDTH_128BITS:
453
			mask = GENMASK(31, 4);
454 455
			break;
		case TMC_MEM_INTF_WIDTH_256BITS:
456
			mask = GENMASK(31, 5);
457 458 459 460 461 462 463 464 465 466 467 468 469 470
			break;
		}

		/*
		 * Make sure the new size is aligned in accordance with the
		 * requirement explained above.
		 */
		to_read = handle->size & mask;
		/* Move the RAM read pointer up */
		read_ptr = (write_ptr + drvdata->size) - to_read;
		/* Make sure we are still within our limits */
		if (read_ptr > (drvdata->size - 1))
			read_ptr -= drvdata->size;
		/* Tell the HW */
471
		tmc_write_rrp(drvdata, read_ptr);
472
		lost = true;
473 474
	}

475 476 477
	if (lost)
		perf_aux_output_flag(handle, PERF_AUX_FLAG_TRUNCATED);

478 479
	cur = buf->cur;
	offset = buf->offset;
480
	barrier = barrier_pkt;
481 482 483 484 485 486

	/* for every byte to read */
	for (i = 0; i < to_read; i += 4) {
		buf_ptr = buf->data_pages[cur] + offset;
		*buf_ptr = readl_relaxed(drvdata->base + TMC_RRD);

487 488 489 490 491
		if (lost && *barrier) {
			*buf_ptr = *barrier;
			barrier++;
		}

492 493 494 495 496 497 498 499 500
		offset += 4;
		if (offset >= PAGE_SIZE) {
			offset = 0;
			cur++;
			/* wrap around at the end of the buffer */
			cur &= buf->nr_pages - 1;
		}
	}

501 502 503 504 505
	/* In snapshot mode we have to update the head */
	if (buf->snapshot) {
		handle->head = (cur * PAGE_SIZE) + offset;
		to_read = buf->nr_pages << PAGE_SHIFT;
	}
506
	CS_LOCK(drvdata->base);
507 508

	return to_read;
509 510
}

511 512 513
static const struct coresight_ops_sink tmc_etf_sink_ops = {
	.enable		= tmc_enable_etf_sink,
	.disable	= tmc_disable_etf_sink,
514 515 516
	.alloc_buffer	= tmc_alloc_etf_buffer,
	.free_buffer	= tmc_free_etf_buffer,
	.update_buffer	= tmc_update_etf_buffer,
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
};

static const struct coresight_ops_link tmc_etf_link_ops = {
	.enable		= tmc_enable_etf_link,
	.disable	= tmc_disable_etf_link,
};

const struct coresight_ops tmc_etb_cs_ops = {
	.sink_ops	= &tmc_etf_sink_ops,
};

const struct coresight_ops tmc_etf_cs_ops = {
	.sink_ops	= &tmc_etf_sink_ops,
	.link_ops	= &tmc_etf_link_ops,
};
532 533 534 535 536 537 538 539 540 541 542 543 544 545

int tmc_read_prepare_etb(struct tmc_drvdata *drvdata)
{
	enum tmc_mode mode;
	int ret = 0;
	unsigned long flags;

	/* config types are set a boot time and never change */
	if (WARN_ON_ONCE(drvdata->config_type != TMC_CONFIG_TYPE_ETB &&
			 drvdata->config_type != TMC_CONFIG_TYPE_ETF))
		return -EINVAL;

	spin_lock_irqsave(&drvdata->spinlock, flags);

546 547 548 549 550
	if (drvdata->reading) {
		ret = -EBUSY;
		goto out;
	}

551 552 553 554 555 556 557
	/* There is no point in reading a TMC in HW FIFO mode */
	mode = readl_relaxed(drvdata->base + TMC_MODE);
	if (mode != TMC_MODE_CIRCULAR_BUFFER) {
		ret = -EINVAL;
		goto out;
	}

558
	/* Don't interfere if operated from Perf */
559
	if (drvdata->mode == CS_MODE_PERF) {
560 561 562 563
		ret = -EINVAL;
		goto out;
	}

564 565 566 567 568 569
	/* If drvdata::buf is NULL the trace data has been read already */
	if (drvdata->buf == NULL) {
		ret = -EINVAL;
		goto out;
	}

570
	/* Disable the TMC if need be */
571
	if (drvdata->mode == CS_MODE_SYSFS)
572
		__tmc_etb_disable_hw(drvdata);
573 574 575 576 577 578 579 580 581 582

	drvdata->reading = true;
out:
	spin_unlock_irqrestore(&drvdata->spinlock, flags);

	return ret;
}

int tmc_read_unprepare_etb(struct tmc_drvdata *drvdata)
{
583
	char *buf = NULL;
584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
	enum tmc_mode mode;
	unsigned long flags;

	/* config types are set a boot time and never change */
	if (WARN_ON_ONCE(drvdata->config_type != TMC_CONFIG_TYPE_ETB &&
			 drvdata->config_type != TMC_CONFIG_TYPE_ETF))
		return -EINVAL;

	spin_lock_irqsave(&drvdata->spinlock, flags);

	/* There is no point in reading a TMC in HW FIFO mode */
	mode = readl_relaxed(drvdata->base + TMC_MODE);
	if (mode != TMC_MODE_CIRCULAR_BUFFER) {
		spin_unlock_irqrestore(&drvdata->spinlock, flags);
		return -EINVAL;
	}

	/* Re-enable the TMC if need be */
602
	if (drvdata->mode == CS_MODE_SYSFS) {
603 604 605 606 607 608 609 610 611
		/*
		 * The trace run will continue with the same allocated trace
		 * buffer. As such zero-out the buffer so that we don't end
		 * up with stale data.
		 *
		 * Since the tracer is still enabled drvdata::buf
		 * can't be NULL.
		 */
		memset(drvdata->buf, 0, drvdata->size);
612
		__tmc_etb_enable_hw(drvdata);
613 614 615 616 617 618 619 620
	} else {
		/*
		 * The ETB/ETF is not tracing and the buffer was just read.
		 * As such prepare to free the trace buffer.
		 */
		buf = drvdata->buf;
		drvdata->buf = NULL;
	}
621 622 623 624

	drvdata->reading = false;
	spin_unlock_irqrestore(&drvdata->spinlock, flags);

625 626 627 628 629 630
	/*
	 * Free allocated memory outside of the spinlock.  There is no need
	 * to assert the validity of 'buf' since calling kfree(NULL) is safe.
	 */
	kfree(buf);

631 632
	return 0;
}