irq.c 44.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
L
Linus Torvalds 已提交
2 3 4 5 6 7 8 9 10 11 12 13
/*
 *	Low-Level PCI Support for PC -- Routing of Interrupts
 *
 *	(c) 1999--2000 Martin Mares <mj@ucw.cz>
 */

#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/dmi.h>
14 15
#include <linux/io.h>
#include <linux/smp.h>
16
#include <linux/spinlock.h>
L
Linus Torvalds 已提交
17
#include <asm/io_apic.h>
18
#include <linux/irq.h>
L
Linus Torvalds 已提交
19
#include <linux/acpi.h>
20

21
#include <asm/i8259.h>
22
#include <asm/pc-conf-reg.h>
23
#include <asm/pci_x86.h>
L
Linus Torvalds 已提交
24 25 26 27 28 29 30 31 32 33

#define PIRQ_SIGNATURE	(('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
#define PIRQ_VERSION 0x0100

static int broken_hp_bios_irq9;
static int acer_tm360_irqrouting;

static struct irq_routing_table *pirq_table;

static int pirq_enable_irq(struct pci_dev *dev);
34
static void pirq_disable_irq(struct pci_dev *dev);
L
Linus Torvalds 已提交
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51

/*
 * Never use: 0, 1, 2 (timer, keyboard, and cascade)
 * Avoid using: 13, 14 and 15 (FP error and IDE).
 * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
 */
unsigned int pcibios_irq_mask = 0xfff8;

static int pirq_penalty[16] = {
	1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
	0, 0, 0, 0, 1000, 100000, 100000, 100000
};

struct irq_router {
	char *name;
	u16 vendor, device;
	int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq);
M
Miklos Vajna 已提交
52 53
	int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq,
		int new);
54 55
	int (*lvl)(struct pci_dev *router, struct pci_dev *dev, int pirq,
		int irq);
L
Linus Torvalds 已提交
56 57 58 59 60 61 62
};

struct irq_router_handler {
	u16 vendor;
	int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device);
};

63
int (*pcibios_enable_irq)(struct pci_dev *dev) = pirq_enable_irq;
64
void (*pcibios_disable_irq)(struct pci_dev *dev) = pirq_disable_irq;
L
Linus Torvalds 已提交
65

66 67 68 69 70
/*
 *  Check passed address for the PCI IRQ Routing Table signature
 *  and perform checksum verification.
 */

71 72
static inline struct irq_routing_table *pirq_check_routing_table(u8 *addr,
								 u8 *limit)
73 74 75 76 77 78 79 80 81
{
	struct irq_routing_table *rt;
	int i;
	u8 sum;

	rt = (struct irq_routing_table *) addr;
	if (rt->signature != PIRQ_SIGNATURE ||
	    rt->version != PIRQ_VERSION ||
	    rt->size % 16 ||
82 83
	    rt->size < sizeof(struct irq_routing_table) ||
	    (limit && rt->size > limit - addr))
84 85
		return NULL;
	sum = 0;
86
	for (i = 0; i < rt->size; i++)
87 88
		sum += addr[i];
	if (!sum) {
89 90
		DBG(KERN_DEBUG "PCI: Interrupt Routing Table found at 0x%lx\n",
		    __pa(rt));
91 92 93 94 95 96 97
		return rt;
	}
	return NULL;
}



L
Linus Torvalds 已提交
98 99 100 101 102 103
/*
 *  Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
 */

static struct irq_routing_table * __init pirq_find_routing_table(void)
{
104 105
	u8 * const bios_start = (u8 *)__va(0xf0000);
	u8 * const bios_end = (u8 *)__va(0x100000);
L
Linus Torvalds 已提交
106 107 108
	u8 *addr;
	struct irq_routing_table *rt;

109
	if (pirq_table_addr) {
110 111
		rt = pirq_check_routing_table((u8 *)__va(pirq_table_addr),
					      NULL);
112 113 114 115
		if (rt)
			return rt;
		printk(KERN_WARNING "PCI: PIRQ table NOT found at pirqaddr\n");
	}
116 117 118 119
	for (addr = bios_start;
	     addr < bios_end - sizeof(struct irq_routing_table);
	     addr += 16) {
		rt = pirq_check_routing_table(addr, bios_end);
120
		if (rt)
L
Linus Torvalds 已提交
121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
			return rt;
	}
	return NULL;
}

/*
 *  If we have a IRQ routing table, use it to search for peer host
 *  bridges.  It's a gross hack, but since there are no other known
 *  ways how to get a list of buses, we have to go this way.
 */

static void __init pirq_peer_trick(void)
{
	struct irq_routing_table *rt = pirq_table;
	u8 busmap[256];
	int i;
	struct irq_info *e;

	memset(busmap, 0, sizeof(busmap));
140
	for (i = 0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) {
L
Linus Torvalds 已提交
141 142 143 144
		e = &rt->slots[i];
#ifdef DEBUG
		{
			int j;
145 146
			DBG(KERN_DEBUG "%02x:%02x.%x slot=%02x",
			    e->bus, e->devfn / 8, e->devfn % 8, e->slot);
147
			for (j = 0; j < 4; j++)
L
Linus Torvalds 已提交
148 149 150 151 152 153
				DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap);
			DBG("\n");
		}
#endif
		busmap[e->bus] = 1;
	}
154
	for (i = 1; i < 256; i++) {
L
Linus Torvalds 已提交
155 156
		if (!busmap[i] || pci_find_bus(0, i))
			continue;
157
		pcibios_scan_root(i);
L
Linus Torvalds 已提交
158 159 160 161 162 163
	}
	pcibios_last_bus = -1;
}

/*
 *  Code for querying and setting of IRQ routes on various interrupt routers.
164
 *  PIC Edge/Level Control Registers (ELCR) 0x4d0 & 0x4d1.
L
Linus Torvalds 已提交
165 166
 */

167
void elcr_set_level_irq(unsigned int irq)
L
Linus Torvalds 已提交
168 169
{
	unsigned char mask = 1 << (irq & 7);
170
	unsigned int port = PIC_ELCR1 + (irq >> 3);
L
Linus Torvalds 已提交
171
	unsigned char val;
172
	static u16 elcr_irq_mask;
L
Linus Torvalds 已提交
173

174
	if (irq >= 16 || (1 << irq) & elcr_irq_mask)
L
Linus Torvalds 已提交
175 176
		return;

177
	elcr_irq_mask |= (1 << irq);
178
	printk(KERN_DEBUG "PCI: setting IRQ %u as level-triggered\n", irq);
L
Linus Torvalds 已提交
179 180
	val = inb(port);
	if (!(val & mask)) {
181
		DBG(KERN_DEBUG " -> edge");
L
Linus Torvalds 已提交
182 183 184 185
		outb(val | mask, port);
	}
}

186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
/*
 *	PIRQ routing for the M1487 ISA Bus Controller (IBC) ASIC used
 *	with the ALi FinALi 486 chipset.  The IBC is not decoded in the
 *	PCI configuration space, so we identify it by the accompanying
 *	M1489 Cache-Memory PCI Controller (CMP) ASIC.
 *
 *	There are four 4-bit mappings provided, spread across two PCI
 *	INTx Routing Table Mapping Registers, available in the port I/O
 *	space accessible indirectly via the index/data register pair at
 *	0x22/0x23, located at indices 0x42 and 0x43 for the INT1/INT2
 *	and INT3/INT4 lines respectively.  The INT1/INT3 and INT2/INT4
 *	lines are mapped in the low and the high 4-bit nibble of the
 *	corresponding register as follows:
 *
 *	0000 : Disabled
 *	0001 : IRQ9
 *	0010 : IRQ3
 *	0011 : IRQ10
 *	0100 : IRQ4
 *	0101 : IRQ5
 *	0110 : IRQ7
 *	0111 : IRQ6
 *	1000 : Reserved
 *	1001 : IRQ11
 *	1010 : Reserved
 *	1011 : IRQ12
 *	1100 : Reserved
 *	1101 : IRQ14
 *	1110 : Reserved
 *	1111 : IRQ15
 *
 *	In addition to the usual ELCR register pair there is a separate
 *	PCI INTx Sensitivity Register at index 0x44 in the same port I/O
 *	space, whose bits 3:0 select the trigger mode for INT[4:1] lines
 *	respectively.  Any bit set to 1 causes interrupts coming on the
 *	corresponding line to be passed to ISA as edge-triggered and
 *	otherwise they are passed as level-triggered.  Manufacturer's
 *	documentation says this register has to be set consistently with
 *	the relevant ELCR register.
 *
 *	Accesses to the port I/O space concerned here need to be unlocked
 *	by writing the value of 0xc5 to the Lock Register at index 0x03
 *	beforehand.  Any other value written to said register prevents
 *	further accesses from reaching the register file, except for the
 *	Lock Register being written with 0xc5 again.
 *
 *	References:
 *
 *	"M1489/M1487: 486 PCI Chip Set", Version 1.2, Acer Laboratories
 *	Inc., July 1997
 */

#define PC_CONF_FINALI_LOCK		0x03u
#define PC_CONF_FINALI_PCI_INTX_RT1	0x42u
#define PC_CONF_FINALI_PCI_INTX_RT2	0x43u
#define PC_CONF_FINALI_PCI_INTX_SENS	0x44u

#define PC_CONF_FINALI_LOCK_KEY		0xc5u

static u8 read_pc_conf_nybble(u8 base, u8 index)
{
	u8 reg = base + (index >> 1);
	u8 x;

	x = pc_conf_get(reg);
	return index & 1 ? x >> 4 : x & 0xf;
}

static void write_pc_conf_nybble(u8 base, u8 index, u8 val)
{
	u8 reg = base + (index >> 1);
	u8 x;

	x = pc_conf_get(reg);
	x = index & 1 ? (x & 0x0f) | (val << 4) : (x & 0xf0) | val;
	pc_conf_set(reg, x);
}

static int pirq_finali_get(struct pci_dev *router, struct pci_dev *dev,
			   int pirq)
{
	static const u8 irqmap[16] = {
		0, 9, 3, 10, 4, 5, 7, 6, 0, 11, 0, 12, 0, 14, 0, 15
	};
	unsigned long flags;
	u8 x;

	raw_spin_lock_irqsave(&pc_conf_lock, flags);
	pc_conf_set(PC_CONF_FINALI_LOCK, PC_CONF_FINALI_LOCK_KEY);
	x = irqmap[read_pc_conf_nybble(PC_CONF_FINALI_PCI_INTX_RT1, pirq - 1)];
	pc_conf_set(PC_CONF_FINALI_LOCK, 0);
	raw_spin_unlock_irqrestore(&pc_conf_lock, flags);
	return x;
}

static int pirq_finali_set(struct pci_dev *router, struct pci_dev *dev,
			   int pirq, int irq)
{
	static const u8 irqmap[16] = {
		0, 0, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15
	};
	u8 val = irqmap[irq];
	unsigned long flags;

	if (!val)
		return 0;

	raw_spin_lock_irqsave(&pc_conf_lock, flags);
	pc_conf_set(PC_CONF_FINALI_LOCK, PC_CONF_FINALI_LOCK_KEY);
	write_pc_conf_nybble(PC_CONF_FINALI_PCI_INTX_RT1, pirq - 1, val);
	pc_conf_set(PC_CONF_FINALI_LOCK, 0);
	raw_spin_unlock_irqrestore(&pc_conf_lock, flags);
	return 1;
}

static int pirq_finali_lvl(struct pci_dev *router, struct pci_dev *dev,
			   int pirq, int irq)
{
	u8 mask = ~(1u << (pirq - 1));
	unsigned long flags;
	u8 trig;

	elcr_set_level_irq(irq);
	raw_spin_lock_irqsave(&pc_conf_lock, flags);
	pc_conf_set(PC_CONF_FINALI_LOCK, PC_CONF_FINALI_LOCK_KEY);
	trig = pc_conf_get(PC_CONF_FINALI_PCI_INTX_SENS);
	trig &= mask;
	pc_conf_set(PC_CONF_FINALI_PCI_INTX_SENS, trig);
	pc_conf_set(PC_CONF_FINALI_LOCK, 0);
	raw_spin_unlock_irqrestore(&pc_conf_lock, flags);
	return 1;
}

L
Linus Torvalds 已提交
319
/*
S
Simon Arlott 已提交
320
 * Common IRQ routing practice: nibbles in config space,
L
Linus Torvalds 已提交
321 322 323 324 325 326 327 328 329 330 331
 * offset by some magic constant.
 */
static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr)
{
	u8 x;
	unsigned reg = offset + (nr >> 1);

	pci_read_config_byte(router, reg, &x);
	return (nr & 1) ? (x >> 4) : (x & 0xf);
}

M
Miklos Vajna 已提交
332 333
static void write_config_nybble(struct pci_dev *router, unsigned offset,
	unsigned nr, unsigned int val)
L
Linus Torvalds 已提交
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
{
	u8 x;
	unsigned reg = offset + (nr >> 1);

	pci_read_config_byte(router, reg, &x);
	x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val);
	pci_write_config_byte(router, reg, x);
}

/*
 * ALI pirq entries are damn ugly, and completely undocumented.
 * This has been figured out from pirq tables, and it's not a pretty
 * picture.
 */
static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
350
	static const unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
L
Linus Torvalds 已提交
351

352
	WARN_ON_ONCE(pirq > 16);
L
Linus Torvalds 已提交
353 354 355 356 357
	return irqmap[read_config_nybble(router, 0x48, pirq-1)];
}

static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
{
358
	static const unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
L
Linus Torvalds 已提交
359
	unsigned int val = irqmap[irq];
I
Ingo Molnar 已提交
360

361
	WARN_ON_ONCE(pirq > 16);
L
Linus Torvalds 已提交
362 363 364 365 366 367 368
	if (val) {
		write_config_nybble(router, 0x48, pirq-1, val);
		return 1;
	}
	return 0;
}

369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
/*
 *	PIRQ routing for the 82374EB/82374SB EISA System Component (ESC)
 *	ASIC used with the Intel 82420 and 82430 PCIsets.  The ESC is not
 *	decoded in the PCI configuration space, so we identify it by the
 *	accompanying 82375EB/82375SB PCI-EISA Bridge (PCEB) ASIC.
 *
 *	There are four PIRQ Route Control registers, available in the
 *	port I/O space accessible indirectly via the index/data register
 *	pair at 0x22/0x23, located at indices 0x60/0x61/0x62/0x63 for the
 *	PIRQ0/1/2/3# lines respectively.  The semantics is the same as
 *	with the PIIX router.
 *
 *	Accesses to the port I/O space concerned here need to be unlocked
 *	by writing the value of 0x0f to the ESC ID Register at index 0x02
 *	beforehand.  Any other value written to said register prevents
 *	further accesses from reaching the register file, except for the
 *	ESC ID Register being written with 0x0f again.
 *
 *	References:
 *
 *	"82374EB/82374SB EISA System Component (ESC)", Intel Corporation,
 *	Order Number: 290476-004, March 1996
 *
 *	"82375EB/82375SB PCI-EISA Bridge (PCEB)", Intel Corporation, Order
 *	Number: 290477-004, March 1996
 */

#define PC_CONF_I82374_ESC_ID			0x02u
#define PC_CONF_I82374_PIRQ_ROUTE_CONTROL	0x60u

#define PC_CONF_I82374_ESC_ID_KEY		0x0fu

static int pirq_esc_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
	unsigned long flags;
	int reg;
	u8 x;

	reg = pirq;
	if (reg >= 1 && reg <= 4)
		reg += PC_CONF_I82374_PIRQ_ROUTE_CONTROL - 1;

	raw_spin_lock_irqsave(&pc_conf_lock, flags);
	pc_conf_set(PC_CONF_I82374_ESC_ID, PC_CONF_I82374_ESC_ID_KEY);
	x = pc_conf_get(reg);
	pc_conf_set(PC_CONF_I82374_ESC_ID, 0);
	raw_spin_unlock_irqrestore(&pc_conf_lock, flags);
	return (x < 16) ? x : 0;
}

static int pirq_esc_set(struct pci_dev *router, struct pci_dev *dev, int pirq,
		       int irq)
{
	unsigned long flags;
	int reg;

	reg = pirq;
	if (reg >= 1 && reg <= 4)
		reg += PC_CONF_I82374_PIRQ_ROUTE_CONTROL - 1;

	raw_spin_lock_irqsave(&pc_conf_lock, flags);
	pc_conf_set(PC_CONF_I82374_ESC_ID, PC_CONF_I82374_ESC_ID_KEY);
	pc_conf_set(reg, irq);
	pc_conf_set(PC_CONF_I82374_ESC_ID, 0);
	raw_spin_unlock_irqrestore(&pc_conf_lock, flags);
	return 1;
}

L
Linus Torvalds 已提交
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
/*
 * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
 * just a pointer to the config space.
 */
static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
	u8 x;

	pci_read_config_byte(router, pirq, &x);
	return (x < 16) ? x : 0;
}

static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
{
	pci_write_config_byte(router, pirq, irq);
	return 1;
}

455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
/*
 *	PIRQ routing for the 82426EX ISA Bridge (IB) ASIC used with the
 *	Intel 82420EX PCIset.
 *
 *	There are only two PIRQ Route Control registers, available in the
 *	combined 82425EX/82426EX PCI configuration space, at 0x66 and 0x67
 *	for the PIRQ0# and PIRQ1# lines respectively.  The semantics is
 *	the same as with the PIIX router.
 *
 *	References:
 *
 *	"82420EX PCIset Data Sheet, 82425EX PCI System Controller (PSC)
 *	and 82426EX ISA Bridge (IB)", Intel Corporation, Order Number:
 *	290488-004, December 1995
 */

#define PCI_I82426EX_PIRQ_ROUTE_CONTROL	0x66u

static int pirq_ib_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
	int reg;
	u8 x;

	reg = pirq;
	if (reg >= 1 && reg <= 2)
		reg += PCI_I82426EX_PIRQ_ROUTE_CONTROL - 1;

	pci_read_config_byte(router, reg, &x);
	return (x < 16) ? x : 0;
}

static int pirq_ib_set(struct pci_dev *router, struct pci_dev *dev, int pirq,
		       int irq)
{
	int reg;

	reg = pirq;
	if (reg >= 1 && reg <= 2)
		reg += PCI_I82426EX_PIRQ_ROUTE_CONTROL - 1;

	pci_write_config_byte(router, reg, irq);
	return 1;
}

L
Linus Torvalds 已提交
499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
/*
 * The VIA pirq rules are nibble-based, like ALI,
 * but without the ugly irq number munging.
 * However, PIRQD is in the upper instead of lower 4 bits.
 */
static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
	return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq);
}

static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
{
	write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq);
	return 1;
}

515 516 517 518 519 520 521
/*
 * The VIA pirq rules are nibble-based, like ALI,
 * but without the ugly irq number munging.
 * However, for 82C586, nibble map is different .
 */
static int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
522
	static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
I
Ingo Molnar 已提交
523

524
	WARN_ON_ONCE(pirq > 5);
525 526 527 528 529
	return read_config_nybble(router, 0x55, pirqmap[pirq-1]);
}

static int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
{
530
	static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
I
Ingo Molnar 已提交
531

532
	WARN_ON_ONCE(pirq > 5);
533 534 535 536
	write_config_nybble(router, 0x55, pirqmap[pirq-1], irq);
	return 1;
}

L
Linus Torvalds 已提交
537 538 539 540 541 542 543
/*
 * ITE 8330G pirq rules are nibble-based
 * FIXME: pirqmap may be { 1, 0, 3, 2 },
 * 	  2+3 are both mapped to irq 9 on my system
 */
static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
544
	static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
I
Ingo Molnar 已提交
545

546
	WARN_ON_ONCE(pirq > 4);
547
	return read_config_nybble(router, 0x43, pirqmap[pirq-1]);
L
Linus Torvalds 已提交
548 549 550 551
}

static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
{
552
	static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
I
Ingo Molnar 已提交
553

554
	WARN_ON_ONCE(pirq > 4);
L
Linus Torvalds 已提交
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
	write_config_nybble(router, 0x43, pirqmap[pirq-1], irq);
	return 1;
}

/*
 * OPTI: high four bits are nibble pointer..
 * I wonder what the low bits do?
 */
static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
	return read_config_nybble(router, 0xb8, pirq >> 4);
}

static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
{
	write_config_nybble(router, 0xb8, pirq >> 4, irq);
	return 1;
}

/*
 * Cyrix: nibble offset 0x5C
576
 * 0x5C bits 7:4 is INTB bits 3:0 is INTA
L
Linus Torvalds 已提交
577 578 579 580 581 582 583 584 585 586 587 588 589
 * 0x5D bits 7:4 is INTD bits 3:0 is INTC
 */
static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
	return read_config_nybble(router, 0x5C, (pirq-1)^1);
}

static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
{
	write_config_nybble(router, 0x5C, (pirq-1)^1, irq);
	return 1;
}

590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664

/*
 *	PIRQ routing for the SiS85C497 AT Bus Controller & Megacell (ATM)
 *	ISA bridge used with the SiS 85C496/497 486 Green PC VESA/ISA/PCI
 *	Chipset.
 *
 *	There are four PCI INTx#-to-IRQ Link registers provided in the
 *	SiS85C497 part of the peculiar combined 85C496/497 configuration
 *	space decoded by the SiS85C496 PCI & CPU Memory Controller (PCM)
 *	host bridge, at 0xc0/0xc1/0xc2/0xc3 respectively for the PCI INT
 *	A/B/C/D lines.  Bit 7 enables the respective link if set and bits
 *	3:0 select the 8259A IRQ line as follows:
 *
 *	0000 : Reserved
 *	0001 : Reserved
 *	0010 : Reserved
 *	0011 : IRQ3
 *	0100 : IRQ4
 *	0101 : IRQ5
 *	0110 : IRQ6
 *	0111 : IRQ7
 *	1000 : Reserved
 *	1001 : IRQ9
 *	1010 : IRQ10
 *	1011 : IRQ11
 *	1100 : IRQ12
 *	1101 : Reserved
 *	1110 : IRQ14
 *	1111 : IRQ15
 *
 *	We avoid using a reserved value for disabled links, hence the
 *	choice of IRQ15 for that case.
 *
 *	References:
 *
 *	"486 Green PC VESA/ISA/PCI Chipset, SiS 85C496/497", Rev 3.0,
 *	Silicon Integrated Systems Corp., July 1995
 */

#define PCI_SIS497_INTA_TO_IRQ_LINK	0xc0u

#define PIRQ_SIS497_IRQ_MASK		0x0fu
#define PIRQ_SIS497_IRQ_ENABLE		0x80u

static int pirq_sis497_get(struct pci_dev *router, struct pci_dev *dev,
			   int pirq)
{
	int reg;
	u8 x;

	reg = pirq;
	if (reg >= 1 && reg <= 4)
		reg += PCI_SIS497_INTA_TO_IRQ_LINK - 1;

	pci_read_config_byte(router, reg, &x);
	return (x & PIRQ_SIS497_IRQ_ENABLE) ? (x & PIRQ_SIS497_IRQ_MASK) : 0;
}

static int pirq_sis497_set(struct pci_dev *router, struct pci_dev *dev,
			   int pirq, int irq)
{
	int reg;
	u8 x;

	reg = pirq;
	if (reg >= 1 && reg <= 4)
		reg += PCI_SIS497_INTA_TO_IRQ_LINK - 1;

	pci_read_config_byte(router, reg, &x);
	x &= ~(PIRQ_SIS497_IRQ_MASK | PIRQ_SIS497_IRQ_ENABLE);
	x |= irq ? (PIRQ_SIS497_IRQ_ENABLE | irq) : PIRQ_SIS497_IRQ_MASK;
	pci_write_config_byte(router, reg, x);
	return 1;
}

L
Linus Torvalds 已提交
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
/*
 *	PIRQ routing for SiS 85C503 router used in several SiS chipsets.
 *	We have to deal with the following issues here:
 *	- vendors have different ideas about the meaning of link values
 *	- some onboard devices (integrated in the chipset) have special
 *	  links and are thus routed differently (i.e. not via PCI INTA-INTD)
 *	- different revision of the router have a different layout for
 *	  the routing registers, particularly for the onchip devices
 *
 *	For all routing registers the common thing is we have one byte
 *	per routeable link which is defined as:
 *		 bit 7      IRQ mapping enabled (0) or disabled (1)
 *		 bits [6:4] reserved (sometimes used for onchip devices)
 *		 bits [3:0] IRQ to map to
 *		     allowed: 3-7, 9-12, 14-15
 *		     reserved: 0, 1, 2, 8, 13
 *
 *	The config-space registers located at 0x41/0x42/0x43/0x44 are
 *	always used to route the normal PCI INT A/B/C/D respectively.
 *	Apparently there are systems implementing PCI routing table using
 *	link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
 *	We try our best to handle both link mappings.
687
 *
L
Linus Torvalds 已提交
688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
 *	Currently (2003-05-21) it appears most SiS chipsets follow the
 *	definition of routing registers from the SiS-5595 southbridge.
 *	According to the SiS 5595 datasheets the revision id's of the
 *	router (ISA-bridge) should be 0x01 or 0xb0.
 *
 *	Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
 *	Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
 *	They seem to work with the current routing code. However there is
 *	some concern because of the two USB-OHCI HCs (original SiS 5595
 *	had only one). YMMV.
 *
 *	Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
 *
 *	0x61:	IDEIRQ:
 *		bits [6:5] must be written 01
 *		bit 4 channel-select primary (0), secondary (1)
 *
 *	0x62:	USBIRQ:
 *		bit 6 OHCI function disabled (0), enabled (1)
707
 *
L
Linus Torvalds 已提交
708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
 *	0x6a:	ACPI/SCI IRQ: bits 4-6 reserved
 *
 *	0x7e:	Data Acq. Module IRQ - bits 4-6 reserved
 *
 *	We support USBIRQ (in addition to INTA-INTD) and keep the
 *	IDE, ACPI and DAQ routing untouched as set by the BIOS.
 *
 *	Currently the only reported exception is the new SiS 65x chipset
 *	which includes the SiS 69x southbridge. Here we have the 85C503
 *	router revision 0x04 and there are changes in the register layout
 *	mostly related to the different USB HCs with USB 2.0 support.
 *
 *	Onchip routing for router rev-id 0x04 (try-and-error observation)
 *
 *	0x60/0x61/0x62/0x63:	1xEHCI and 3xOHCI (companion) USB-HCs
 *				bit 6-4 are probably unused, not like 5595
 */

726 727 728
#define PIRQ_SIS503_IRQ_MASK	0x0f
#define PIRQ_SIS503_IRQ_DISABLE	0x80
#define PIRQ_SIS503_USB_ENABLE	0x40
L
Linus Torvalds 已提交
729

730 731
static int pirq_sis503_get(struct pci_dev *router, struct pci_dev *dev,
			   int pirq)
L
Linus Torvalds 已提交
732 733 734 735 736 737 738 739
{
	u8 x;
	int reg;

	reg = pirq;
	if (reg >= 0x01 && reg <= 0x04)
		reg += 0x40;
	pci_read_config_byte(router, reg, &x);
740
	return (x & PIRQ_SIS503_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS503_IRQ_MASK);
L
Linus Torvalds 已提交
741 742
}

743 744
static int pirq_sis503_set(struct pci_dev *router, struct pci_dev *dev,
			   int pirq, int irq)
L
Linus Torvalds 已提交
745 746 747 748 749 750 751 752
{
	u8 x;
	int reg;

	reg = pirq;
	if (reg >= 0x01 && reg <= 0x04)
		reg += 0x40;
	pci_read_config_byte(router, reg, &x);
753 754
	x &= ~(PIRQ_SIS503_IRQ_MASK | PIRQ_SIS503_IRQ_DISABLE);
	x |= irq ? irq : PIRQ_SIS503_IRQ_DISABLE;
L
Linus Torvalds 已提交
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
	pci_write_config_byte(router, reg, x);
	return 1;
}


/*
 * VLSI: nibble offset 0x74 - educated guess due to routing table and
 *       config space of VLSI 82C534 PCI-bridge/router (1004:0102)
 *       Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
 *       devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
 *       for the busbridge to the docking station.
 */

static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
I
Ingo Molnar 已提交
770
	WARN_ON_ONCE(pirq >= 9);
L
Linus Torvalds 已提交
771
	if (pirq > 8) {
772
		dev_info(&dev->dev, "VLSI router PIRQ escape (%d)\n", pirq);
L
Linus Torvalds 已提交
773 774 775 776 777 778 779
		return 0;
	}
	return read_config_nybble(router, 0x74, pirq-1);
}

static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
{
I
Ingo Molnar 已提交
780
	WARN_ON_ONCE(pirq >= 9);
L
Linus Torvalds 已提交
781
	if (pirq > 8) {
782
		dev_info(&dev->dev, "VLSI router PIRQ escape (%d)\n", pirq);
L
Linus Torvalds 已提交
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
		return 0;
	}
	write_config_nybble(router, 0x74, pirq-1, irq);
	return 1;
}

/*
 * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
 * and Redirect I/O registers (0x0c00 and 0x0c01).  The Index register
 * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a.  The Redirect
 * register is a straight binary coding of desired PIC IRQ (low nibble).
 *
 * The 'link' value in the PIRQ table is already in the correct format
 * for the Index register.  There are some special index values:
 * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
 * and 0x03 for SMBus.
 */
static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
802
	outb(pirq, 0xc00);
L
Linus Torvalds 已提交
803 804 805
	return inb(0xc01) & 0xf;
}

M
Miklos Vajna 已提交
806 807
static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev,
	int pirq, int irq)
L
Linus Torvalds 已提交
808
{
809 810
	outb(pirq, 0xc00);
	outb(irq, 0xc01);
L
Linus Torvalds 已提交
811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
	return 1;
}

/* Support for AMD756 PCI IRQ Routing
 * Jhon H. Caicedo <jhcaiced@osso.org.co>
 * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
 * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
 * The AMD756 pirq rules are nibble-based
 * offset 0x56 0-3 PIRQA  4-7  PIRQB
 * offset 0x57 0-3 PIRQC  4-7  PIRQD
 */
static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
	u8 irq;
	irq = 0;
	if (pirq <= 4)
		irq = read_config_nybble(router, 0x56, pirq - 1);
828
	dev_info(&dev->dev,
829
		 "AMD756: dev [%04x:%04x], router PIRQ %d get IRQ %d\n",
830
		 dev->vendor, dev->device, pirq, irq);
L
Linus Torvalds 已提交
831 832 833 834 835
	return irq;
}

static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
{
836
	dev_info(&dev->dev,
837
		 "AMD756: dev [%04x:%04x], router PIRQ %d set IRQ %d\n",
838
		 dev->vendor, dev->device, pirq, irq);
L
Linus Torvalds 已提交
839 840 841 842 843
	if (pirq <= 4)
		write_config_nybble(router, 0x56, pirq - 1, irq);
	return 1;
}

844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
/*
 * PicoPower PT86C523
 */
static int pirq_pico_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
{
	outb(0x10 + ((pirq - 1) >> 1), 0x24);
	return ((pirq - 1) & 1) ? (inb(0x26) >> 4) : (inb(0x26) & 0xf);
}

static int pirq_pico_set(struct pci_dev *router, struct pci_dev *dev, int pirq,
			int irq)
{
	unsigned int x;
	outb(0x10 + ((pirq - 1) >> 1), 0x24);
	x = inb(0x26);
	x = ((pirq - 1) & 1) ? ((x & 0x0f) | (irq << 4)) : ((x & 0xf0) | (irq));
	outb(x, 0x26);
	return 1;
}

L
Linus Torvalds 已提交
864 865 866 867 868 869
#ifdef CONFIG_PCI_BIOS

static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
{
	struct pci_dev *bridge;
	int pin = pci_get_interrupt_pin(dev, &bridge);
870
	return pcibios_set_irq_routing(bridge, pin - 1, irq);
L
Linus Torvalds 已提交
871 872 873 874 875 876
}

#endif

static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
{
877
	static struct pci_device_id __initdata pirq_440gx[] = {
L
Linus Torvalds 已提交
878 879 880 881 882 883 884 885 886
		{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) },
		{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) },
		{ },
	};

	/* 440GX has a proprietary PIRQ router -- don't use it */
	if (pci_dev_present(pirq_440gx))
		return 0;

887
	switch (device) {
888 889 890 891 892
	case PCI_DEVICE_ID_INTEL_82375:
		r->name = "PCEB/ESC";
		r->get = pirq_esc_get;
		r->set = pirq_esc_set;
		return 1;
893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
	case PCI_DEVICE_ID_INTEL_82371FB_0:
	case PCI_DEVICE_ID_INTEL_82371SB_0:
	case PCI_DEVICE_ID_INTEL_82371AB_0:
	case PCI_DEVICE_ID_INTEL_82371MX:
	case PCI_DEVICE_ID_INTEL_82443MX_0:
	case PCI_DEVICE_ID_INTEL_82801AA_0:
	case PCI_DEVICE_ID_INTEL_82801AB_0:
	case PCI_DEVICE_ID_INTEL_82801BA_0:
	case PCI_DEVICE_ID_INTEL_82801BA_10:
	case PCI_DEVICE_ID_INTEL_82801CA_0:
	case PCI_DEVICE_ID_INTEL_82801CA_12:
	case PCI_DEVICE_ID_INTEL_82801DB_0:
	case PCI_DEVICE_ID_INTEL_82801E_0:
	case PCI_DEVICE_ID_INTEL_82801EB_0:
	case PCI_DEVICE_ID_INTEL_ESB_1:
	case PCI_DEVICE_ID_INTEL_ICH6_0:
	case PCI_DEVICE_ID_INTEL_ICH6_1:
	case PCI_DEVICE_ID_INTEL_ICH7_0:
	case PCI_DEVICE_ID_INTEL_ICH7_1:
	case PCI_DEVICE_ID_INTEL_ICH7_30:
	case PCI_DEVICE_ID_INTEL_ICH7_31:
914
	case PCI_DEVICE_ID_INTEL_TGP_LPC:
915 916 917 918 919 920 921 922 923 924 925 926
	case PCI_DEVICE_ID_INTEL_ESB2_0:
	case PCI_DEVICE_ID_INTEL_ICH8_0:
	case PCI_DEVICE_ID_INTEL_ICH8_1:
	case PCI_DEVICE_ID_INTEL_ICH8_2:
	case PCI_DEVICE_ID_INTEL_ICH8_3:
	case PCI_DEVICE_ID_INTEL_ICH8_4:
	case PCI_DEVICE_ID_INTEL_ICH9_0:
	case PCI_DEVICE_ID_INTEL_ICH9_1:
	case PCI_DEVICE_ID_INTEL_ICH9_2:
	case PCI_DEVICE_ID_INTEL_ICH9_3:
	case PCI_DEVICE_ID_INTEL_ICH9_4:
	case PCI_DEVICE_ID_INTEL_ICH9_5:
927
	case PCI_DEVICE_ID_INTEL_EP80579_0:
928 929 930 931
	case PCI_DEVICE_ID_INTEL_ICH10_0:
	case PCI_DEVICE_ID_INTEL_ICH10_1:
	case PCI_DEVICE_ID_INTEL_ICH10_2:
	case PCI_DEVICE_ID_INTEL_ICH10_3:
932 933
	case PCI_DEVICE_ID_INTEL_PATSBURG_LPC_0:
	case PCI_DEVICE_ID_INTEL_PATSBURG_LPC_1:
934 935 936 937
		r->name = "PIIX/ICH";
		r->get = pirq_piix_get;
		r->set = pirq_piix_set;
		return 1;
938 939 940 941 942
	case PCI_DEVICE_ID_INTEL_82425:
		r->name = "PSC/IB";
		r->get = pirq_ib_get;
		r->set = pirq_ib_set;
		return 1;
L
Linus Torvalds 已提交
943
	}
944

945 946 947 948 949
	if ((device >= PCI_DEVICE_ID_INTEL_5_3400_SERIES_LPC_MIN && 
	     device <= PCI_DEVICE_ID_INTEL_5_3400_SERIES_LPC_MAX) 
	||  (device >= PCI_DEVICE_ID_INTEL_COUGARPOINT_LPC_MIN && 
	     device <= PCI_DEVICE_ID_INTEL_COUGARPOINT_LPC_MAX)
	||  (device >= PCI_DEVICE_ID_INTEL_DH89XXCC_LPC_MIN &&
950 951 952
	     device <= PCI_DEVICE_ID_INTEL_DH89XXCC_LPC_MAX)
	||  (device >= PCI_DEVICE_ID_INTEL_PANTHERPOINT_LPC_MIN &&
	     device <= PCI_DEVICE_ID_INTEL_PANTHERPOINT_LPC_MAX)) {
953 954 955 956 957 958
		r->name = "PIIX/ICH";
		r->get = pirq_piix_get;
		r->set = pirq_piix_set;
		return 1;
	}

L
Linus Torvalds 已提交
959 960 961
	return 0;
}

962 963
static __init int via_router_probe(struct irq_router *r,
				struct pci_dev *router, u16 device)
L
Linus Torvalds 已提交
964 965
{
	/* FIXME: We should move some of the quirk fixup stuff here */
966

967
	/*
S
Simon Arlott 已提交
968
	 * workarounds for some buggy BIOSes
969 970
	 */
	if (device == PCI_DEVICE_ID_VIA_82C586_0) {
971
		switch (router->device) {
972 973 974 975 976 977 978 979 980 981 982 983 984 985
		case PCI_DEVICE_ID_VIA_82C686:
			/*
			 * Asus k7m bios wrongly reports 82C686A
			 * as 586-compatible
			 */
			device = PCI_DEVICE_ID_VIA_82C686;
			break;
		case PCI_DEVICE_ID_VIA_8235:
			/**
			 * Asus a7v-x bios wrongly reports 8235
			 * as 586-compatible
			 */
			device = PCI_DEVICE_ID_VIA_8235;
			break;
986 987 988 989 990 991 992
		case PCI_DEVICE_ID_VIA_8237:
			/**
			 * Asus a7v600 bios wrongly reports 8237
			 * as 586-compatible
			 */
			device = PCI_DEVICE_ID_VIA_8237;
			break;
993
		}
994 995
	}

996
	switch (device) {
997 998 999 1000 1001 1002 1003 1004
	case PCI_DEVICE_ID_VIA_82C586_0:
		r->name = "VIA";
		r->get = pirq_via586_get;
		r->set = pirq_via586_set;
		return 1;
	case PCI_DEVICE_ID_VIA_82C596:
	case PCI_DEVICE_ID_VIA_82C686:
	case PCI_DEVICE_ID_VIA_8231:
1005
	case PCI_DEVICE_ID_VIA_8233A:
1006
	case PCI_DEVICE_ID_VIA_8235:
1007
	case PCI_DEVICE_ID_VIA_8237:
L
Linus Torvalds 已提交
1008
		/* FIXME: add new ones for 8233/5 */
1009 1010 1011 1012
		r->name = "VIA";
		r->get = pirq_via_get;
		r->set = pirq_via_set;
		return 1;
L
Linus Torvalds 已提交
1013 1014 1015 1016 1017 1018
	}
	return 0;
}

static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
{
1019 1020 1021 1022 1023 1024
	switch (device) {
	case PCI_DEVICE_ID_VLSI_82C534:
		r->name = "VLSI 82C534";
		r->get = pirq_vlsi_get;
		r->set = pirq_vlsi_set;
		return 1;
L
Linus Torvalds 已提交
1025 1026 1027 1028 1029
	}
	return 0;
}


M
Miklos Vajna 已提交
1030 1031
static __init int serverworks_router_probe(struct irq_router *r,
		struct pci_dev *router, u16 device)
L
Linus Torvalds 已提交
1032
{
1033 1034 1035 1036 1037 1038 1039
	switch (device) {
	case PCI_DEVICE_ID_SERVERWORKS_OSB4:
	case PCI_DEVICE_ID_SERVERWORKS_CSB5:
		r->name = "ServerWorks";
		r->get = pirq_serverworks_get;
		r->set = pirq_serverworks_set;
		return 1;
L
Linus Torvalds 已提交
1040 1041 1042 1043 1044 1045
	}
	return 0;
}

static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
{
1046
	switch (device) {
1047 1048 1049 1050 1051
	case PCI_DEVICE_ID_SI_496:
		r->name = "SiS85C497";
		r->get = pirq_sis497_get;
		r->set = pirq_sis497_set;
		return 1;
1052 1053 1054 1055 1056 1057 1058
	case PCI_DEVICE_ID_SI_503:
		r->name = "SiS85C503";
		r->get = pirq_sis503_get;
		r->set = pirq_sis503_set;
		return 1;
	}
	return 0;
L
Linus Torvalds 已提交
1059 1060 1061 1062
}

static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
{
1063 1064 1065 1066 1067 1068
	switch (device) {
	case PCI_DEVICE_ID_CYRIX_5520:
		r->name = "NatSemi";
		r->get = pirq_cyrix_get;
		r->set = pirq_cyrix_set;
		return 1;
L
Linus Torvalds 已提交
1069 1070 1071 1072 1073 1074
	}
	return 0;
}

static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
{
1075 1076 1077 1078 1079 1080
	switch (device) {
	case PCI_DEVICE_ID_OPTI_82C700:
		r->name = "OPTI";
		r->get = pirq_opti_get;
		r->set = pirq_opti_set;
		return 1;
L
Linus Torvalds 已提交
1081 1082 1083 1084 1085 1086
	}
	return 0;
}

static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
{
1087 1088 1089 1090 1091 1092
	switch (device) {
	case PCI_DEVICE_ID_ITE_IT8330G_0:
		r->name = "ITE";
		r->get = pirq_ite_get;
		r->set = pirq_ite_set;
		return 1;
L
Linus Torvalds 已提交
1093 1094 1095 1096 1097 1098
	}
	return 0;
}

static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
{
1099
	switch (device) {
1100 1101 1102 1103 1104 1105
	case PCI_DEVICE_ID_AL_M1489:
		r->name = "FinALi";
		r->get = pirq_finali_get;
		r->set = pirq_finali_set;
		r->lvl = pirq_finali_lvl;
		return 1;
L
Linus Torvalds 已提交
1106 1107
	case PCI_DEVICE_ID_AL_M1533:
	case PCI_DEVICE_ID_AL_M1563:
1108 1109 1110 1111
		r->name = "ALI";
		r->get = pirq_ali_get;
		r->set = pirq_ali_set;
		return 1;
L
Linus Torvalds 已提交
1112 1113 1114 1115 1116 1117
	}
	return 0;
}

static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
{
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
	switch (device) {
	case PCI_DEVICE_ID_AMD_VIPER_740B:
		r->name = "AMD756";
		break;
	case PCI_DEVICE_ID_AMD_VIPER_7413:
		r->name = "AMD766";
		break;
	case PCI_DEVICE_ID_AMD_VIPER_7443:
		r->name = "AMD768";
		break;
	default:
		return 0;
L
Linus Torvalds 已提交
1130 1131 1132 1133 1134
	}
	r->get = pirq_amd756_get;
	r->set = pirq_amd756_set;
	return 1;
}
1135

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
static __init int pico_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
{
	switch (device) {
	case PCI_DEVICE_ID_PICOPOWER_PT86C523:
		r->name = "PicoPower PT86C523";
		r->get = pirq_pico_get;
		r->set = pirq_pico_set;
		return 1;

	case PCI_DEVICE_ID_PICOPOWER_PT86C523BBP:
		r->name = "PicoPower PT86C523 rev. BB+";
		r->get = pirq_pico_get;
		r->set = pirq_pico_set;
		return 1;
	}
	return 0;
}

L
Linus Torvalds 已提交
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
static __initdata struct irq_router_handler pirq_routers[] = {
	{ PCI_VENDOR_ID_INTEL, intel_router_probe },
	{ PCI_VENDOR_ID_AL, ali_router_probe },
	{ PCI_VENDOR_ID_ITE, ite_router_probe },
	{ PCI_VENDOR_ID_VIA, via_router_probe },
	{ PCI_VENDOR_ID_OPTI, opti_router_probe },
	{ PCI_VENDOR_ID_SI, sis_router_probe },
	{ PCI_VENDOR_ID_CYRIX, cyrix_router_probe },
	{ PCI_VENDOR_ID_VLSI, vlsi_router_probe },
	{ PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe },
	{ PCI_VENDOR_ID_AMD, amd_router_probe },
1165
	{ PCI_VENDOR_ID_PICOPOWER, pico_router_probe },
L
Linus Torvalds 已提交
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
	/* Someone with docs needs to add the ATI Radeon IGP */
	{ 0, NULL }
};
static struct irq_router pirq_router;
static struct pci_dev *pirq_router_dev;


/*
 *	FIXME: should we have an option to say "generic for
 *	chipset" ?
 */
1177

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
static bool __init pirq_try_router(struct irq_router *r,
				   struct irq_routing_table *rt,
				   struct pci_dev *dev)
{
	struct irq_router_handler *h;

	DBG(KERN_DEBUG "PCI: Trying IRQ router for [%04x:%04x]\n",
	    dev->vendor, dev->device);

	for (h = pirq_routers; h->vendor; h++) {
		/* First look for a router match */
		if (rt->rtr_vendor == h->vendor &&
		    h->probe(r, dev, rt->rtr_device))
			return true;
		/* Fall back to a device match */
		if (dev->vendor == h->vendor &&
		    h->probe(r, dev, dev->device))
			return true;
	}
	return false;
}

L
Linus Torvalds 已提交
1200 1201 1202
static void __init pirq_find_router(struct irq_router *r)
{
	struct irq_routing_table *rt = pirq_table;
1203
	struct pci_dev *dev;
L
Linus Torvalds 已提交
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217

#ifdef CONFIG_PCI_BIOS
	if (!rt->signature) {
		printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n");
		r->set = pirq_bios_set;
		r->name = "BIOS";
		return;
	}
#endif

	/* Default unless a driver reloads it */
	r->name = "default";
	r->get = NULL;
	r->set = NULL;
1218

1219
	DBG(KERN_DEBUG "PCI: Attempting to find IRQ router for [%04x:%04x]\n",
L
Linus Torvalds 已提交
1220 1221
	    rt->rtr_vendor, rt->rtr_device);

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
	/* Use any vendor:device provided by the routing table or try all.  */
	if (rt->rtr_vendor) {
		dev = pci_get_domain_bus_and_slot(0, rt->rtr_bus,
						  rt->rtr_devfn);
		if (dev && pirq_try_router(r, rt, dev))
			pirq_router_dev = dev;
	} else {
		dev = NULL;
		for_each_pci_dev(dev) {
			if (pirq_try_router(r, rt, dev)) {
				pirq_router_dev = dev;
				break;
			}
		}
L
Linus Torvalds 已提交
1236 1237
	}

1238 1239 1240 1241 1242 1243 1244
	if (pirq_router_dev)
		dev_info(&pirq_router_dev->dev, "%s IRQ router [%04x:%04x]\n",
			 pirq_router.name,
			 pirq_router_dev->vendor, pirq_router_dev->device);
	else
		DBG(KERN_DEBUG "PCI: Interrupt router not found at "
		    "%02x:%02x\n", rt->rtr_bus, rt->rtr_devfn);
1245 1246

	/* The device remains referenced for the kernel lifetime */
L
Linus Torvalds 已提交
1247 1248
}

1249 1250 1251 1252 1253 1254
/*
 * We're supposed to match on the PCI device only and not the function,
 * but some BIOSes build their tables with the PCI function included
 * for motherboard devices, so if a complete match is found, then give
 * it precedence over a slot match.
 */
1255
static struct irq_info *pirq_get_dev_info(struct pci_dev *dev)
L
Linus Torvalds 已提交
1256 1257
{
	struct irq_routing_table *rt = pirq_table;
M
Miklos Vajna 已提交
1258 1259
	int entries = (rt->size - sizeof(struct irq_routing_table)) /
		sizeof(struct irq_info);
1260
	struct irq_info *slotinfo = NULL;
L
Linus Torvalds 已提交
1261 1262 1263
	struct irq_info *info;

	for (info = rt->slots; entries--; info++)
1264 1265 1266 1267 1268 1269 1270 1271
		if (info->bus == dev->bus->number) {
			if (info->devfn == dev->devfn)
				return info;
			if (!slotinfo &&
			    PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn))
				slotinfo = info;
		}
	return slotinfo;
L
Linus Torvalds 已提交
1272 1273
}

1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
/*
 * Buses behind bridges are typically not listed in the PIRQ routing table.
 * Do the usual dance then and walk the tree of bridges up adjusting the
 * pin number accordingly on the way until the originating root bus device
 * has been reached and then use its routing information.
 */
static struct irq_info *pirq_get_info(struct pci_dev *dev, u8 *pin)
{
	struct pci_dev *temp_dev = dev;
	struct irq_info *info;
	u8 temp_pin = *pin;
	u8 dpin = temp_pin;

	info = pirq_get_dev_info(dev);
	while (!info && temp_dev->bus->parent) {
		struct pci_dev *bridge = temp_dev->bus->self;

		temp_pin = pci_swizzle_interrupt_pin(temp_dev, temp_pin);
		info = pirq_get_dev_info(bridge);
		if (info)
			dev_warn(&dev->dev,
				 "using bridge %s INT %c to get INT %c\n",
				 pci_name(bridge),
				 'A' + temp_pin - 1, 'A' + dpin - 1);

		temp_dev = bridge;
	}
	*pin = temp_pin;
	return info;
}

L
Linus Torvalds 已提交
1305 1306 1307 1308
static int pcibios_lookup_irq(struct pci_dev *dev, int assign)
{
	struct irq_info *info;
	int i, pirq, newirq;
1309
	u8 dpin, pin;
L
Linus Torvalds 已提交
1310 1311 1312 1313 1314 1315 1316
	int irq = 0;
	u32 mask;
	struct irq_router *r = &pirq_router;
	struct pci_dev *dev2 = NULL;
	char *msg = NULL;

	/* Find IRQ pin */
1317 1318
	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &dpin);
	if (!dpin) {
1319
		dev_dbg(&dev->dev, "no interrupt pin\n");
L
Linus Torvalds 已提交
1320 1321 1322
		return 0;
	}

1323 1324 1325
	if (io_apic_assign_pci_irqs)
		return 0;

L
Linus Torvalds 已提交
1326 1327 1328 1329
	/* Find IRQ routing entry */

	if (!pirq_table)
		return 0;
1330

1331 1332
	pin = dpin;
	info = pirq_get_info(dev, &pin);
L
Linus Torvalds 已提交
1333
	if (!info) {
1334
		dev_dbg(&dev->dev, "PCI INT %c not found in routing table\n",
1335
			'A' + dpin - 1);
L
Linus Torvalds 已提交
1336 1337
		return 0;
	}
1338 1339
	pirq = info->irq[pin - 1].link;
	mask = info->irq[pin - 1].bitmap;
L
Linus Torvalds 已提交
1340
	if (!pirq) {
1341
		dev_dbg(&dev->dev, "PCI INT %c not routed\n", 'A' + dpin - 1);
L
Linus Torvalds 已提交
1342 1343
		return 0;
	}
1344
	dev_dbg(&dev->dev, "PCI INT %c -> PIRQ %02x, mask %04x, excl %04x",
1345
		'A' + dpin - 1, pirq, mask, pirq_table->exclusive_irqs);
L
Linus Torvalds 已提交
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
	mask &= pcibios_irq_mask;

	/* Work around broken HP Pavilion Notebooks which assign USB to
	   IRQ 9 even though it is actually wired to IRQ 11 */

	if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) {
		dev->irq = 11;
		pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
		r->set(pirq_router_dev, dev, pirq, 11);
	}

	/* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
M
Miklos Vajna 已提交
1358 1359
	if (acer_tm360_irqrouting && dev->irq == 11 &&
		dev->vendor == PCI_VENDOR_ID_O2) {
L
Linus Torvalds 已提交
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
		pirq = 0x68;
		mask = 0x400;
		dev->irq = r->get(pirq_router_dev, dev, pirq);
		pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
	}

	/*
	 * Find the best IRQ to assign: use the one
	 * reported by the device if possible.
	 */
	newirq = dev->irq;
1371
	if (newirq && !((1 << newirq) & mask)) {
1372 1373 1374
		if (pci_probe & PCI_USE_PIRQ_MASK)
			newirq = 0;
		else
1375 1376
			dev_warn(&dev->dev, "IRQ %d doesn't match PIRQ mask "
				 "%#x; try pci=usepirqmask\n", newirq, mask);
L
Linus Torvalds 已提交
1377 1378 1379 1380 1381
	}
	if (!newirq && assign) {
		for (i = 0; i < 16; i++) {
			if (!(mask & (1 << i)))
				continue;
M
Miklos Vajna 已提交
1382 1383
			if (pirq_penalty[i] < pirq_penalty[newirq] &&
				can_request_irq(i, IRQF_SHARED))
L
Linus Torvalds 已提交
1384 1385 1386
				newirq = i;
		}
	}
1387
	dev_dbg(&dev->dev, "PCI INT %c -> newirq %d", 'A' + dpin - 1, newirq);
L
Linus Torvalds 已提交
1388 1389 1390 1391

	/* Check if it is hardcoded */
	if ((pirq & 0xf0) == 0xf0) {
		irq = pirq & 0xf;
1392
		msg = "hardcoded";
1393 1394
	} else if (r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \
	((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask))) {
1395
		msg = "found";
1396 1397 1398 1399
		if (r->lvl)
			r->lvl(pirq_router_dev, dev, pirq, irq);
		else
			elcr_set_level_irq(irq);
M
Miklos Vajna 已提交
1400 1401
	} else if (newirq && r->set &&
		(dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) {
L
Linus Torvalds 已提交
1402
		if (r->set(pirq_router_dev, dev, pirq, newirq)) {
1403 1404 1405 1406
			if (r->lvl)
				r->lvl(pirq_router_dev, dev, pirq, newirq);
			else
				elcr_set_level_irq(newirq);
1407
			msg = "assigned";
L
Linus Torvalds 已提交
1408 1409 1410 1411 1412 1413
			irq = newirq;
		}
	}

	if (!irq) {
		if (newirq && mask == (1 << newirq)) {
1414
			msg = "guessed";
L
Linus Torvalds 已提交
1415
			irq = newirq;
1416 1417
		} else {
			dev_dbg(&dev->dev, "can't route interrupt\n");
L
Linus Torvalds 已提交
1418
			return 0;
1419
		}
L
Linus Torvalds 已提交
1420
	}
1421 1422
	dev_info(&dev->dev, "%s PCI INT %c -> IRQ %d\n",
		 msg, 'A' + dpin - 1, irq);
L
Linus Torvalds 已提交
1423 1424

	/* Update IRQ for all devices with the same pirq value */
1425
	for_each_pci_dev(dev2) {
1426 1427
		pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &dpin);
		if (!dpin)
L
Linus Torvalds 已提交
1428
			continue;
1429

1430 1431
		pin = dpin;
		info = pirq_get_info(dev2, &pin);
L
Linus Torvalds 已提交
1432 1433
		if (!info)
			continue;
1434
		if (info->irq[pin - 1].link == pirq) {
M
Miklos Vajna 已提交
1435 1436 1437 1438
			/*
			 * We refuse to override the dev->irq
			 * information. Give a warning!
			 */
1439
			if (dev2->irq && dev2->irq != irq && \
L
Linus Torvalds 已提交
1440
			(!(pci_probe & PCI_USE_PIRQ_MASK) || \
1441
			((1 << dev2->irq) & mask))) {
L
Linus Torvalds 已提交
1442
#ifndef CONFIG_PCI_MSI
1443 1444 1445
				dev_info(&dev2->dev, "IRQ routing conflict: "
					 "have IRQ %d, want IRQ %d\n",
					 dev2->irq, irq);
L
Linus Torvalds 已提交
1446
#endif
1447 1448
				continue;
			}
L
Linus Torvalds 已提交
1449 1450 1451
			dev2->irq = irq;
			pirq_penalty[irq]++;
			if (dev != dev2)
1452 1453
				dev_info(&dev->dev, "sharing IRQ %d with %s\n",
					 irq, pci_name(dev2));
L
Linus Torvalds 已提交
1454 1455 1456 1457 1458
		}
	}
	return 1;
}

1459
void __init pcibios_fixup_irqs(void)
L
Linus Torvalds 已提交
1460 1461 1462 1463
{
	struct pci_dev *dev = NULL;
	u8 pin;

1464
	DBG(KERN_DEBUG "PCI: IRQ fixup\n");
1465
	for_each_pci_dev(dev) {
L
Linus Torvalds 已提交
1466
		/*
M
Miklos Vajna 已提交
1467 1468 1469
		 * If the BIOS has set an out of range IRQ number, just
		 * ignore it.  Also keep track of which IRQ's are
		 * already in use.
L
Linus Torvalds 已提交
1470 1471
		 */
		if (dev->irq >= 16) {
1472
			dev_dbg(&dev->dev, "ignoring bogus IRQ %d\n", dev->irq);
L
Linus Torvalds 已提交
1473 1474
			dev->irq = 0;
		}
M
Miklos Vajna 已提交
1475 1476 1477 1478 1479 1480
		/*
		 * If the IRQ is already assigned to a PCI device,
		 * ignore its ISA use penalty
		 */
		if (pirq_penalty[dev->irq] >= 100 &&
				pirq_penalty[dev->irq] < 100000)
L
Linus Torvalds 已提交
1481 1482 1483 1484
			pirq_penalty[dev->irq] = 0;
		pirq_penalty[dev->irq]++;
	}

1485 1486 1487
	if (io_apic_assign_pci_irqs)
		return;

L
Linus Torvalds 已提交
1488
	dev = NULL;
1489
	for_each_pci_dev(dev) {
L
Linus Torvalds 已提交
1490
		pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1491 1492 1493
		if (!pin)
			continue;

L
Linus Torvalds 已提交
1494 1495 1496
		/*
		 * Still no IRQ? Try to lookup one...
		 */
1497
		if (!dev->irq)
L
Linus Torvalds 已提交
1498 1499 1500 1501 1502 1503 1504 1505
			pcibios_lookup_irq(dev, 0);
	}
}

/*
 * Work around broken HP Pavilion Notebooks which assign USB to
 * IRQ 9 even though it is actually wired to IRQ 11
 */
1506
static int __init fix_broken_hp_bios_irq9(const struct dmi_system_id *d)
L
Linus Torvalds 已提交
1507 1508 1509
{
	if (!broken_hp_bios_irq9) {
		broken_hp_bios_irq9 = 1;
M
Miklos Vajna 已提交
1510 1511
		printk(KERN_INFO "%s detected - fixing broken IRQ routing\n",
			d->ident);
L
Linus Torvalds 已提交
1512 1513 1514 1515 1516 1517 1518 1519
	}
	return 0;
}

/*
 * Work around broken Acer TravelMate 360 Notebooks which assign
 * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
 */
1520
static int __init fix_acer_tm360_irqrouting(const struct dmi_system_id *d)
L
Linus Torvalds 已提交
1521 1522 1523
{
	if (!acer_tm360_irqrouting) {
		acer_tm360_irqrouting = 1;
M
Miklos Vajna 已提交
1524 1525
		printk(KERN_INFO "%s detected - fixing broken IRQ routing\n",
			d->ident);
L
Linus Torvalds 已提交
1526 1527 1528 1529
	}
	return 0;
}

1530
static const struct dmi_system_id pciirq_dmi_table[] __initconst = {
L
Linus Torvalds 已提交
1531 1532 1533 1534 1535 1536
	{
		.callback = fix_broken_hp_bios_irq9,
		.ident = "HP Pavilion N5400 Series Laptop",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
			DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"),
M
Miklos Vajna 已提交
1537 1538
			DMI_MATCH(DMI_PRODUCT_VERSION,
				"HP Pavilion Notebook Model GE"),
L
Linus Torvalds 已提交
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
			DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
		},
	},
	{
		.callback = fix_acer_tm360_irqrouting,
		.ident = "Acer TravelMate 36x Laptop",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
			DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"),
		},
	},
	{ }
};

1553
void __init pcibios_irq_init(void)
L
Linus Torvalds 已提交
1554
{
1555 1556
	struct irq_routing_table *rtable = NULL;

1557
	DBG(KERN_DEBUG "PCI: IRQ init\n");
L
Linus Torvalds 已提交
1558

1559 1560
	if (raw_pci_ops == NULL)
		return;
L
Linus Torvalds 已提交
1561 1562 1563 1564 1565 1566

	dmi_check_system(pciirq_dmi_table);

	pirq_table = pirq_find_routing_table();

#ifdef CONFIG_PCI_BIOS
1567
	if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN)) {
L
Linus Torvalds 已提交
1568
		pirq_table = pcibios_get_irq_routing_table();
1569 1570
		rtable = pirq_table;
	}
L
Linus Torvalds 已提交
1571 1572 1573 1574 1575 1576
#endif
	if (pirq_table) {
		pirq_peer_trick();
		pirq_find_router(&pirq_router);
		if (pirq_table->exclusive_irqs) {
			int i;
1577
			for (i = 0; i < 16; i++)
L
Linus Torvalds 已提交
1578 1579 1580
				if (!(pirq_table->exclusive_irqs & (1 << i)))
					pirq_penalty[i] += 100;
		}
M
Miklos Vajna 已提交
1581 1582 1583 1584
		/*
		 * If we're using the I/O APIC, avoid using the PCI IRQ
		 * routing table
		 */
1585 1586
		if (io_apic_assign_pci_irqs) {
			kfree(rtable);
L
Linus Torvalds 已提交
1587
			pirq_table = NULL;
1588
		}
L
Linus Torvalds 已提交
1589 1590
	}

1591
	x86_init.pci.fixup_irqs();
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603

	if (io_apic_assign_pci_irqs && pci_routeirq) {
		struct pci_dev *dev = NULL;
		/*
		 * PCI IRQ routing is set up by pci_enable_device(), but we
		 * also do it here in case there are still broken drivers that
		 * don't use pci_enable_device().
		 */
		printk(KERN_INFO "PCI: Routing PCI interrupts for all devices because \"pci=routeirq\" specified\n");
		for_each_pci_dev(dev)
			pirq_enable_irq(dev);
	}
L
Linus Torvalds 已提交
1604 1605
}

D
David Shaohua Li 已提交
1606
static void pirq_penalize_isa_irq(int irq, int active)
L
Linus Torvalds 已提交
1607 1608 1609 1610 1611
{
	/*
	 *  If any ISAPnP device reports an IRQ in its list of possible
	 *  IRQ's, we try to avoid assigning it to PCI devices.
	 */
D
David Shaohua Li 已提交
1612 1613 1614 1615 1616 1617
	if (irq < 16) {
		if (active)
			pirq_penalty[irq] += 1000;
		else
			pirq_penalty[irq] += 100;
	}
L
Linus Torvalds 已提交
1618 1619
}

D
David Shaohua Li 已提交
1620
void pcibios_penalize_isa_irq(int irq, int active)
L
Linus Torvalds 已提交
1621
{
L
Len Brown 已提交
1622
#ifdef CONFIG_ACPI
L
Linus Torvalds 已提交
1623
	if (!acpi_noirq)
D
David Shaohua Li 已提交
1624
		acpi_penalize_isa_irq(irq, active);
L
Linus Torvalds 已提交
1625 1626
	else
#endif
D
David Shaohua Li 已提交
1627
		pirq_penalize_isa_irq(irq, active);
L
Linus Torvalds 已提交
1628 1629 1630 1631
}

static int pirq_enable_irq(struct pci_dev *dev)
{
1632
	u8 pin = 0;
L
Linus Torvalds 已提交
1633 1634

	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1635
	if (pin && !pcibios_lookup_irq(dev, 1)) {
L
Linus Torvalds 已提交
1636 1637
		char *msg = "";

1638 1639 1640
		if (!io_apic_assign_pci_irqs && dev->irq)
			return 0;

L
Linus Torvalds 已提交
1641
		if (io_apic_assign_pci_irqs) {
1642 1643
#ifdef CONFIG_X86_IO_APIC
			struct pci_dev *temp_dev;
L
Linus Torvalds 已提交
1644 1645
			int irq;

1646
			if (dev->irq_managed && dev->irq > 0)
1647
				return 0;
L
Linus Torvalds 已提交
1648

1649
			irq = IO_APIC_get_PCI_irq_vector(dev->bus->number,
1650
						PCI_SLOT(dev->devfn), pin - 1);
L
Linus Torvalds 已提交
1651 1652 1653 1654 1655 1656 1657 1658
			/*
			 * Busses behind bridges are typically not listed in the MP-table.
			 * In this case we have to look up the IRQ based on the parent bus,
			 * parent slot, and pin number. The SMP code detects such bridged
			 * busses itself so we should get into this branch reliably.
			 */
			temp_dev = dev;
			while (irq < 0 && dev->bus->parent) { /* go back to the bridge */
1659
				struct pci_dev *bridge = dev->bus->self;
L
Linus Torvalds 已提交
1660

1661
				pin = pci_swizzle_interrupt_pin(dev, pin);
1662
				irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
1663
						PCI_SLOT(bridge->devfn),
1664
						pin - 1);
L
Linus Torvalds 已提交
1665
				if (irq >= 0)
1666 1667
					dev_warn(&dev->dev, "using bridge %s "
						 "INT %c to get IRQ %d\n",
1668
						 pci_name(bridge), 'A' + pin - 1,
1669
						 irq);
L
Linus Torvalds 已提交
1670 1671 1672 1673
				dev = bridge;
			}
			dev = temp_dev;
			if (irq >= 0) {
1674 1675
				dev->irq_managed = 1;
				dev->irq = irq;
1676
				dev_info(&dev->dev, "PCI->APIC IRQ transform: "
1677
					 "INT %c -> IRQ %d\n", 'A' + pin - 1, irq);
L
Linus Torvalds 已提交
1678 1679
				return 0;
			} else
1680
				msg = "; probably buggy MP table";
1681
#endif
L
Linus Torvalds 已提交
1682 1683 1684
		} else if (pci_probe & PCI_BIOS_IRQ_SCAN)
			msg = "";
		else
1685
			msg = "; please try using pci=biosirq";
L
Linus Torvalds 已提交
1686

M
Miklos Vajna 已提交
1687 1688 1689 1690 1691 1692
		/*
		 * With IDE legacy devices the IRQ lookup failure is not
		 * a problem..
		 */
		if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE &&
				!(dev->class & 0x5))
L
Linus Torvalds 已提交
1693 1694
			return 0;

1695
		dev_warn(&dev->dev, "can't find IRQ for PCI INT %c%s\n",
1696
			 'A' + pin - 1, msg);
L
Linus Torvalds 已提交
1697 1698 1699
	}
	return 0;
}
1700

1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
bool mp_should_keep_irq(struct device *dev)
{
	if (dev->power.is_prepared)
		return true;
#ifdef CONFIG_PM
	if (dev->power.runtime_status == RPM_SUSPENDING)
		return true;
#endif

	return false;
}

1713 1714
static void pirq_disable_irq(struct pci_dev *dev)
{
1715 1716
	if (io_apic_assign_pci_irqs && !mp_should_keep_irq(&dev->dev) &&
	    dev->irq_managed && dev->irq) {
1717
		mp_unmap_irq(dev->irq);
1718 1719
		dev->irq = 0;
		dev->irq_managed = 0;
1720 1721
	}
}