mxc_nand.c 39.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
 * Copyright 2008 Sascha Hauer, kernel@pengutronix.de
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
 * MA 02110-1301, USA.
 */

#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/init.h>
#include <linux/module.h>
#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/partitions.h>
#include <linux/interrupt.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/err.h>
#include <linux/io.h>
33 34
#include <linux/irq.h>
#include <linux/completion.h>
35 36
#include <linux/of_device.h>
#include <linux/of_mtd.h>
37 38 39

#include <asm/mach/flash.h>
#include <mach/mxc_nand.h>
S
Sascha Hauer 已提交
40
#include <mach/hardware.h>
41 42 43

#define DRIVER_NAME "mxc_nand"

S
Sascha Hauer 已提交
44
#define nfc_is_v21()		(cpu_is_mx25() || cpu_is_mx35())
I
Ivo Clarysse 已提交
45
#define nfc_is_v1()		(cpu_is_mx31() || cpu_is_mx27() || cpu_is_mx21())
46
#define nfc_is_v3_2()		(cpu_is_mx51() || cpu_is_mx53())
S
Sascha Hauer 已提交
47
#define nfc_is_v3()		nfc_is_v3_2()
S
Sascha Hauer 已提交
48

49
/* Addresses for NFC registers */
50 51 52 53 54 55 56 57 58 59 60
#define NFC_V1_V2_BUF_SIZE		(host->regs + 0x00)
#define NFC_V1_V2_BUF_ADDR		(host->regs + 0x04)
#define NFC_V1_V2_FLASH_ADDR		(host->regs + 0x06)
#define NFC_V1_V2_FLASH_CMD		(host->regs + 0x08)
#define NFC_V1_V2_CONFIG		(host->regs + 0x0a)
#define NFC_V1_V2_ECC_STATUS_RESULT	(host->regs + 0x0c)
#define NFC_V1_V2_RSLTMAIN_AREA		(host->regs + 0x0e)
#define NFC_V1_V2_RSLTSPARE_AREA	(host->regs + 0x10)
#define NFC_V1_V2_WRPROT		(host->regs + 0x12)
#define NFC_V1_UNLOCKSTART_BLKADDR	(host->regs + 0x14)
#define NFC_V1_UNLOCKEND_BLKADDR	(host->regs + 0x16)
61 62 63 64 65 66 67 68
#define NFC_V21_UNLOCKSTART_BLKADDR0	(host->regs + 0x20)
#define NFC_V21_UNLOCKSTART_BLKADDR1	(host->regs + 0x24)
#define NFC_V21_UNLOCKSTART_BLKADDR2	(host->regs + 0x28)
#define NFC_V21_UNLOCKSTART_BLKADDR3	(host->regs + 0x2c)
#define NFC_V21_UNLOCKEND_BLKADDR0	(host->regs + 0x22)
#define NFC_V21_UNLOCKEND_BLKADDR1	(host->regs + 0x26)
#define NFC_V21_UNLOCKEND_BLKADDR2	(host->regs + 0x2a)
#define NFC_V21_UNLOCKEND_BLKADDR3	(host->regs + 0x2e)
69 70 71 72
#define NFC_V1_V2_NF_WRPRST		(host->regs + 0x18)
#define NFC_V1_V2_CONFIG1		(host->regs + 0x1a)
#define NFC_V1_V2_CONFIG2		(host->regs + 0x1c)

S
Sascha Hauer 已提交
73
#define NFC_V2_CONFIG1_ECC_MODE_4	(1 << 0)
74 75 76 77 78 79
#define NFC_V1_V2_CONFIG1_SP_EN		(1 << 2)
#define NFC_V1_V2_CONFIG1_ECC_EN	(1 << 3)
#define NFC_V1_V2_CONFIG1_INT_MSK	(1 << 4)
#define NFC_V1_V2_CONFIG1_BIG		(1 << 5)
#define NFC_V1_V2_CONFIG1_RST		(1 << 6)
#define NFC_V1_V2_CONFIG1_CE		(1 << 7)
80 81 82
#define NFC_V2_CONFIG1_ONE_CYCLE	(1 << 8)
#define NFC_V2_CONFIG1_PPB(x)		(((x) & 0x3) << 9)
#define NFC_V2_CONFIG1_FP_INT		(1 << 11)
83 84 85 86 87 88 89 90 91 92 93 94 95

#define NFC_V1_V2_CONFIG2_INT		(1 << 15)

/*
 * Operation modes for the NFC. Valid for v1, v2 and v3
 * type controllers.
 */
#define NFC_CMD				(1 << 0)
#define NFC_ADDR			(1 << 1)
#define NFC_INPUT			(1 << 2)
#define NFC_OUTPUT			(1 << 3)
#define NFC_ID				(1 << 4)
#define NFC_STATUS			(1 << 5)
96

S
Sascha Hauer 已提交
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
#define NFC_V3_FLASH_CMD		(host->regs_axi + 0x00)
#define NFC_V3_FLASH_ADDR0		(host->regs_axi + 0x04)

#define NFC_V3_CONFIG1			(host->regs_axi + 0x34)
#define NFC_V3_CONFIG1_SP_EN		(1 << 0)
#define NFC_V3_CONFIG1_RBA(x)		(((x) & 0x7 ) << 4)

#define NFC_V3_ECC_STATUS_RESULT	(host->regs_axi + 0x38)

#define NFC_V3_LAUNCH			(host->regs_axi + 0x40)

#define NFC_V3_WRPROT			(host->regs_ip + 0x0)
#define NFC_V3_WRPROT_LOCK_TIGHT	(1 << 0)
#define NFC_V3_WRPROT_LOCK		(1 << 1)
#define NFC_V3_WRPROT_UNLOCK		(1 << 2)
#define NFC_V3_WRPROT_BLS_UNLOCK	(2 << 6)

#define NFC_V3_WRPROT_UNLOCK_BLK_ADD0   (host->regs_ip + 0x04)

#define NFC_V3_CONFIG2			(host->regs_ip + 0x24)
#define NFC_V3_CONFIG2_PS_512			(0 << 0)
#define NFC_V3_CONFIG2_PS_2048			(1 << 0)
#define NFC_V3_CONFIG2_PS_4096			(2 << 0)
#define NFC_V3_CONFIG2_ONE_CYCLE		(1 << 2)
#define NFC_V3_CONFIG2_ECC_EN			(1 << 3)
#define NFC_V3_CONFIG2_2CMD_PHASES		(1 << 4)
#define NFC_V3_CONFIG2_NUM_ADDR_PHASE0		(1 << 5)
#define NFC_V3_CONFIG2_ECC_MODE_8		(1 << 6)
#define NFC_V3_CONFIG2_PPB(x)			(((x) & 0x3) << 7)
#define NFC_V3_CONFIG2_NUM_ADDR_PHASE1(x)	(((x) & 0x3) << 12)
#define NFC_V3_CONFIG2_INT_MSK			(1 << 15)
#define NFC_V3_CONFIG2_ST_CMD(x)		(((x) & 0xff) << 24)
#define NFC_V3_CONFIG2_SPAS(x)			(((x) & 0xff) << 16)

#define NFC_V3_CONFIG3				(host->regs_ip + 0x28)
#define NFC_V3_CONFIG3_ADD_OP(x)		(((x) & 0x3) << 0)
#define NFC_V3_CONFIG3_FW8			(1 << 3)
#define NFC_V3_CONFIG3_SBB(x)			(((x) & 0x7) << 8)
#define NFC_V3_CONFIG3_NUM_OF_DEVICES(x)	(((x) & 0x7) << 12)
#define NFC_V3_CONFIG3_RBB_MODE			(1 << 15)
#define NFC_V3_CONFIG3_NO_SDMA			(1 << 20)

#define NFC_V3_IPC			(host->regs_ip + 0x2C)
#define NFC_V3_IPC_CREQ			(1 << 0)
#define NFC_V3_IPC_INT			(1 << 31)

#define NFC_V3_DELAY_LINE		(host->regs_ip + 0x34)
144

145 146 147 148 149 150 151 152 153 154 155
struct mxc_nand_host;

struct mxc_nand_devtype_data {
	void (*preset)(struct mtd_info *);
	void (*send_cmd)(struct mxc_nand_host *, uint16_t, int);
	void (*send_addr)(struct mxc_nand_host *, uint16_t, int);
	void (*send_page)(struct mtd_info *, unsigned int);
	void (*send_read_id)(struct mxc_nand_host *);
	uint16_t (*get_dev_status)(struct mxc_nand_host *);
	int (*check_int)(struct mxc_nand_host *);
	void (*irq_control)(struct mxc_nand_host *, int);
156
	u32 (*get_ecc_status)(struct mxc_nand_host *);
157
	struct nand_ecclayout *ecclayout_512, *ecclayout_2k, *ecclayout_4k;
158
	void (*select_chip)(struct mtd_info *mtd, int chip);
159 160
	int (*correct_data)(struct mtd_info *mtd, u_char *dat,
			u_char *read_ecc, u_char *calc_ecc);
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176

	/*
	 * On i.MX21 the CONFIG2:INT bit cannot be read if interrupts are masked
	 * (CONFIG1:INT_MSK is set). To handle this the driver uses
	 * enable_irq/disable_irq_nosync instead of CONFIG1:INT_MSK
	 */
	int irqpending_quirk;
	int needs_ip;

	size_t regs_offset;
	size_t spare0_offset;
	size_t axi_offset;

	int spare_len;
	int eccbytes;
	int eccsize;
177 178
};

179 180 181 182 183
struct mxc_nand_host {
	struct mtd_info		mtd;
	struct nand_chip	nand;
	struct device		*dev;

184 185
	void __iomem		*spare0;
	void __iomem		*main_area0;
186 187

	void __iomem		*base;
188
	void __iomem		*regs;
S
Sascha Hauer 已提交
189 190
	void __iomem		*regs_axi;
	void __iomem		*regs_ip;
191 192 193 194
	int			status_request;
	struct clk		*clk;
	int			clk_act;
	int			irq;
195
	int			eccsize;
196
	int			active_cs;
197

198
	struct completion	op_completion;
199

S
Sascha Hauer 已提交
200 201
	uint8_t			*data_buf;
	unsigned int		buf_start;
202

203
	const struct mxc_nand_devtype_data *devtype_data;
204
	struct mxc_nand_platform_data pdata;
205 206 207
};

/* OOB placement block for use with hardware ecc generation */
S
Sascha Hauer 已提交
208
static struct nand_ecclayout nandv1_hw_eccoob_smallpage = {
209 210
	.eccbytes = 5,
	.eccpos = {6, 7, 8, 9, 10},
211
	.oobfree = {{0, 5}, {12, 4}, }
212 213
};

S
Sascha Hauer 已提交
214
static struct nand_ecclayout nandv1_hw_eccoob_largepage = {
215 216 217 218
	.eccbytes = 20,
	.eccpos = {6, 7, 8, 9, 10, 22, 23, 24, 25, 26,
		   38, 39, 40, 41, 42, 54, 55, 56, 57, 58},
	.oobfree = {{2, 4}, {11, 10}, {27, 10}, {43, 10}, {59, 5}, }
219 220
};

S
Sascha Hauer 已提交
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
/* OOB description for 512 byte pages with 16 byte OOB */
static struct nand_ecclayout nandv2_hw_eccoob_smallpage = {
	.eccbytes = 1 * 9,
	.eccpos = {
		 7,  8,  9, 10, 11, 12, 13, 14, 15
	},
	.oobfree = {
		{.offset = 0, .length = 5}
	}
};

/* OOB description for 2048 byte pages with 64 byte OOB */
static struct nand_ecclayout nandv2_hw_eccoob_largepage = {
	.eccbytes = 4 * 9,
	.eccpos = {
		 7,  8,  9, 10, 11, 12, 13, 14, 15,
		23, 24, 25, 26, 27, 28, 29, 30, 31,
		39, 40, 41, 42, 43, 44, 45, 46, 47,
		55, 56, 57, 58, 59, 60, 61, 62, 63
	},
	.oobfree = {
		{.offset = 2, .length = 4},
		{.offset = 16, .length = 7},
		{.offset = 32, .length = 7},
		{.offset = 48, .length = 7}
	}
};

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
/* OOB description for 4096 byte pages with 128 byte OOB */
static struct nand_ecclayout nandv2_hw_eccoob_4k = {
	.eccbytes = 8 * 9,
	.eccpos = {
		7,  8,  9, 10, 11, 12, 13, 14, 15,
		23, 24, 25, 26, 27, 28, 29, 30, 31,
		39, 40, 41, 42, 43, 44, 45, 46, 47,
		55, 56, 57, 58, 59, 60, 61, 62, 63,
		71, 72, 73, 74, 75, 76, 77, 78, 79,
		87, 88, 89, 90, 91, 92, 93, 94, 95,
		103, 104, 105, 106, 107, 108, 109, 110, 111,
		119, 120, 121, 122, 123, 124, 125, 126, 127,
	},
	.oobfree = {
		{.offset = 2, .length = 4},
		{.offset = 16, .length = 7},
		{.offset = 32, .length = 7},
		{.offset = 48, .length = 7},
		{.offset = 64, .length = 7},
		{.offset = 80, .length = 7},
		{.offset = 96, .length = 7},
		{.offset = 112, .length = 7},
	}
};

274
static const char *part_probes[] = { "RedBoot", "cmdlinepart", "ofpart", NULL };
275

276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
static void memcpy32_fromio(void *trg, const void __iomem  *src, size_t size)
{
	int i;
	u32 *t = trg;
	const __iomem u32 *s = src;

	for (i = 0; i < (size >> 2); i++)
		*t++ = __raw_readl(s++);
}

static void memcpy32_toio(void __iomem *trg, const void *src, int size)
{
	int i;
	u32 __iomem *t = trg;
	const u32 *s = src;

	for (i = 0; i < (size >> 2); i++)
		__raw_writel(*s++, t++);
}

S
Sascha Hauer 已提交
296 297 298 299 300 301 302 303 304 305 306 307 308 309
static int check_int_v3(struct mxc_nand_host *host)
{
	uint32_t tmp;

	tmp = readl(NFC_V3_IPC);
	if (!(tmp & NFC_V3_IPC_INT))
		return 0;

	tmp &= ~NFC_V3_IPC_INT;
	writel(tmp, NFC_V3_IPC);

	return 1;
}

310 311 312 313
static int check_int_v1_v2(struct mxc_nand_host *host)
{
	uint32_t tmp;

314 315
	tmp = readw(NFC_V1_V2_CONFIG2);
	if (!(tmp & NFC_V1_V2_CONFIG2_INT))
316 317
		return 0;

318
	if (!host->devtype_data->irqpending_quirk)
319
		writew(tmp & ~NFC_V1_V2_CONFIG2_INT, NFC_V1_V2_CONFIG2);
320 321 322 323

	return 1;
}

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
static void irq_control_v1_v2(struct mxc_nand_host *host, int activate)
{
	uint16_t tmp;

	tmp = readw(NFC_V1_V2_CONFIG1);

	if (activate)
		tmp &= ~NFC_V1_V2_CONFIG1_INT_MSK;
	else
		tmp |= NFC_V1_V2_CONFIG1_INT_MSK;

	writew(tmp, NFC_V1_V2_CONFIG1);
}

static void irq_control_v3(struct mxc_nand_host *host, int activate)
{
	uint32_t tmp;

	tmp = readl(NFC_V3_CONFIG2);

	if (activate)
		tmp &= ~NFC_V3_CONFIG2_INT_MSK;
	else
		tmp |= NFC_V3_CONFIG2_INT_MSK;

	writel(tmp, NFC_V3_CONFIG2);
}

352 353
static void irq_control(struct mxc_nand_host *host, int activate)
{
354
	if (host->devtype_data->irqpending_quirk) {
355 356 357 358 359
		if (activate)
			enable_irq(host->irq);
		else
			disable_irq_nosync(host->irq);
	} else {
360
		host->devtype_data->irq_control(host, activate);
361 362 363
	}
}

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
static u32 get_ecc_status_v1(struct mxc_nand_host *host)
{
	return readw(NFC_V1_V2_ECC_STATUS_RESULT);
}

static u32 get_ecc_status_v2(struct mxc_nand_host *host)
{
	return readl(NFC_V1_V2_ECC_STATUS_RESULT);
}

static u32 get_ecc_status_v3(struct mxc_nand_host *host)
{
	return readl(NFC_V3_ECC_STATUS_RESULT);
}

379 380 381 382
static irqreturn_t mxc_nfc_irq(int irq, void *dev_id)
{
	struct mxc_nand_host *host = dev_id;

383
	if (!host->devtype_data->check_int(host))
384 385 386 387 388 389 390 391 392
		return IRQ_NONE;

	irq_control(host, 0);

	complete(&host->op_completion);

	return IRQ_HANDLED;
}

393 394 395
/* This function polls the NANDFC to wait for the basic operation to
 * complete by checking the INT bit of config2 register.
 */
S
Sascha Hauer 已提交
396
static void wait_op_done(struct mxc_nand_host *host, int useirq)
397
{
I
Ivo Clarysse 已提交
398
	int max_retries = 8000;
399 400

	if (useirq) {
401
		if (!host->devtype_data->check_int(host)) {
402
			INIT_COMPLETION(host->op_completion);
403
			irq_control(host, 1);
404
			wait_for_completion(&host->op_completion);
405 406 407
		}
	} else {
		while (max_retries-- > 0) {
408
			if (host->devtype_data->check_int(host))
409
				break;
410

411 412
			udelay(1);
		}
413
		if (max_retries < 0)
414
			pr_debug("%s: INT not set\n", __func__);
415 416 417
	}
}

S
Sascha Hauer 已提交
418 419 420 421 422 423 424 425 426 427 428 429
static void send_cmd_v3(struct mxc_nand_host *host, uint16_t cmd, int useirq)
{
	/* fill command */
	writel(cmd, NFC_V3_FLASH_CMD);

	/* send out command */
	writel(NFC_CMD, NFC_V3_LAUNCH);

	/* Wait for operation to complete */
	wait_op_done(host, useirq);
}

430 431
/* This function issues the specified command to the NAND device and
 * waits for completion. */
432
static void send_cmd_v1_v2(struct mxc_nand_host *host, uint16_t cmd, int useirq)
433
{
434
	pr_debug("send_cmd(host, 0x%x, %d)\n", cmd, useirq);
435

436 437
	writew(cmd, NFC_V1_V2_FLASH_CMD);
	writew(NFC_CMD, NFC_V1_V2_CONFIG2);
438

439
	if (host->devtype_data->irqpending_quirk && (cmd == NAND_CMD_RESET)) {
I
Ivo Clarysse 已提交
440 441 442 443
		int max_retries = 100;
		/* Reset completion is indicated by NFC_CONFIG2 */
		/* being set to 0 */
		while (max_retries-- > 0) {
444
			if (readw(NFC_V1_V2_CONFIG2) == 0) {
I
Ivo Clarysse 已提交
445 446 447 448 449
				break;
			}
			udelay(1);
		}
		if (max_retries < 0)
450
			pr_debug("%s: RESET failed\n", __func__);
I
Ivo Clarysse 已提交
451 452 453 454
	} else {
		/* Wait for operation to complete */
		wait_op_done(host, useirq);
	}
455 456
}

S
Sascha Hauer 已提交
457 458 459 460 461 462 463 464 465 466 467
static void send_addr_v3(struct mxc_nand_host *host, uint16_t addr, int islast)
{
	/* fill address */
	writel(addr, NFC_V3_FLASH_ADDR0);

	/* send out address */
	writel(NFC_ADDR, NFC_V3_LAUNCH);

	wait_op_done(host, 0);
}

468 469 470
/* This function sends an address (or partial address) to the
 * NAND device. The address is used to select the source/destination for
 * a NAND command. */
471
static void send_addr_v1_v2(struct mxc_nand_host *host, uint16_t addr, int islast)
472
{
473
	pr_debug("send_addr(host, 0x%x %d)\n", addr, islast);
474

475 476
	writew(addr, NFC_V1_V2_FLASH_ADDR);
	writew(NFC_ADDR, NFC_V1_V2_CONFIG2);
477 478

	/* Wait for operation to complete */
S
Sascha Hauer 已提交
479
	wait_op_done(host, islast);
480 481
}

S
Sascha Hauer 已提交
482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
static void send_page_v3(struct mtd_info *mtd, unsigned int ops)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
	uint32_t tmp;

	tmp = readl(NFC_V3_CONFIG1);
	tmp &= ~(7 << 4);
	writel(tmp, NFC_V3_CONFIG1);

	/* transfer data from NFC ram to nand */
	writel(ops, NFC_V3_LAUNCH);

	wait_op_done(host, false);
}

498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
static void send_page_v2(struct mtd_info *mtd, unsigned int ops)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

	/* NANDFC buffer 0 is used for page read/write */
	writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);

	writew(ops, NFC_V1_V2_CONFIG2);

	/* Wait for operation to complete */
	wait_op_done(host, true);
}

static void send_page_v1(struct mtd_info *mtd, unsigned int ops)
513
{
514 515
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
516
	int bufs, i;
517

518
	if (mtd->writesize > 512)
519 520 521
		bufs = 4;
	else
		bufs = 1;
522

523
	for (i = 0; i < bufs; i++) {
524

525
		/* NANDFC buffer 0 is used for page read/write */
526
		writew((host->active_cs << 4) | i, NFC_V1_V2_BUF_ADDR);
527

528
		writew(ops, NFC_V1_V2_CONFIG2);
529

530
		/* Wait for operation to complete */
S
Sascha Hauer 已提交
531
		wait_op_done(host, true);
532 533 534
	}
}

S
Sascha Hauer 已提交
535 536 537 538 539 540 541
static void send_read_id_v3(struct mxc_nand_host *host)
{
	/* Read ID into main buffer */
	writel(NFC_ID, NFC_V3_LAUNCH);

	wait_op_done(host, true);

542
	memcpy32_fromio(host->data_buf, host->main_area0, 16);
S
Sascha Hauer 已提交
543 544
}

545
/* Request the NANDFC to perform a read of the NAND device ID. */
546
static void send_read_id_v1_v2(struct mxc_nand_host *host)
547 548 549 550
{
	struct nand_chip *this = &host->nand;

	/* NANDFC buffer 0 is used for device ID output */
551
	writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
552

553
	writew(NFC_ID, NFC_V1_V2_CONFIG2);
554 555

	/* Wait for operation to complete */
S
Sascha Hauer 已提交
556
	wait_op_done(host, true);
557

558
	memcpy32_fromio(host->data_buf, host->main_area0, 16);
559

560 561
	if (this->options & NAND_BUSWIDTH_16) {
		/* compress the ID info */
562 563 564 565 566
		host->data_buf[1] = host->data_buf[2];
		host->data_buf[2] = host->data_buf[4];
		host->data_buf[3] = host->data_buf[6];
		host->data_buf[4] = host->data_buf[8];
		host->data_buf[5] = host->data_buf[10];
567 568 569
	}
}

S
Sascha Hauer 已提交
570 571 572 573 574 575 576 577
static uint16_t get_dev_status_v3(struct mxc_nand_host *host)
{
	writew(NFC_STATUS, NFC_V3_LAUNCH);
	wait_op_done(host, true);

	return readl(NFC_V3_CONFIG1) >> 16;
}

578 579
/* This function requests the NANDFC to perform a read of the
 * NAND device status and returns the current status. */
580
static uint16_t get_dev_status_v1_v2(struct mxc_nand_host *host)
581
{
S
Sascha Hauer 已提交
582
	void __iomem *main_buf = host->main_area0;
583
	uint32_t store;
584
	uint16_t ret;
585

586
	writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
587

S
Sascha Hauer 已提交
588 589 590 591 592
	/*
	 * The device status is stored in main_area0. To
	 * prevent corruption of the buffer save the value
	 * and restore it afterwards.
	 */
593 594
	store = readl(main_buf);

595
	writew(NFC_STATUS, NFC_V1_V2_CONFIG2);
S
Sascha Hauer 已提交
596
	wait_op_done(host, true);
597 598

	ret = readw(main_buf);
S
Sascha Hauer 已提交
599

600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
	writel(store, main_buf);

	return ret;
}

/* This functions is used by upper layer to checks if device is ready */
static int mxc_nand_dev_ready(struct mtd_info *mtd)
{
	/*
	 * NFC handles R/B internally. Therefore, this function
	 * always returns status as ready.
	 */
	return 1;
}

static void mxc_nand_enable_hwecc(struct mtd_info *mtd, int mode)
{
	/*
	 * If HW ECC is enabled, we turn it on during init. There is
	 * no need to enable again here.
	 */
}

623
static int mxc_nand_correct_data_v1(struct mtd_info *mtd, u_char *dat,
624 625 626 627 628 629 630 631 632 633
				 u_char *read_ecc, u_char *calc_ecc)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

	/*
	 * 1-Bit errors are automatically corrected in HW.  No need for
	 * additional correction.  2-Bit errors cannot be corrected by
	 * HW ECC, so we need to return failure
	 */
634
	uint16_t ecc_status = get_ecc_status_v1(host);
635 636

	if (((ecc_status & 0x3) == 2) || ((ecc_status >> 2) == 2)) {
637
		pr_debug("MXC_NAND: HWECC uncorrectable 2-bit ECC error\n");
638 639 640 641 642 643
		return -1;
	}

	return 0;
}

644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
static int mxc_nand_correct_data_v2_v3(struct mtd_info *mtd, u_char *dat,
				 u_char *read_ecc, u_char *calc_ecc)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
	u32 ecc_stat, err;
	int no_subpages = 1;
	int ret = 0;
	u8 ecc_bit_mask, err_limit;

	ecc_bit_mask = (host->eccsize == 4) ? 0x7 : 0xf;
	err_limit = (host->eccsize == 4) ? 0x4 : 0x8;

	no_subpages = mtd->writesize >> 9;

659
	ecc_stat = host->devtype_data->get_ecc_status(host);
660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677

	do {
		err = ecc_stat & ecc_bit_mask;
		if (err > err_limit) {
			printk(KERN_WARNING "UnCorrectable RS-ECC Error\n");
			return -1;
		} else {
			ret += err;
		}
		ecc_stat >>= 4;
	} while (--no_subpages);

	mtd->ecc_stats.corrected += ret;
	pr_debug("%d Symbol Correctable RS-ECC Error\n", ret);

	return ret;
}

678 679 680 681 682 683 684 685 686 687
static int mxc_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
				  u_char *ecc_code)
{
	return 0;
}

static u_char mxc_nand_read_byte(struct mtd_info *mtd)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
S
Sascha Hauer 已提交
688
	uint8_t ret;
689 690 691

	/* Check for status request */
	if (host->status_request)
692
		return host->devtype_data->get_dev_status(host) & 0xFF;
693

S
Sascha Hauer 已提交
694 695
	ret = *(uint8_t *)(host->data_buf + host->buf_start);
	host->buf_start++;
696 697 698 699 700 701 702 703

	return ret;
}

static uint16_t mxc_nand_read_word(struct mtd_info *mtd)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
S
Sascha Hauer 已提交
704
	uint16_t ret;
705

S
Sascha Hauer 已提交
706 707
	ret = *(uint16_t *)(host->data_buf + host->buf_start);
	host->buf_start += 2;
708 709 710 711 712 713 714 715 716 717 718 719

	return ret;
}

/* Write data of length len to buffer buf. The data to be
 * written on NAND Flash is first copied to RAMbuffer. After the Data Input
 * Operation by the NFC, the data is written to NAND Flash */
static void mxc_nand_write_buf(struct mtd_info *mtd,
				const u_char *buf, int len)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
S
Sascha Hauer 已提交
720 721
	u16 col = host->buf_start;
	int n = mtd->oobsize + mtd->writesize - col;
722

S
Sascha Hauer 已提交
723
	n = min(n, len);
724

S
Sascha Hauer 已提交
725
	memcpy(host->data_buf + col, buf, n);
726

S
Sascha Hauer 已提交
727
	host->buf_start += n;
728 729 730 731 732 733 734 735 736 737
}

/* Read the data buffer from the NAND Flash. To read the data from NAND
 * Flash first the data output cycle is initiated by the NFC, which copies
 * the data to RAMbuffer. This data of length len is then copied to buffer buf.
 */
static void mxc_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
S
Sascha Hauer 已提交
738 739
	u16 col = host->buf_start;
	int n = mtd->oobsize + mtd->writesize - col;
740

S
Sascha Hauer 已提交
741
	n = min(n, len);
742

743
	memcpy(buf, host->data_buf + col, n);
744

745
	host->buf_start += n;
746 747 748 749 750 751 752 753 754 755 756 757
}

/* Used by the upper layer to verify the data in NAND Flash
 * with the data in the buf. */
static int mxc_nand_verify_buf(struct mtd_info *mtd,
				const u_char *buf, int len)
{
	return -EFAULT;
}

/* This function is used by upper layer for select and
 * deselect of the NAND chip */
758
static void mxc_nand_select_chip_v1_v3(struct mtd_info *mtd, int chip)
759 760 761 762
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

763
	if (chip == -1) {
764 765
		/* Disable the NFC clock */
		if (host->clk_act) {
766
			clk_disable_unprepare(host->clk);
767 768
			host->clk_act = 0;
		}
769 770 771 772
		return;
	}

	if (!host->clk_act) {
773
		/* Enable the NFC clock */
774
		clk_prepare_enable(host->clk);
775 776
		host->clk_act = 1;
	}
777
}
778

779 780 781 782 783 784 785 786 787 788 789 790 791
static void mxc_nand_select_chip_v2(struct mtd_info *mtd, int chip)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

	if (chip == -1) {
		/* Disable the NFC clock */
		if (host->clk_act) {
			clk_disable(host->clk);
			host->clk_act = 0;
		}
		return;
	}
792

793 794 795 796
	if (!host->clk_act) {
		/* Enable the NFC clock */
		clk_enable(host->clk);
		host->clk_act = 1;
797
	}
798 799 800

	host->active_cs = chip;
	writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
801 802
}

S
Sascha Hauer 已提交
803 804 805 806
/*
 * Function to transfer data to/from spare area.
 */
static void copy_spare(struct mtd_info *mtd, bool bfrom)
807
{
S
Sascha Hauer 已提交
808 809 810 811 812
	struct nand_chip *this = mtd->priv;
	struct mxc_nand_host *host = this->priv;
	u16 i, j;
	u16 n = mtd->writesize >> 9;
	u8 *d = host->data_buf + mtd->writesize;
813
	u8 __iomem *s = host->spare0;
814
	u16 t = host->devtype_data->spare_len;
S
Sascha Hauer 已提交
815 816 817 818 819

	j = (mtd->oobsize / n >> 1) << 1;

	if (bfrom) {
		for (i = 0; i < n - 1; i++)
820
			memcpy32_fromio(d + i * j, s + i * t, j);
S
Sascha Hauer 已提交
821 822

		/* the last section */
823
		memcpy32_fromio(d + i * j, s + i * t, mtd->oobsize - i * j);
S
Sascha Hauer 已提交
824 825
	} else {
		for (i = 0; i < n - 1; i++)
826
			memcpy32_toio(&s[i * t], &d[i * j], j);
827

S
Sascha Hauer 已提交
828
		/* the last section */
829
		memcpy32_toio(&s[i * t], &d[i * j], mtd->oobsize - i * j);
830
	}
S
Sascha Hauer 已提交
831
}
832

833 834 835 836
static void mxc_do_addr_cycle(struct mtd_info *mtd, int column, int page_addr)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
837 838 839 840 841 842

	/* Write out column address, if necessary */
	if (column != -1) {
		/*
		 * MXC NANDFC can only perform full page+spare or
		 * spare-only read/write.  When the upper layers
843 844
		 * perform a read/write buf operation, the saved column
		  * address is used to index into the full page.
845
		 */
846
		host->devtype_data->send_addr(host, 0, page_addr == -1);
847
		if (mtd->writesize > 512)
848
			/* another col addr cycle for 2k page */
849
			host->devtype_data->send_addr(host, 0, false);
850 851 852 853 854
	}

	/* Write out page address, if necessary */
	if (page_addr != -1) {
		/* paddr_0 - p_addr_7 */
855
		host->devtype_data->send_addr(host, (page_addr & 0xff), false);
856

857
		if (mtd->writesize > 512) {
858 859
			if (mtd->size >= 0x10000000) {
				/* paddr_8 - paddr_15 */
860 861 862 863 864 865
				host->devtype_data->send_addr(host,
						(page_addr >> 8) & 0xff,
						false);
				host->devtype_data->send_addr(host,
						(page_addr >> 16) & 0xff,
						true);
866 867
			} else
				/* paddr_8 - paddr_15 */
868 869
				host->devtype_data->send_addr(host,
						(page_addr >> 8) & 0xff, true);
870 871 872 873
		} else {
			/* One more address cycle for higher density devices */
			if (mtd->size >= 0x4000000) {
				/* paddr_8 - paddr_15 */
874 875 876 877 878 879
				host->devtype_data->send_addr(host,
						(page_addr >> 8) & 0xff,
						false);
				host->devtype_data->send_addr(host,
						(page_addr >> 16) & 0xff,
						true);
880 881
			} else
				/* paddr_8 - paddr_15 */
882 883
				host->devtype_data->send_addr(host,
						(page_addr >> 8) & 0xff, true);
884 885
		}
	}
886 887
}

S
Sascha Hauer 已提交
888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
/*
 * v2 and v3 type controllers can do 4bit or 8bit ecc depending
 * on how much oob the nand chip has. For 8bit ecc we need at least
 * 26 bytes of oob data per 512 byte block.
 */
static int get_eccsize(struct mtd_info *mtd)
{
	int oobbytes_per_512 = 0;

	oobbytes_per_512 = mtd->oobsize * 512 / mtd->writesize;

	if (oobbytes_per_512 < 26)
		return 4;
	else
		return 8;
}

905
static void preset_v1(struct mtd_info *mtd)
906 907 908
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
909 910 911 912 913
	uint16_t config1 = 0;

	if (nand_chip->ecc.mode == NAND_ECC_HW)
		config1 |= NFC_V1_V2_CONFIG1_ECC_EN;

914
	if (!host->devtype_data->irqpending_quirk)
915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
		config1 |= NFC_V1_V2_CONFIG1_INT_MSK;

	host->eccsize = 1;

	writew(config1, NFC_V1_V2_CONFIG1);
	/* preset operation */

	/* Unlock the internal RAM Buffer */
	writew(0x2, NFC_V1_V2_CONFIG);

	/* Blocks to be unlocked */
	writew(0x0, NFC_V1_UNLOCKSTART_BLKADDR);
	writew(0xffff, NFC_V1_UNLOCKEND_BLKADDR);

	/* Unlock Block Command for given address range */
	writew(0x4, NFC_V1_V2_WRPROT);
}

static void preset_v2(struct mtd_info *mtd)
934 935 936
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
937 938 939 940 941
	uint16_t config1 = 0;

	if (nand_chip->ecc.mode == NAND_ECC_HW)
		config1 |= NFC_V1_V2_CONFIG1_ECC_EN;

942
	config1 |= NFC_V2_CONFIG1_FP_INT;
943

944
	if (!host->devtype_data->irqpending_quirk)
945
		config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
S
Sascha Hauer 已提交
946

947
	if (mtd->writesize) {
948 949
		uint16_t pages_per_block = mtd->erasesize / mtd->writesize;

S
Sascha Hauer 已提交
950 951
		host->eccsize = get_eccsize(mtd);
		if (host->eccsize == 4)
952 953 954
			config1 |= NFC_V2_CONFIG1_ECC_MODE_4;

		config1 |= NFC_V2_CONFIG1_PPB(ffs(pages_per_block) - 6);
955
	} else {
S
Sascha Hauer 已提交
956
		host->eccsize = 1;
957
	}
S
Sascha Hauer 已提交
958

959
	writew(config1, NFC_V1_V2_CONFIG1);
960 961 962
	/* preset operation */

	/* Unlock the internal RAM Buffer */
963
	writew(0x2, NFC_V1_V2_CONFIG);
964 965

	/* Blocks to be unlocked */
966 967 968 969 970 971 972 973
	writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR0);
	writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR1);
	writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR2);
	writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR3);
	writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR0);
	writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR1);
	writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR2);
	writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR3);
974 975

	/* Unlock Block Command for given address range */
976
	writew(0x4, NFC_V1_V2_WRPROT);
977 978
}

S
Sascha Hauer 已提交
979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
static void preset_v3(struct mtd_info *mtd)
{
	struct nand_chip *chip = mtd->priv;
	struct mxc_nand_host *host = chip->priv;
	uint32_t config2, config3;
	int i, addr_phases;

	writel(NFC_V3_CONFIG1_RBA(0), NFC_V3_CONFIG1);
	writel(NFC_V3_IPC_CREQ, NFC_V3_IPC);

	/* Unlock the internal RAM Buffer */
	writel(NFC_V3_WRPROT_BLS_UNLOCK | NFC_V3_WRPROT_UNLOCK,
			NFC_V3_WRPROT);

	/* Blocks to be unlocked */
	for (i = 0; i < NAND_MAX_CHIPS; i++)
		writel(0x0 |	(0xffff << 16),
				NFC_V3_WRPROT_UNLOCK_BLK_ADD0 + (i << 2));

	writel(0, NFC_V3_IPC);

	config2 = NFC_V3_CONFIG2_ONE_CYCLE |
		NFC_V3_CONFIG2_2CMD_PHASES |
		NFC_V3_CONFIG2_SPAS(mtd->oobsize >> 1) |
		NFC_V3_CONFIG2_ST_CMD(0x70) |
1004
		NFC_V3_CONFIG2_INT_MSK |
S
Sascha Hauer 已提交
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
		NFC_V3_CONFIG2_NUM_ADDR_PHASE0;

	if (chip->ecc.mode == NAND_ECC_HW)
		config2 |= NFC_V3_CONFIG2_ECC_EN;

	addr_phases = fls(chip->pagemask) >> 3;

	if (mtd->writesize == 2048) {
		config2 |= NFC_V3_CONFIG2_PS_2048;
		config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
	} else if (mtd->writesize == 4096) {
		config2 |= NFC_V3_CONFIG2_PS_4096;
		config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
	} else {
		config2 |= NFC_V3_CONFIG2_PS_512;
		config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases - 1);
	}

	if (mtd->writesize) {
		config2 |= NFC_V3_CONFIG2_PPB(ffs(mtd->erasesize / mtd->writesize) - 6);
		host->eccsize = get_eccsize(mtd);
		if (host->eccsize == 8)
			config2 |= NFC_V3_CONFIG2_ECC_MODE_8;
	}

	writel(config2, NFC_V3_CONFIG2);

	config3 = NFC_V3_CONFIG3_NUM_OF_DEVICES(0) |
			NFC_V3_CONFIG3_NO_SDMA |
			NFC_V3_CONFIG3_RBB_MODE |
			NFC_V3_CONFIG3_SBB(6) | /* Reset default */
			NFC_V3_CONFIG3_ADD_OP(0);

	if (!(chip->options & NAND_BUSWIDTH_16))
		config3 |= NFC_V3_CONFIG3_FW8;

	writel(config3, NFC_V3_CONFIG3);

	writel(0, NFC_V3_DELAY_LINE);
1044 1045
}

1046 1047 1048 1049 1050 1051 1052 1053
/* Used by the upper layer to write command to NAND Flash for
 * different operations to be carried out on NAND Flash */
static void mxc_nand_command(struct mtd_info *mtd, unsigned command,
				int column, int page_addr)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

1054
	pr_debug("mxc_nand_command (cmd = 0x%x, col = 0x%x, page = 0x%x)\n",
1055 1056 1057 1058 1059 1060 1061
	      command, column, page_addr);

	/* Reset command state information */
	host->status_request = false;

	/* Command pre-processing step */
	switch (command) {
1062
	case NAND_CMD_RESET:
1063 1064
		host->devtype_data->preset(mtd);
		host->devtype_data->send_cmd(host, command, false);
1065
		break;
1066 1067

	case NAND_CMD_STATUS:
S
Sascha Hauer 已提交
1068
		host->buf_start = 0;
1069 1070
		host->status_request = true;

1071
		host->devtype_data->send_cmd(host, command, true);
1072
		mxc_do_addr_cycle(mtd, column, page_addr);
1073 1074 1075 1076
		break;

	case NAND_CMD_READ0:
	case NAND_CMD_READOOB:
1077 1078 1079 1080
		if (command == NAND_CMD_READ0)
			host->buf_start = column;
		else
			host->buf_start = column + mtd->writesize;
S
Sascha Hauer 已提交
1081

S
Sascha Hauer 已提交
1082
		command = NAND_CMD_READ0; /* only READ0 is valid */
1083

1084
		host->devtype_data->send_cmd(host, command, false);
1085 1086
		mxc_do_addr_cycle(mtd, column, page_addr);

1087
		if (mtd->writesize > 512)
1088 1089
			host->devtype_data->send_cmd(host,
					NAND_CMD_READSTART, true);
1090

1091
		host->devtype_data->send_page(mtd, NFC_OUTPUT);
1092

1093 1094
		memcpy32_fromio(host->data_buf, host->main_area0,
				mtd->writesize);
1095
		copy_spare(mtd, true);
1096 1097 1098
		break;

	case NAND_CMD_SEQIN:
S
Sascha Hauer 已提交
1099 1100 1101
		if (column >= mtd->writesize)
			/* call ourself to read a page */
			mxc_nand_command(mtd, NAND_CMD_READ0, 0, page_addr);
1102

S
Sascha Hauer 已提交
1103
		host->buf_start = column;
1104

1105
		host->devtype_data->send_cmd(host, command, false);
1106
		mxc_do_addr_cycle(mtd, column, page_addr);
1107 1108 1109
		break;

	case NAND_CMD_PAGEPROG:
1110
		memcpy32_toio(host->main_area0, host->data_buf, mtd->writesize);
S
Sascha Hauer 已提交
1111
		copy_spare(mtd, false);
1112 1113
		host->devtype_data->send_page(mtd, NFC_INPUT);
		host->devtype_data->send_cmd(host, command, true);
1114
		mxc_do_addr_cycle(mtd, column, page_addr);
1115 1116 1117
		break;

	case NAND_CMD_READID:
1118
		host->devtype_data->send_cmd(host, command, true);
1119
		mxc_do_addr_cycle(mtd, column, page_addr);
1120
		host->devtype_data->send_read_id(host);
S
Sascha Hauer 已提交
1121
		host->buf_start = column;
1122 1123
		break;

1124
	case NAND_CMD_ERASE1:
1125
	case NAND_CMD_ERASE2:
1126
		host->devtype_data->send_cmd(host, command, false);
1127 1128
		mxc_do_addr_cycle(mtd, column, page_addr);

1129 1130 1131 1132
		break;
	}
}

S
Sascha Hauer 已提交
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
/*
 * The generic flash bbt decriptors overlap with our ecc
 * hardware, so define some i.MX specific ones.
 */
static uint8_t bbt_pattern[] = { 'B', 'b', 't', '0' };
static uint8_t mirror_pattern[] = { '1', 't', 'b', 'B' };

static struct nand_bbt_descr bbt_main_descr = {
	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
	    | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
	.offs = 0,
	.len = 4,
	.veroffs = 4,
	.maxblocks = 4,
	.pattern = bbt_pattern,
};

static struct nand_bbt_descr bbt_mirror_descr = {
	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
	    | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
	.offs = 0,
	.len = 4,
	.veroffs = 4,
	.maxblocks = 4,
	.pattern = mirror_pattern,
};

1160
/* v1 + irqpending_quirk: i.MX21 */
1161
static const struct mxc_nand_devtype_data imx21_nand_devtype_data = {
1162
	.preset = preset_v1,
1163 1164
	.send_cmd = send_cmd_v1_v2,
	.send_addr = send_addr_v1_v2,
1165
	.send_page = send_page_v1,
1166 1167 1168 1169
	.send_read_id = send_read_id_v1_v2,
	.get_dev_status = get_dev_status_v1_v2,
	.check_int = check_int_v1_v2,
	.irq_control = irq_control_v1_v2,
1170
	.get_ecc_status = get_ecc_status_v1,
1171 1172 1173
	.ecclayout_512 = &nandv1_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv1_hw_eccoob_largepage,
	.ecclayout_4k = &nandv1_hw_eccoob_smallpage, /* XXX: needs fix */
1174
	.select_chip = mxc_nand_select_chip_v1_v3,
1175
	.correct_data = mxc_nand_correct_data_v1,
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
	.irqpending_quirk = 1,
	.needs_ip = 0,
	.regs_offset = 0xe00,
	.spare0_offset = 0x800,
	.spare_len = 16,
	.eccbytes = 3,
	.eccsize = 1,
};

/* v1 + !irqpending_quirk: i.MX27, i.MX31 */
static const struct mxc_nand_devtype_data imx27_nand_devtype_data = {
	.preset = preset_v1,
	.send_cmd = send_cmd_v1_v2,
	.send_addr = send_addr_v1_v2,
	.send_page = send_page_v1,
	.send_read_id = send_read_id_v1_v2,
	.get_dev_status = get_dev_status_v1_v2,
	.check_int = check_int_v1_v2,
	.irq_control = irq_control_v1_v2,
	.get_ecc_status = get_ecc_status_v1,
	.ecclayout_512 = &nandv1_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv1_hw_eccoob_largepage,
	.ecclayout_4k = &nandv1_hw_eccoob_smallpage, /* XXX: needs fix */
	.select_chip = mxc_nand_select_chip_v1_v3,
	.correct_data = mxc_nand_correct_data_v1,
	.irqpending_quirk = 0,
	.needs_ip = 0,
	.regs_offset = 0xe00,
	.spare0_offset = 0x800,
	.axi_offset = 0,
	.spare_len = 16,
	.eccbytes = 3,
	.eccsize = 1,
1209 1210 1211 1212
};

/* v21: i.MX25, i.MX35 */
static const struct mxc_nand_devtype_data imx25_nand_devtype_data = {
1213
	.preset = preset_v2,
1214 1215
	.send_cmd = send_cmd_v1_v2,
	.send_addr = send_addr_v1_v2,
1216
	.send_page = send_page_v2,
1217 1218 1219 1220
	.send_read_id = send_read_id_v1_v2,
	.get_dev_status = get_dev_status_v1_v2,
	.check_int = check_int_v1_v2,
	.irq_control = irq_control_v1_v2,
1221
	.get_ecc_status = get_ecc_status_v2,
1222 1223 1224
	.ecclayout_512 = &nandv2_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv2_hw_eccoob_largepage,
	.ecclayout_4k = &nandv2_hw_eccoob_4k,
1225
	.select_chip = mxc_nand_select_chip_v2,
1226
	.correct_data = mxc_nand_correct_data_v2_v3,
1227 1228 1229 1230 1231 1232 1233 1234
	.irqpending_quirk = 0,
	.needs_ip = 0,
	.regs_offset = 0x1e00,
	.spare0_offset = 0x1000,
	.axi_offset = 0,
	.spare_len = 64,
	.eccbytes = 9,
	.eccsize = 0,
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
};

/* v3: i.MX51, i.MX53 */
static const struct mxc_nand_devtype_data imx51_nand_devtype_data = {
	.preset = preset_v3,
	.send_cmd = send_cmd_v3,
	.send_addr = send_addr_v3,
	.send_page = send_page_v3,
	.send_read_id = send_read_id_v3,
	.get_dev_status = get_dev_status_v3,
	.check_int = check_int_v3,
	.irq_control = irq_control_v3,
1247
	.get_ecc_status = get_ecc_status_v3,
1248 1249 1250
	.ecclayout_512 = &nandv2_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv2_hw_eccoob_largepage,
	.ecclayout_4k = &nandv2_hw_eccoob_smallpage, /* XXX: needs fix */
1251
	.select_chip = mxc_nand_select_chip_v1_v3,
1252
	.correct_data = mxc_nand_correct_data_v2_v3,
1253 1254 1255 1256 1257 1258 1259 1260
	.irqpending_quirk = 0,
	.needs_ip = 1,
	.regs_offset = 0,
	.spare0_offset = 0x1000,
	.axi_offset = 0x1e00,
	.spare_len = 64,
	.eccbytes = 0,
	.eccsize = 0,
1261 1262
};

1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
#ifdef CONFIG_OF_MTD
static const struct of_device_id mxcnd_dt_ids[] = {
	{
		.compatible = "fsl,imx21-nand",
		.data = &imx21_nand_devtype_data,
	}, {
		.compatible = "fsl,imx27-nand",
		.data = &imx27_nand_devtype_data,
	}, {
		.compatible = "fsl,imx25-nand",
		.data = &imx25_nand_devtype_data,
	}, {
		.compatible = "fsl,imx51-nand",
		.data = &imx51_nand_devtype_data,
	},
	{ /* sentinel */ }
};

static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
{
	struct device_node *np = host->dev->of_node;
	struct mxc_nand_platform_data *pdata = &host->pdata;
	const struct of_device_id *of_id =
		of_match_device(mxcnd_dt_ids, host->dev);
	int buswidth;

	if (!np)
		return 1;

	if (of_get_nand_ecc_mode(np) >= 0)
		pdata->hw_ecc = 1;

	pdata->flash_bbt = of_get_nand_on_flash_bbt(np);

	buswidth = of_get_nand_bus_width(np);
	if (buswidth < 0)
		return buswidth;

	pdata->width = buswidth / 8;

	host->devtype_data = of_id->data;

	return 0;
}
#else
static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
{
	return 1;
}
#endif

static int __init mxcnd_probe_pdata(struct mxc_nand_host *host)
{
	struct mxc_nand_platform_data *pdata = host->dev->platform_data;

	if (!pdata)
		return -ENODEV;

	host->pdata = *pdata;

	if (nfc_is_v1()) {
		if (cpu_is_mx21())
			host->devtype_data = &imx21_nand_devtype_data;
		else
			host->devtype_data = &imx27_nand_devtype_data;
	} else if (nfc_is_v21()) {
		host->devtype_data = &imx25_nand_devtype_data;
	} else if (nfc_is_v3_2()) {
		host->devtype_data = &imx51_nand_devtype_data;
	} else
		BUG();

	return 0;
}

1338 1339 1340 1341 1342 1343
static int __init mxcnd_probe(struct platform_device *pdev)
{
	struct nand_chip *this;
	struct mtd_info *mtd;
	struct mxc_nand_host *host;
	struct resource *res;
1344
	int err = 0;
1345 1346

	/* Allocate memory for MTD device structure and private data */
S
Sascha Hauer 已提交
1347 1348
	host = kzalloc(sizeof(struct mxc_nand_host) + NAND_MAX_PAGESIZE +
			NAND_MAX_OOBSIZE, GFP_KERNEL);
1349 1350 1351
	if (!host)
		return -ENOMEM;

S
Sascha Hauer 已提交
1352 1353
	host->data_buf = (uint8_t *)(host + 1);

1354 1355 1356 1357 1358 1359
	host->dev = &pdev->dev;
	/* structures must be linked */
	this = &host->nand;
	mtd = &host->mtd;
	mtd->priv = this;
	mtd->owner = THIS_MODULE;
1360
	mtd->dev.parent = &pdev->dev;
1361
	mtd->name = DRIVER_NAME;
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374

	/* 50 us command delay time */
	this->chip_delay = 5;

	this->priv = host;
	this->dev_ready = mxc_nand_dev_ready;
	this->cmdfunc = mxc_nand_command;
	this->read_byte = mxc_nand_read_byte;
	this->read_word = mxc_nand_read_word;
	this->write_buf = mxc_nand_write_buf;
	this->read_buf = mxc_nand_read_buf;
	this->verify_buf = mxc_nand_verify_buf;

1375
	host->clk = clk_get(&pdev->dev, "nfc");
1376 1377
	if (IS_ERR(host->clk)) {
		err = PTR_ERR(host->clk);
1378
		goto eclk;
1379
	}
1380

1381
	clk_prepare_enable(host->clk);
1382 1383 1384 1385 1386 1387 1388 1389
	host->clk_act = 1;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		err = -ENODEV;
		goto eres;
	}

1390 1391
	host->base = ioremap(res->start, resource_size(res));
	if (!host->base) {
1392
		err = -ENOMEM;
1393 1394 1395
		goto eres;
	}

1396
	host->main_area0 = host->base;
S
Sascha Hauer 已提交
1397

1398 1399 1400 1401 1402
	err = mxcnd_probe_dt(host);
	if (err > 0)
		err = mxcnd_probe_pdata(host);
	if (err < 0)
		goto eirq;
S
Sascha Hauer 已提交
1403

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
	if (host->devtype_data->regs_offset)
		host->regs = host->base + host->devtype_data->regs_offset;
	host->spare0 = host->base + host->devtype_data->spare0_offset;
	if (host->devtype_data->axi_offset)
		host->regs_axi = host->base + host->devtype_data->axi_offset;

	this->ecc.bytes = host->devtype_data->eccbytes;
	host->eccsize = host->devtype_data->eccsize;

	this->select_chip = host->devtype_data->select_chip;
	this->ecc.size = 512;
	this->ecc.layout = host->devtype_data->ecclayout_512;

	if (host->devtype_data->needs_ip) {
S
Sascha Hauer 已提交
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
		res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
		if (!res) {
			err = -ENODEV;
			goto eirq;
		}
		host->regs_ip = ioremap(res->start, resource_size(res));
		if (!host->regs_ip) {
			err = -ENOMEM;
			goto eirq;
		}
1428
	}
S
Sascha Hauer 已提交
1429

1430
	if (host->pdata.hw_ecc) {
1431 1432
		this->ecc.calculate = mxc_nand_calculate_ecc;
		this->ecc.hwctl = mxc_nand_enable_hwecc;
1433
		this->ecc.correct = host->devtype_data->correct_data;
1434 1435 1436 1437 1438
		this->ecc.mode = NAND_ECC_HW;
	} else {
		this->ecc.mode = NAND_ECC_SOFT;
	}

1439 1440
	/* NAND bus width determines access functions used by upper layer */
	if (host->pdata.width == 2)
1441 1442
		this->options |= NAND_BUSWIDTH_16;

1443
	if (host->pdata.flash_bbt) {
S
Sascha Hauer 已提交
1444 1445 1446
		this->bbt_td = &bbt_main_descr;
		this->bbt_md = &bbt_mirror_descr;
		/* update flash based bbt */
1447
		this->bbt_options |= NAND_BBT_USE_FLASH;
1448 1449
	}

1450
	init_completion(&host->op_completion);
1451 1452 1453

	host->irq = platform_get_irq(pdev, 0);

1454
	/*
1455 1456 1457
	 * Use host->devtype_data->irq_control() here instead of irq_control()
	 * because we must not disable_irq_nosync without having requested the
	 * irq.
1458
	 */
1459
	host->devtype_data->irq_control(host, 0);
1460

I
Ivo Clarysse 已提交
1461
	err = request_irq(host->irq, mxc_nfc_irq, IRQF_DISABLED, DRIVER_NAME, host);
1462 1463 1464
	if (err)
		goto eirq;

1465
	/*
1466 1467 1468
	 * Now that we "own" the interrupt make sure the interrupt mask bit is
	 * cleared on i.MX21. Otherwise we can't read the interrupt status bit
	 * on this machine.
1469
	 */
1470
	if (host->devtype_data->irqpending_quirk) {
1471
		disable_irq_nosync(host->irq);
1472
		host->devtype_data->irq_control(host, 1);
1473
	}
1474

1475
	/* first scan to find the device and get the page size */
1476
	if (nand_scan_ident(mtd, nfc_is_v21() ? 4 : 1, NULL)) {
1477 1478 1479
		err = -ENXIO;
		goto escan;
	}
1480

S
Sascha Hauer 已提交
1481
	/* Call preset again, with correct writesize this time */
1482
	host->devtype_data->preset(mtd);
S
Sascha Hauer 已提交
1483

1484
	if (mtd->writesize == 2048)
1485 1486 1487
		this->ecc.layout = host->devtype_data->ecclayout_2k;
	else if (mtd->writesize == 4096)
		this->ecc.layout = host->devtype_data->ecclayout_4k;
1488

M
Mike Dunn 已提交
1489 1490 1491 1492 1493 1494 1495
	if (this->ecc.mode == NAND_ECC_HW) {
		if (nfc_is_v1())
			this->ecc.strength = 1;
		else
			this->ecc.strength = (host->eccsize == 4) ? 4 : 8;
	}

1496 1497 1498 1499 1500 1501
	/* second phase scan */
	if (nand_scan_tail(mtd)) {
		err = -ENXIO;
		goto escan;
	}

1502
	/* Register the partitions */
1503 1504 1505 1506 1507 1508
	mtd_device_parse_register(mtd, part_probes,
			&(struct mtd_part_parser_data){
				.of_node = pdev->dev.of_node,
			},
			host->pdata.parts,
			host->pdata.nr_parts);
1509 1510 1511 1512 1513 1514

	platform_set_drvdata(pdev, host);

	return 0;

escan:
1515
	free_irq(host->irq, host);
1516
eirq:
S
Sascha Hauer 已提交
1517 1518
	if (host->regs_ip)
		iounmap(host->regs_ip);
1519
	iounmap(host->base);
1520 1521 1522 1523 1524 1525 1526 1527
eres:
	clk_put(host->clk);
eclk:
	kfree(host);

	return err;
}

1528
static int __devexit mxcnd_remove(struct platform_device *pdev)
1529 1530 1531 1532 1533 1534 1535 1536
{
	struct mxc_nand_host *host = platform_get_drvdata(pdev);

	clk_put(host->clk);

	platform_set_drvdata(pdev, NULL);

	nand_release(&host->mtd);
1537
	free_irq(host->irq, host);
S
Sascha Hauer 已提交
1538 1539
	if (host->regs_ip)
		iounmap(host->regs_ip);
1540
	iounmap(host->base);
1541 1542 1543 1544 1545 1546 1547 1548
	kfree(host);

	return 0;
}

static struct platform_driver mxcnd_driver = {
	.driver = {
		   .name = DRIVER_NAME,
1549
		   .owner = THIS_MODULE,
1550
		   .of_match_table = of_match_ptr(mxcnd_dt_ids),
1551
	},
1552
	.remove = __devexit_p(mxcnd_remove),
1553 1554 1555 1556
};

static int __init mxc_nd_init(void)
{
1557
	return platform_driver_probe(&mxcnd_driver, mxcnd_probe);
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
}

static void __exit mxc_nd_cleanup(void)
{
	/* Unregister the device structure */
	platform_driver_unregister(&mxcnd_driver);
}

module_init(mxc_nd_init);
module_exit(mxc_nd_cleanup);

MODULE_AUTHOR("Freescale Semiconductor, Inc.");
MODULE_DESCRIPTION("MXC NAND MTD driver");
MODULE_LICENSE("GPL");