irq-mips-gic.c 22.5 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
 * Copyright (C) 2012 MIPS Technologies, Inc.  All rights reserved.
 */
9
#include <linux/bitmap.h>
10
#include <linux/clocksource.h>
11
#include <linux/init.h>
12
#include <linux/interrupt.h>
13
#include <linux/irq.h>
14
#include <linux/irqchip.h>
15
#include <linux/irqchip/mips-gic.h>
16
#include <linux/of_address.h>
17
#include <linux/sched.h>
18
#include <linux/smp.h>
19

20
#include <asm/mips-cps.h>
S
Steven J. Hill 已提交
21 22
#include <asm/setup.h>
#include <asm/traps.h>
23

24 25
#include <dt-bindings/interrupt-controller/mips-gic.h>

26
unsigned int gic_present;
27
void __iomem *mips_gic_base;
S
Steven J. Hill 已提交
28

29
struct gic_pcpu_mask {
30
	DECLARE_BITMAP(pcpu_mask, GIC_MAX_INTRS);
31 32
};

33
static unsigned long __gic_base_addr;
34
static struct gic_pcpu_mask pcpu_masks[NR_CPUS];
35
static DEFINE_SPINLOCK(gic_lock);
36
static struct irq_domain *gic_irq_domain;
37
static struct irq_domain *gic_ipi_domain;
38
static int gic_shared_intrs;
39
static int gic_vpes;
40
static unsigned int gic_cpu_pin;
41
static unsigned int timer_cpu_pin;
42
static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
43
DECLARE_BITMAP(ipi_resrv, GIC_MAX_INTRS);
44
DECLARE_BITMAP(ipi_available, GIC_MAX_INTRS);
45

46 47
static void __gic_irq_dispatch(void);

48
static inline u32 gic_read32(unsigned int reg)
49
{
50
	return __raw_readl(mips_gic_base + reg);
51 52
}

53
static inline u64 gic_read64(unsigned int reg)
54
{
55
	return __raw_readq(mips_gic_base + reg);
56 57
}

58
static inline unsigned long gic_read(unsigned int reg)
59
{
60 61 62 63 64 65 66 67
	if (!mips_cm_is64)
		return gic_read32(reg);
	else
		return gic_read64(reg);
}

static inline void gic_write32(unsigned int reg, u32 val)
{
68
	return __raw_writel(val, mips_gic_base + reg);
69 70 71 72
}

static inline void gic_write64(unsigned int reg, u64 val)
{
73
	return __raw_writeq(val, mips_gic_base + reg);
74 75 76 77 78 79 80 81 82 83 84 85 86 87
}

static inline void gic_write(unsigned int reg, unsigned long val)
{
	if (!mips_cm_is64)
		return gic_write32(reg, (u32)val);
	else
		return gic_write64(reg, (u64)val);
}

static inline void gic_update_bits(unsigned int reg, unsigned long mask,
				   unsigned long val)
{
	unsigned long regval;
88 89 90 91 92 93 94 95 96 97

	regval = gic_read(reg);
	regval &= ~mask;
	regval |= val;
	gic_write(reg, regval);
}

static inline void gic_reset_mask(unsigned int intr)
{
	gic_write(GIC_REG(SHARED, GIC_SH_RMASK) + GIC_INTR_OFS(intr),
98
		  1ul << GIC_INTR_BIT(intr));
99 100 101 102 103
}

static inline void gic_set_mask(unsigned int intr)
{
	gic_write(GIC_REG(SHARED, GIC_SH_SMASK) + GIC_INTR_OFS(intr),
104
		  1ul << GIC_INTR_BIT(intr));
105 106 107 108 109
}

static inline void gic_set_polarity(unsigned int intr, unsigned int pol)
{
	gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_POLARITY) +
110 111
			GIC_INTR_OFS(intr), 1ul << GIC_INTR_BIT(intr),
			(unsigned long)pol << GIC_INTR_BIT(intr));
112 113 114 115 116
}

static inline void gic_set_trigger(unsigned int intr, unsigned int trig)
{
	gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_TRIGGER) +
117 118
			GIC_INTR_OFS(intr), 1ul << GIC_INTR_BIT(intr),
			(unsigned long)trig << GIC_INTR_BIT(intr));
119 120 121 122 123
}

static inline void gic_set_dual_edge(unsigned int intr, unsigned int dual)
{
	gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_DUAL) + GIC_INTR_OFS(intr),
124 125
			1ul << GIC_INTR_BIT(intr),
			(unsigned long)dual << GIC_INTR_BIT(intr));
126 127 128 129
}

static inline void gic_map_to_pin(unsigned int intr, unsigned int pin)
{
130 131
	gic_write32(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_PIN_BASE) +
		    GIC_SH_MAP_TO_PIN(intr), GIC_MAP_TO_PIN_MSK | pin);
132 133 134 135 136 137 138 139 140
}

static inline void gic_map_to_vpe(unsigned int intr, unsigned int vpe)
{
	gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_VPE_BASE) +
		  GIC_SH_MAP_TO_VPE_REG_OFF(intr, vpe),
		  GIC_SH_MAP_TO_VPE_REG_BIT(vpe));
}

141 142 143 144 145 146 147 148
static bool gic_local_irq_is_routable(int intr)
{
	u32 vpe_ctl;

	/* All local interrupts are routable in EIC mode. */
	if (cpu_has_veic)
		return true;

149
	vpe_ctl = gic_read32(GIC_REG(VPE_LOCAL, GIC_VPE_CTL));
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	switch (intr) {
	case GIC_LOCAL_INT_TIMER:
		return vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK;
	case GIC_LOCAL_INT_PERFCTR:
		return vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK;
	case GIC_LOCAL_INT_FDC:
		return vpe_ctl & GIC_VPE_CTL_FDC_RTBL_MSK;
	case GIC_LOCAL_INT_SWINT0:
	case GIC_LOCAL_INT_SWINT1:
		return vpe_ctl & GIC_VPE_CTL_SWINT_RTBL_MSK;
	default:
		return true;
	}
}

165
static void gic_bind_eic_interrupt(int irq, int set)
S
Steven J. Hill 已提交
166 167 168 169 170
{
	/* Convert irq vector # to hw int # */
	irq -= GIC_PIN_TO_VEC_OFFSET;

	/* Set irq to use shadow set */
171 172
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_EIC_SHADOW_SET_BASE) +
		  GIC_VPE_EIC_SS(irq), set);
S
Steven J. Hill 已提交
173 174
}

175
static void gic_send_ipi(struct irq_data *d, unsigned int cpu)
176
{
177 178 179
	irq_hw_number_t hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(d));

	gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_SET(hwirq));
180 181
}

182 183 184 185 186 187 188 189 190 191 192
int gic_get_c0_compare_int(void)
{
	if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
		return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
	return irq_create_mapping(gic_irq_domain,
				  GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
}

int gic_get_c0_perfcount_int(void)
{
	if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
193
		/* Is the performance counter shared with the timer? */
194 195 196 197 198 199 200 201
		if (cp0_perfcount_irq < 0)
			return -1;
		return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
	}
	return irq_create_mapping(gic_irq_domain,
				  GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
}

202 203 204 205 206 207 208 209 210 211 212 213 214
int gic_get_c0_fdc_int(void)
{
	if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
		/* Is the FDC IRQ even present? */
		if (cp0_fdc_irq < 0)
			return -1;
		return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
	}

	return irq_create_mapping(gic_irq_domain,
				  GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
}

215 216 217 218 219 220 221 222 223 224 225
int gic_get_usm_range(struct resource *gic_usm_res)
{
	if (!gic_present)
		return -1;

	gic_usm_res->start = __gic_base_addr + USM_VISIBLE_SECTION_OFS;
	gic_usm_res->end = gic_usm_res->start + (USM_VISIBLE_SECTION_SIZE - 1);

	return 0;
}

226
static void gic_handle_shared_int(bool chained)
227
{
228
	unsigned int intr, virq;
229 230 231
	unsigned long *pcpu_mask;
	DECLARE_BITMAP(pending, GIC_MAX_INTRS);
	DECLARE_BITMAP(intrmask, GIC_MAX_INTRS);
232 233 234 235

	/* Get per-cpu bitmaps */
	pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask;

236 237 238 239 240 241 242 243 244 245
	if (mips_cm_is64) {
		__ioread64_copy(pending, addr_gic_pend(),
				DIV_ROUND_UP(gic_shared_intrs, 64));
		__ioread64_copy(intrmask, addr_gic_mask(),
				DIV_ROUND_UP(gic_shared_intrs, 64));
	} else {
		__ioread32_copy(pending, addr_gic_pend(),
				DIV_ROUND_UP(gic_shared_intrs, 32));
		__ioread32_copy(intrmask, addr_gic_mask(),
				DIV_ROUND_UP(gic_shared_intrs, 32));
246 247
	}

248 249
	bitmap_and(pending, pending, intrmask, gic_shared_intrs);
	bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
250

251
	for_each_set_bit(intr, pending, gic_shared_intrs) {
252 253
		virq = irq_linear_revmap(gic_irq_domain,
					 GIC_SHARED_TO_HWIRQ(intr));
254 255 256 257
		if (chained)
			generic_handle_irq(virq);
		else
			do_IRQ(virq);
258
	}
259 260
}

261
static void gic_mask_irq(struct irq_data *d)
262
{
263
	gic_reset_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
264 265
}

266
static void gic_unmask_irq(struct irq_data *d)
267
{
268
	gic_set_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
269 270
}

271 272
static void gic_ack_irq(struct irq_data *d)
{
273
	unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
274

275
	gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_CLR(irq));
276 277
}

278 279
static int gic_set_type(struct irq_data *d, unsigned int type)
{
280
	unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
281 282 283 284 285 286
	unsigned long flags;
	bool is_edge;

	spin_lock_irqsave(&gic_lock, flags);
	switch (type & IRQ_TYPE_SENSE_MASK) {
	case IRQ_TYPE_EDGE_FALLING:
287 288 289
		gic_set_polarity(irq, GIC_POL_NEG);
		gic_set_trigger(irq, GIC_TRIG_EDGE);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
290 291 292
		is_edge = true;
		break;
	case IRQ_TYPE_EDGE_RISING:
293 294 295
		gic_set_polarity(irq, GIC_POL_POS);
		gic_set_trigger(irq, GIC_TRIG_EDGE);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
296 297 298 299
		is_edge = true;
		break;
	case IRQ_TYPE_EDGE_BOTH:
		/* polarity is irrelevant in this case */
300 301
		gic_set_trigger(irq, GIC_TRIG_EDGE);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_ENABLE);
302 303 304
		is_edge = true;
		break;
	case IRQ_TYPE_LEVEL_LOW:
305 306 307
		gic_set_polarity(irq, GIC_POL_NEG);
		gic_set_trigger(irq, GIC_TRIG_LEVEL);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
308 309 310 311
		is_edge = false;
		break;
	case IRQ_TYPE_LEVEL_HIGH:
	default:
312 313 314
		gic_set_polarity(irq, GIC_POL_POS);
		gic_set_trigger(irq, GIC_TRIG_LEVEL);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
315 316 317 318
		is_edge = false;
		break;
	}

319 320 321 322 323 324
	if (is_edge)
		irq_set_chip_handler_name_locked(d, &gic_edge_irq_controller,
						 handle_edge_irq, NULL);
	else
		irq_set_chip_handler_name_locked(d, &gic_level_irq_controller,
						 handle_level_irq, NULL);
325
	spin_unlock_irqrestore(&gic_lock, flags);
326

327 328 329 330
	return 0;
}

#ifdef CONFIG_SMP
331 332
static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
			    bool force)
333
{
334
	unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
335 336 337 338
	cpumask_t	tmp = CPU_MASK_NONE;
	unsigned long	flags;
	int		i;

339
	cpumask_and(&tmp, cpumask, cpu_online_mask);
340
	if (cpumask_empty(&tmp))
341
		return -EINVAL;
342 343 344 345

	/* Assumption : cpumask refers to a single CPU */
	spin_lock_irqsave(&gic_lock, flags);

346
	/* Re-route this IRQ */
347
	gic_map_to_vpe(irq, mips_cm_vp_id(cpumask_first(&tmp)));
348 349

	/* Update the pcpu_masks */
350
	for (i = 0; i < min(gic_vpes, NR_CPUS); i++)
351
		clear_bit(irq, pcpu_masks[i].pcpu_mask);
352
	set_bit(irq, pcpu_masks[cpumask_first(&tmp)].pcpu_mask);
353

354
	cpumask_copy(irq_data_get_affinity_mask(d), cpumask);
355 356
	spin_unlock_irqrestore(&gic_lock, flags);

357
	return IRQ_SET_MASK_OK_NOCOPY;
358 359 360
}
#endif

361 362 363 364 365 366 367 368 369 370 371
static struct irq_chip gic_level_irq_controller = {
	.name			=	"MIPS GIC",
	.irq_mask		=	gic_mask_irq,
	.irq_unmask		=	gic_unmask_irq,
	.irq_set_type		=	gic_set_type,
#ifdef CONFIG_SMP
	.irq_set_affinity	=	gic_set_affinity,
#endif
};

static struct irq_chip gic_edge_irq_controller = {
372
	.name			=	"MIPS GIC",
373
	.irq_ack		=	gic_ack_irq,
374 375
	.irq_mask		=	gic_mask_irq,
	.irq_unmask		=	gic_unmask_irq,
376
	.irq_set_type		=	gic_set_type,
377
#ifdef CONFIG_SMP
378
	.irq_set_affinity	=	gic_set_affinity,
379
#endif
380
	.ipi_send_single	=	gic_send_ipi,
381 382
};

383
static void gic_handle_local_int(bool chained)
384 385
{
	unsigned long pending, masked;
386
	unsigned int intr, virq;
387

388 389
	pending = gic_read32(GIC_REG(VPE_LOCAL, GIC_VPE_PEND));
	masked = gic_read32(GIC_REG(VPE_LOCAL, GIC_VPE_MASK));
390 391 392

	bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);

393
	for_each_set_bit(intr, &pending, GIC_NUM_LOCAL_INTRS) {
394 395
		virq = irq_linear_revmap(gic_irq_domain,
					 GIC_LOCAL_TO_HWIRQ(intr));
396 397 398 399
		if (chained)
			generic_handle_irq(virq);
		else
			do_IRQ(virq);
400
	}
401 402 403 404 405 406
}

static void gic_mask_local_irq(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);

407
	gic_write32(GIC_REG(VPE_LOCAL, GIC_VPE_RMASK), 1 << intr);
408 409 410 411 412 413
}

static void gic_unmask_local_irq(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);

414
	gic_write32(GIC_REG(VPE_LOCAL, GIC_VPE_SMASK), 1 << intr);
415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
}

static struct irq_chip gic_local_irq_controller = {
	.name			=	"MIPS GIC Local",
	.irq_mask		=	gic_mask_local_irq,
	.irq_unmask		=	gic_unmask_local_irq,
};

static void gic_mask_local_irq_all_vpes(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
	int i;
	unsigned long flags;

	spin_lock_irqsave(&gic_lock, flags);
	for (i = 0; i < gic_vpes; i++) {
431 432
		gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR),
			  mips_cm_vp_id(i));
433
		gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << intr);
434 435 436 437 438 439 440 441 442 443 444 445
	}
	spin_unlock_irqrestore(&gic_lock, flags);
}

static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
	int i;
	unsigned long flags;

	spin_lock_irqsave(&gic_lock, flags);
	for (i = 0; i < gic_vpes; i++) {
446 447
		gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR),
			  mips_cm_vp_id(i));
448
		gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_SMASK), 1 << intr);
449 450 451 452 453 454 455 456 457 458
	}
	spin_unlock_irqrestore(&gic_lock, flags);
}

static struct irq_chip gic_all_vpes_local_irq_controller = {
	.name			=	"MIPS GIC Local",
	.irq_mask		=	gic_mask_local_irq_all_vpes,
	.irq_unmask		=	gic_unmask_local_irq_all_vpes,
};

459
static void __gic_irq_dispatch(void)
460
{
461 462
	gic_handle_local_int(false);
	gic_handle_shared_int(false);
463
}
464

465
static void gic_irq_dispatch(struct irq_desc *desc)
466
{
467 468
	gic_handle_local_int(true);
	gic_handle_shared_int(true);
469 470
}

471
static void __init gic_basic_init(void)
472 473
{
	unsigned int i;
S
Steven J. Hill 已提交
474 475

	board_bind_eic_interrupt = &gic_bind_eic_interrupt;
476 477

	/* Setup defaults */
478
	for (i = 0; i < gic_shared_intrs; i++) {
479 480 481
		gic_set_polarity(i, GIC_POL_POS);
		gic_set_trigger(i, GIC_TRIG_LEVEL);
		gic_reset_mask(i);
482 483
	}

484 485 486
	for (i = 0; i < gic_vpes; i++) {
		unsigned int j;

487 488
		gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR),
			  mips_cm_vp_id(i));
489 490 491
		for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
			if (!gic_local_irq_is_routable(j))
				continue;
492
			gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << j);
493 494
		}
	}
495 496
}

497 498
static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
				    irq_hw_number_t hw)
499
{
500 501 502
	int intr = GIC_HWIRQ_TO_LOCAL(hw);
	int i;
	unsigned long flags;
503
	u32 val;
504 505 506 507

	if (!gic_local_irq_is_routable(intr))
		return -EPERM;

508 509 510 511
	if (intr > GIC_LOCAL_INT_FDC) {
		pr_err("Invalid local IRQ %d\n", intr);
		return -EINVAL;
	}
512

513 514 515 516 517 518
	if (intr == GIC_LOCAL_INT_TIMER) {
		/* CONFIG_MIPS_CMP workaround (see __gic_init) */
		val = GIC_MAP_PIN_MAP_TO_PIN | timer_cpu_pin;
	} else {
		val = GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin;
	}
519

520 521 522 523
	spin_lock_irqsave(&gic_lock, flags);
	for (i = 0; i < gic_vpes; i++) {
		write_gic_vl_other(mips_cm_vp_id(i));
		write_gic_vo_map(intr, val);
524 525 526
	}
	spin_unlock_irqrestore(&gic_lock, flags);

527
	return 0;
528 529 530
}

static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
531
				     irq_hw_number_t hw, unsigned int vpe)
532 533
{
	int intr = GIC_HWIRQ_TO_SHARED(hw);
534
	unsigned long flags;
535
	int i;
536 537

	spin_lock_irqsave(&gic_lock, flags);
538
	gic_map_to_pin(intr, gic_cpu_pin);
539
	gic_map_to_vpe(intr, mips_cm_vp_id(vpe));
540
	for (i = 0; i < min(gic_vpes, NR_CPUS); i++)
541
		clear_bit(intr, pcpu_masks[i].pcpu_mask);
542
	set_bit(intr, pcpu_masks[vpe].pcpu_mask);
543 544 545 546 547
	spin_unlock_irqrestore(&gic_lock, flags);

	return 0;
}

548
static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
				const u32 *intspec, unsigned int intsize,
				irq_hw_number_t *out_hwirq,
				unsigned int *out_type)
{
	if (intsize != 3)
		return -EINVAL;

	if (intspec[0] == GIC_SHARED)
		*out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
	else if (intspec[0] == GIC_LOCAL)
		*out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
	else
		return -EINVAL;
	*out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;

	return 0;
}

567 568
static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
			      irq_hw_number_t hwirq)
569
{
570
	int err;
571

572
	if (hwirq >= GIC_SHARED_HWIRQ_BASE) {
573 574 575
		/* verify that shared irqs don't conflict with an IPI irq */
		if (test_bit(GIC_HWIRQ_TO_SHARED(hwirq), ipi_resrv))
			return -EBUSY;
576

577 578 579 580 581 582 583
		err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
						    &gic_level_irq_controller,
						    NULL);
		if (err)
			return err;

		return gic_shared_irq_domain_map(d, virq, hwirq, 0);
584 585
	}

586 587 588 589 590 591 592 593 594 595 596 597 598 599
	switch (GIC_HWIRQ_TO_LOCAL(hwirq)) {
	case GIC_LOCAL_INT_TIMER:
	case GIC_LOCAL_INT_PERFCTR:
	case GIC_LOCAL_INT_FDC:
		/*
		 * HACK: These are all really percpu interrupts, but
		 * the rest of the MIPS kernel code does not use the
		 * percpu IRQ API for them.
		 */
		err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
						    &gic_all_vpes_local_irq_controller,
						    NULL);
		if (err)
			return err;
600

601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
		irq_set_handler(virq, handle_percpu_irq);
		break;

	default:
		err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
						    &gic_local_irq_controller,
						    NULL);
		if (err)
			return err;

		irq_set_handler(virq, handle_percpu_devid_irq);
		irq_set_percpu_devid(virq);
		break;
	}

	return gic_local_irq_domain_map(d, virq, hwirq);
617 618
}

619 620 621 622 623 624 625 626 627 628 629 630 631 632
static int gic_irq_domain_alloc(struct irq_domain *d, unsigned int virq,
				unsigned int nr_irqs, void *arg)
{
	struct irq_fwspec *fwspec = arg;
	irq_hw_number_t hwirq;

	if (fwspec->param[0] == GIC_SHARED)
		hwirq = GIC_SHARED_TO_HWIRQ(fwspec->param[1]);
	else
		hwirq = GIC_LOCAL_TO_HWIRQ(fwspec->param[1]);

	return gic_irq_domain_map(d, virq, hwirq);
}

633 634
void gic_irq_domain_free(struct irq_domain *d, unsigned int virq,
			 unsigned int nr_irqs)
635 636 637
{
}

638 639 640 641
static const struct irq_domain_ops gic_irq_domain_ops = {
	.xlate = gic_irq_domain_xlate,
	.alloc = gic_irq_domain_alloc,
	.free = gic_irq_domain_free,
642
	.map = gic_irq_domain_map,
643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
};

static int gic_ipi_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
				const u32 *intspec, unsigned int intsize,
				irq_hw_number_t *out_hwirq,
				unsigned int *out_type)
{
	/*
	 * There's nothing to translate here. hwirq is dynamically allocated and
	 * the irq type is always edge triggered.
	 * */
	*out_hwirq = 0;
	*out_type = IRQ_TYPE_EDGE_RISING;

	return 0;
}

static int gic_ipi_domain_alloc(struct irq_domain *d, unsigned int virq,
				unsigned int nr_irqs, void *arg)
{
	struct cpumask *ipimask = arg;
664 665
	irq_hw_number_t hwirq, base_hwirq;
	int cpu, ret, i;
666

667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
	base_hwirq = find_first_bit(ipi_available, gic_shared_intrs);
	if (base_hwirq == gic_shared_intrs)
		return -ENOMEM;

	/* check that we have enough space */
	for (i = base_hwirq; i < nr_irqs; i++) {
		if (!test_bit(i, ipi_available))
			return -EBUSY;
	}
	bitmap_clear(ipi_available, base_hwirq, nr_irqs);

	/* map the hwirq for each cpu consecutively */
	i = 0;
	for_each_cpu(cpu, ipimask) {
		hwirq = GIC_SHARED_TO_HWIRQ(base_hwirq + i);

		ret = irq_domain_set_hwirq_and_chip(d, virq + i, hwirq,
						    &gic_edge_irq_controller,
						    NULL);
		if (ret)
			goto error;
688

689
		ret = irq_domain_set_hwirq_and_chip(d->parent, virq + i, hwirq,
690 691 692 693 694 695 696 697
						    &gic_edge_irq_controller,
						    NULL);
		if (ret)
			goto error;

		ret = irq_set_irq_type(virq + i, IRQ_TYPE_EDGE_RISING);
		if (ret)
			goto error;
698 699 700 701 702 703

		ret = gic_shared_irq_domain_map(d, virq + i, hwirq, cpu);
		if (ret)
			goto error;

		i++;
704 705 706 707
	}

	return 0;
error:
708
	bitmap_set(ipi_available, base_hwirq, nr_irqs);
709 710 711 712 713 714
	return ret;
}

void gic_ipi_domain_free(struct irq_domain *d, unsigned int virq,
			 unsigned int nr_irqs)
{
715 716 717 718 719 720 721 722 723
	irq_hw_number_t base_hwirq;
	struct irq_data *data;

	data = irq_get_irq_data(virq);
	if (!data)
		return;

	base_hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(data));
	bitmap_set(ipi_available, base_hwirq, nr_irqs);
724 725 726 727 728 729 730 731 732 733
}

int gic_ipi_domain_match(struct irq_domain *d, struct device_node *node,
			 enum irq_domain_bus_token bus_token)
{
	bool is_ipi;

	switch (bus_token) {
	case DOMAIN_BUS_IPI:
		is_ipi = d->bus_token == bus_token;
734
		return (!node || to_of_node(d->fwnode) == node) && is_ipi;
735 736 737 738 739 740
		break;
	default:
		return 0;
	}
}

741
static const struct irq_domain_ops gic_ipi_domain_ops = {
742 743 744 745
	.xlate = gic_ipi_domain_xlate,
	.alloc = gic_ipi_domain_alloc,
	.free = gic_ipi_domain_free,
	.match = gic_ipi_domain_match,
746 747
};

748 749 750 751
static void __init __gic_init(unsigned long gic_base_addr,
			      unsigned long gic_addrspace_size,
			      unsigned int cpu_vec, unsigned int irqbase,
			      struct device_node *node)
752
{
753
	unsigned int gicconfig, cpu;
754
	unsigned int v[2];
755

756 757
	__gic_base_addr = gic_base_addr;

758
	mips_gic_base = ioremap_nocache(gic_base_addr, gic_addrspace_size);
759

760
	gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
761
	gic_shared_intrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >>
762
		   GIC_SH_CONFIG_NUMINTRS_SHF;
763
	gic_shared_intrs = ((gic_shared_intrs + 1) * 8);
764

765
	gic_vpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >>
766
		  GIC_SH_CONFIG_NUMVPES_SHF;
767
	gic_vpes = gic_vpes + 1;
768

769
	if (cpu_has_veic) {
770 771 772 773 774 775 776 777
		/* Set EIC mode for all VPEs */
		for_each_present_cpu(cpu) {
			gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR),
				  mips_cm_vp_id(cpu));
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_CTL),
				  GIC_VPE_CTL_EIC_MODE_MSK);
		}

778 779
		/* Always use vector 1 in EIC mode */
		gic_cpu_pin = 0;
780
		timer_cpu_pin = gic_cpu_pin;
781 782 783 784 785 786
		set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
			       __gic_irq_dispatch);
	} else {
		gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
		irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
					gic_irq_dispatch);
787 788 789 790 791 792 793 794 795 796 797 798 799
		/*
		 * With the CMP implementation of SMP (deprecated), other CPUs
		 * are started by the bootloader and put into a timer based
		 * waiting poll loop. We must not re-route those CPU's local
		 * timer interrupts as the wait instruction will never finish,
		 * so just handle whatever CPU interrupt it is routed to by
		 * default.
		 *
		 * This workaround should be removed when CMP support is
		 * dropped.
		 */
		if (IS_ENABLED(CONFIG_MIPS_CMP) &&
		    gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
800
			timer_cpu_pin = gic_read32(GIC_REG(VPE_LOCAL,
801 802 803 804 805 806 807 808 809
							 GIC_VPE_TIMER_MAP)) &
					GIC_MAP_MSK;
			irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
						GIC_CPU_PIN_OFFSET +
						timer_cpu_pin,
						gic_irq_dispatch);
		} else {
			timer_cpu_pin = gic_cpu_pin;
		}
810 811
	}

812
	gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
813
					       gic_shared_intrs, irqbase,
814 815 816
					       &gic_irq_domain_ops, NULL);
	if (!gic_irq_domain)
		panic("Failed to add GIC IRQ domain");
817

818 819 820 821 822 823 824
	gic_ipi_domain = irq_domain_add_hierarchy(gic_irq_domain,
						  IRQ_DOMAIN_FLAG_IPI_PER_CPU,
						  GIC_NUM_LOCAL_INTRS + gic_shared_intrs,
						  node, &gic_ipi_domain_ops, NULL);
	if (!gic_ipi_domain)
		panic("Failed to add GIC IPI domain");

825
	irq_domain_update_bus_token(gic_ipi_domain, DOMAIN_BUS_IPI);
826

827 828 829 830 831 832 833 834 835
	if (node &&
	    !of_property_read_u32_array(node, "mti,reserved-ipi-vectors", v, 2)) {
		bitmap_set(ipi_resrv, v[0], v[1]);
	} else {
		/* Make the last 2 * gic_vpes available for IPIs */
		bitmap_set(ipi_resrv,
			   gic_shared_intrs - 2 * gic_vpes,
			   2 * gic_vpes);
	}
836

837
	bitmap_copy(ipi_available, ipi_resrv, GIC_MAX_INTRS);
838
	gic_basic_init();
839
}
840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875

void __init gic_init(unsigned long gic_base_addr,
		     unsigned long gic_addrspace_size,
		     unsigned int cpu_vec, unsigned int irqbase)
{
	__gic_init(gic_base_addr, gic_addrspace_size, cpu_vec, irqbase, NULL);
}

static int __init gic_of_init(struct device_node *node,
			      struct device_node *parent)
{
	struct resource res;
	unsigned int cpu_vec, i = 0, reserved = 0;
	phys_addr_t gic_base;
	size_t gic_len;

	/* Find the first available CPU vector. */
	while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
					   i++, &cpu_vec))
		reserved |= BIT(cpu_vec);
	for (cpu_vec = 2; cpu_vec < 8; cpu_vec++) {
		if (!(reserved & BIT(cpu_vec)))
			break;
	}
	if (cpu_vec == 8) {
		pr_err("No CPU vectors available for GIC\n");
		return -ENODEV;
	}

	if (of_address_to_resource(node, 0, &res)) {
		/*
		 * Probe the CM for the GIC base address if not specified
		 * in the device-tree.
		 */
		if (mips_cm_present()) {
			gic_base = read_gcr_gic_base() &
876
				~CM_GCR_GIC_BASE_GICEN;
877 878 879 880 881 882 883 884 885 886
			gic_len = 0x20000;
		} else {
			pr_err("Failed to get GIC memory range\n");
			return -ENODEV;
		}
	} else {
		gic_base = res.start;
		gic_len = resource_size(&res);
	}

887
	if (mips_cm_present()) {
888
		write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN);
889 890 891
		/* Ensure GIC region is enabled before trying to access it */
		__sync();
	}
892 893 894 895 896 897 898
	gic_present = true;

	__gic_init(gic_base, gic_len, cpu_vec, 0, node);

	return 0;
}
IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);