nouveau_bo.c 30.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

#include "drmP.h"
31
#include "ttm/ttm_page_alloc.h"
32 33 34 35

#include "nouveau_drm.h"
#include "nouveau_drv.h"
#include "nouveau_dma.h"
36 37
#include "nouveau_mm.h"
#include "nouveau_vm.h"
38

39
#include <linux/log2.h>
40
#include <linux/slab.h>
41

42 43 44 45
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
46
	struct drm_device *dev = dev_priv->dev;
47 48 49 50 51
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	if (unlikely(nvbo->gem))
		DRM_ERROR("bo %p still attached to GEM object\n", bo);

52
	nv10_mem_put_tile_region(dev, nvbo->tile, NULL);
53 54 55
	kfree(nvbo);
}

56
static void
57
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
58
		       int *align, int *size)
59
{
60
	struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
61

B
Ben Skeggs 已提交
62
	if (dev_priv->card_type < NV_50) {
63
		if (nvbo->tile_mode) {
64 65
			if (dev_priv->chipset >= 0x40) {
				*align = 65536;
66
				*size = roundup(*size, 64 * nvbo->tile_mode);
67 68 69

			} else if (dev_priv->chipset >= 0x30) {
				*align = 32768;
70
				*size = roundup(*size, 64 * nvbo->tile_mode);
71 72 73

			} else if (dev_priv->chipset >= 0x20) {
				*align = 16384;
74
				*size = roundup(*size, 64 * nvbo->tile_mode);
75 76 77

			} else if (dev_priv->chipset >= 0x10) {
				*align = 16384;
78
				*size = roundup(*size, 32 * nvbo->tile_mode);
79 80
			}
		}
81
	} else {
82 83
		*size = roundup(*size, (1 << nvbo->page_shift));
		*align = max((1 <<  nvbo->page_shift), *align);
84 85
	}

86
	*size = roundup(*size, PAGE_SIZE);
87 88
}

89
int
90 91 92
nouveau_bo_new(struct drm_device *dev, int size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
	       struct nouveau_bo **pnvbo)
93 94 95
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	struct nouveau_bo *nvbo;
96
	size_t acc_size;
97
	int ret;
98 99 100 101 102 103

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
104
	INIT_LIST_HEAD(&nvbo->vma_list);
105 106
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
107
	nvbo->bo.bdev = &dev_priv->ttm.bdev;
108

109 110 111 112 113 114 115
	nvbo->page_shift = 12;
	if (dev_priv->bar1_vm) {
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
			nvbo->page_shift = dev_priv->bar1_vm->lpg_shift;
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
116 117
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
118

119 120 121
	acc_size = ttm_bo_dma_acc_size(&dev_priv->ttm.bdev, size,
				       sizeof(struct nouveau_bo));

122
	ret = ttm_bo_init(&dev_priv->ttm.bdev, &nvbo->bo, size,
123
			  ttm_bo_type_device, &nvbo->placement,
124
			  align >> PAGE_SHIFT, 0, false, NULL, acc_size,
125
			  nouveau_bo_del_ttm);
126 127 128 129 130 131 132 133 134
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

135 136 137 138 139 140 141 142 143 144 145 146 147
static void
set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
		pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
	if (type & TTM_PL_FLAG_TT)
		pl[(*n)++] = TTM_PL_FLAG_TT | flags;
	if (type & TTM_PL_FLAG_SYSTEM)
		pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
}

148 149 150 151
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
152
	int vram_pages = dev_priv->vram_size >> PAGE_SHIFT;
153 154

	if (dev_priv->card_type == NV_10 &&
155
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
156
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
			nvbo->placement.fpfn = vram_pages / 2;
			nvbo->placement.lpfn = ~0;
		} else {
			nvbo->placement.fpfn = 0;
			nvbo->placement.lpfn = vram_pages / 2;
		}
	}
}

173
void
174
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
175
{
176 177 178 179 180 181 182 183 184 185 186
	struct ttm_placement *pl = &nvbo->placement;
	uint32_t flags = TTM_PL_MASK_CACHING |
		(nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
187 188

	set_placement_range(nvbo, type);
189 190 191 192 193 194 195
}

int
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
	struct ttm_buffer_object *bo = &nvbo->bo;
196
	int ret;
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211

	if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
		NV_ERROR(nouveau_bdev(bo->bdev)->dev,
			 "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
			 1 << bo->mem.mem_type, memtype);
		return -EINVAL;
	}

	if (nvbo->pin_refcnt++)
		return 0;

	ret = ttm_bo_reserve(bo, false, false, false, 0);
	if (ret)
		goto out;

212
	nouveau_bo_placement_set(nvbo, memtype, 0);
213

214
	ret = nouveau_bo_validate(nvbo, false, false, false);
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
			dev_priv->fb_aper_free -= bo->mem.size;
			break;
		case TTM_PL_TT:
			dev_priv->gart_info.aper_free -= bo->mem.size;
			break;
		default:
			break;
		}
	}
	ttm_bo_unreserve(bo);
out:
	if (unlikely(ret))
		nvbo->pin_refcnt--;
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
	struct ttm_buffer_object *bo = &nvbo->bo;
239
	int ret;
240 241 242 243 244 245 246 247

	if (--nvbo->pin_refcnt)
		return 0;

	ret = ttm_bo_reserve(bo, false, false, false, 0);
	if (ret)
		return ret;

248
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
249

250
	ret = nouveau_bo_validate(nvbo, false, false, false);
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
			dev_priv->fb_aper_free += bo->mem.size;
			break;
		case TTM_PL_TT:
			dev_priv->gart_info.aper_free += bo->mem.size;
			break;
		default:
			break;
		}
	}

	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

	ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
	if (ret)
		return ret;

	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
285 286
	if (nvbo)
		ttm_bo_kunmap(&nvbo->kmap);
287 288
}

289 290 291 292 293 294 295 296 297 298 299 300 301 302
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
		    bool no_wait_reserve, bool no_wait_gpu)
{
	int ret;

	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, interruptible,
			      no_wait_reserve, no_wait_gpu);
	if (ret)
		return ret;

	return 0;
}

303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
u16
nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread16_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

351 352 353 354
static struct ttm_tt *
nouveau_ttm_tt_create(struct ttm_bo_device *bdev,
		      unsigned long size, uint32_t page_flags,
		      struct page *dummy_read_page)
355 356 357 358 359
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
	struct drm_device *dev = dev_priv->dev;

	switch (dev_priv->gart_info.type) {
360
#if __OS_HAS_AGP
361
	case NOUVEAU_GART_AGP:
362 363
		return ttm_agp_tt_create(bdev, dev->agp->bridge,
					 size, page_flags, dummy_read_page);
364
#endif
365 366
	case NOUVEAU_GART_PDMA:
	case NOUVEAU_GART_HW:
367 368
		return nouveau_sgdma_create_ttm(bdev, size, page_flags,
						dummy_read_page);
369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
	default:
		NV_ERROR(dev, "Unknown GART type %d\n",
			 dev_priv->gart_info.type);
		break;
	}

	return NULL;
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
	struct drm_device *dev = dev_priv->dev;

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
399
		if (dev_priv->card_type >= NV_50) {
B
Ben Skeggs 已提交
400
			man->func = &nouveau_vram_manager;
401 402 403
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
404
			man->func = &ttm_bo_manager_func;
405
		}
406
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
407
			     TTM_MEMTYPE_FLAG_MAPPABLE;
408 409 410 411 412
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;
		break;
	case TTM_PL_TT:
413 414 415 416
		if (dev_priv->card_type >= NV_50)
			man->func = &nouveau_gart_manager;
		else
			man->func = &ttm_bo_manager_func;
417 418
		switch (dev_priv->gart_info.type) {
		case NOUVEAU_GART_AGP:
419
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
420 421 422
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
423
			break;
424 425
		case NOUVEAU_GART_PDMA:
		case NOUVEAU_GART_HW:
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
			break;
		default:
			NV_ERROR(dev, "Unknown GART type: %d\n",
				 dev_priv->gart_info.type);
			return -EINVAL;
		}
		break;
	default:
		NV_ERROR(dev, "Unsupported memory type %u\n", (unsigned)type);
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
450
	case TTM_PL_VRAM:
451 452
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
453
		break;
454
	default:
455
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
456 457
		break;
	}
458 459

	*pl = nvbo->placement;
460 461 462 463 464 465
}


/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
 * TTM_PL_{VRAM,TT} directly.
 */
466

467 468
static int
nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
469 470
			      struct nouveau_bo *nvbo, bool evict,
			      bool no_wait_reserve, bool no_wait_gpu,
471 472 473 474 475 476 477 478 479
			      struct ttm_mem_reg *new_mem)
{
	struct nouveau_fence *fence = NULL;
	int ret;

	ret = nouveau_fence_new(chan, &fence, true);
	if (ret)
		return ret;

480
	ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, NULL, evict,
481
					no_wait_reserve, no_wait_gpu, new_mem);
482
	nouveau_fence_unref(&fence);
483 484 485
	return ret;
}

B
Ben Skeggs 已提交
486 487 488 489
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
490 491 492
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
B
Ben Skeggs 已提交
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0238, 2);
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		BEGIN_NVC0(chan, 2, NvSubM2MF, 0x030c, 6);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0300, 1);
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

525
static int
526 527
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
528
{
529
	struct nouveau_mem *node = old_mem->mm_node;
530 531
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	u64 length = (new_mem->num_pages << PAGE_SHIFT);
532 533
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
534 535
	int ret;

536 537 538
	while (length) {
		u32 amount, stride, height;

539 540
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
541 542
		height  = amount / stride;

543 544
		if (new_mem->mem_type == TTM_PL_VRAM &&
		    nouveau_bo_tile_layout(nvbo)) {
545 546 547 548 549 550
			ret = RING_SPACE(chan, 8);
			if (ret)
				return ret;

			BEGIN_RING(chan, NvSubM2MF, 0x0200, 7);
			OUT_RING  (chan, 0);
551
			OUT_RING  (chan, 0);
552 553 554 555 556 557 558 559 560 561 562 563 564
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
			ret = RING_SPACE(chan, 2);
			if (ret)
				return ret;

			BEGIN_RING(chan, NvSubM2MF, 0x0200, 1);
			OUT_RING  (chan, 1);
		}
565 566
		if (old_mem->mem_type == TTM_PL_VRAM &&
		    nouveau_bo_tile_layout(nvbo)) {
567 568 569 570 571 572
			ret = RING_SPACE(chan, 8);
			if (ret)
				return ret;

			BEGIN_RING(chan, NvSubM2MF, 0x021c, 7);
			OUT_RING  (chan, 0);
573
			OUT_RING  (chan, 0);
574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
			ret = RING_SPACE(chan, 2);
			if (ret)
				return ret;

			BEGIN_RING(chan, NvSubM2MF, 0x021c, 1);
			OUT_RING  (chan, 1);
		}

		ret = RING_SPACE(chan, 14);
589 590
		if (ret)
			return ret;
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609

		BEGIN_RING(chan, NvSubM2MF, 0x0238, 2);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		BEGIN_RING(chan, NvSubM2MF, 0x030c, 8);
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
		BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
610 611
	}

612 613 614
	return 0;
}

615 616 617 618 619 620 621 622 623
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
		      struct nouveau_channel *chan, struct ttm_mem_reg *mem)
{
	if (mem->mem_type == TTM_PL_TT)
		return chan->gart_handle;
	return chan->vram_handle;
}

624 625 626 627
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
628 629
	u32 src_offset = old_mem->start << PAGE_SHIFT;
	u32 dst_offset = new_mem->start << PAGE_SHIFT;
630 631 632 633 634 635 636 637 638 639 640
	u32 page_count = new_mem->num_pages;
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

	BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));

641 642 643 644 645 646 647
	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
648

649 650
		BEGIN_RING(chan, NvSubM2MF,
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
651 652 653 654 655 656 657 658
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
659
		BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
660
		OUT_RING  (chan, 0);
661 662 663 664 665 666

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

667 668 669
	return 0;
}

670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
static int
nouveau_vma_getmap(struct nouveau_channel *chan, struct nouveau_bo *nvbo,
		   struct ttm_mem_reg *mem, struct nouveau_vma *vma)
{
	struct nouveau_mem *node = mem->mm_node;
	int ret;

	ret = nouveau_vm_get(chan->vm, mem->num_pages << PAGE_SHIFT,
			     node->page_shift, NV_MEM_ACCESS_RO, vma);
	if (ret)
		return ret;

	if (mem->mem_type == TTM_PL_VRAM)
		nouveau_vm_map(vma, node);
	else
685
		nouveau_vm_map_sg(vma, 0, mem->num_pages << PAGE_SHIFT, node);
686 687 688 689

	return 0;
}

690 691 692 693 694 695 696
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
		     bool no_wait_reserve, bool no_wait_gpu,
		     struct ttm_mem_reg *new_mem)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
	struct nouveau_bo *nvbo = nouveau_bo(bo);
697
	struct ttm_mem_reg *old_mem = &bo->mem;
698 699 700 701
	struct nouveau_channel *chan;
	int ret;

	chan = nvbo->channel;
702
	if (!chan) {
703
		chan = dev_priv->channel;
704
		mutex_lock_nested(&chan->mutex, NOUVEAU_KCHANNEL_MUTEX);
705
	}
706

707 708 709
	/* create temporary vmas for the transfer and attach them to the
	 * old nouveau_mem node, these will get cleaned up after ttm has
	 * destroyed the ttm_mem_reg
710
	 */
711
	if (dev_priv->card_type >= NV_50) {
712
		struct nouveau_mem *node = old_mem->mm_node;
713

714 715 716 717 718 719 720
		ret = nouveau_vma_getmap(chan, nvbo, old_mem, &node->vma[0]);
		if (ret)
			goto out;

		ret = nouveau_vma_getmap(chan, nvbo, new_mem, &node->vma[1]);
		if (ret)
			goto out;
721 722
	}

723 724 725
	if (dev_priv->card_type < NV_50)
		ret = nv04_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
	else
B
Ben Skeggs 已提交
726
	if (dev_priv->card_type < NV_C0)
727
		ret = nv50_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
B
Ben Skeggs 已提交
728 729
	else
		ret = nvc0_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
730 731 732 733 734
	if (ret == 0) {
		ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
						    no_wait_reserve,
						    no_wait_gpu, new_mem);
	}
735

736
out:
737 738 739
	if (chan == dev_priv->channel)
		mutex_unlock(&chan->mutex);
	return ret;
740 741 742 743
}

static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
744 745
		      bool no_wait_reserve, bool no_wait_gpu,
		      struct ttm_mem_reg *new_mem)
746 747 748 749 750 751 752 753
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
754
	placement.placement = placement.busy_placement = &placement_memtype;
755 756 757

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
758
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
759 760 761 762 763 764 765
	if (ret)
		return ret;

	ret = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (ret)
		goto out;

766
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem);
767 768 769
	if (ret)
		goto out;

770
	ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
771
out:
772
	ttm_bo_mem_put(bo, &tmp_mem);
773 774 775 776 777
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
778 779
		      bool no_wait_reserve, bool no_wait_gpu,
		      struct ttm_mem_reg *new_mem)
780 781 782 783 784 785 786 787
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
788
	placement.placement = placement.busy_placement = &placement_memtype;
789 790 791

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
792
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
793 794 795
	if (ret)
		return ret;

796
	ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
797 798 799
	if (ret)
		goto out;

800
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, new_mem);
801 802 803 804
	if (ret)
		goto out;

out:
805
	ttm_bo_mem_put(bo, &tmp_mem);
806 807 808
	return ret;
}

809 810 811 812
static void
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
813 814
	struct nouveau_vma *vma;

815 816 817 818
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

819
	list_for_each_entry(vma, &nvbo->vma_list, head) {
820
		if (new_mem && new_mem->mem_type == TTM_PL_VRAM) {
821 822
			nouveau_vm_map(vma, new_mem->mm_node);
		} else
823
		if (new_mem && new_mem->mem_type == TTM_PL_TT &&
824 825 826
		    nvbo->page_shift == vma->vm->spg_shift) {
			nouveau_vm_map_sg(vma, 0, new_mem->
					  num_pages << PAGE_SHIFT,
827
					  new_mem->mm_node);
828 829 830
		} else {
			nouveau_vm_unmap(vma);
		}
831 832 833
	}
}

834
static int
835 836
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
		   struct nouveau_tile_reg **new_tile)
837 838 839
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
	struct drm_device *dev = dev_priv->dev;
840
	struct nouveau_bo *nvbo = nouveau_bo(bo);
841
	u64 offset = new_mem->start << PAGE_SHIFT;
842

843 844
	*new_tile = NULL;
	if (new_mem->mem_type != TTM_PL_VRAM)
845 846
		return 0;

847
	if (dev_priv->card_type >= NV_10) {
848
		*new_tile = nv10_mem_set_tiling(dev, offset, new_mem->size,
849 850
						nvbo->tile_mode,
						nvbo->tile_flags);
851 852
	}

853 854 855 856 857 858 859 860 861 862 863
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
		      struct nouveau_tile_reg *new_tile,
		      struct nouveau_tile_reg **old_tile)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
	struct drm_device *dev = dev_priv->dev;

864 865
	nv10_mem_put_tile_region(dev, *old_tile, bo->sync_obj);
	*old_tile = new_tile;
866 867 868 869
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
870 871
		bool no_wait_reserve, bool no_wait_gpu,
		struct ttm_mem_reg *new_mem)
872 873 874 875 876 877 878
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	struct ttm_mem_reg *old_mem = &bo->mem;
	struct nouveau_tile_reg *new_tile = NULL;
	int ret = 0;

879 880 881 882 883
	if (dev_priv->card_type < NV_50) {
		ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
		if (ret)
			return ret;
	}
884 885

	/* Fake bo copy. */
886 887 888 889
	if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
		BUG_ON(bo->mem.mm_node != NULL);
		bo->mem = *new_mem;
		new_mem->mm_node = NULL;
890
		goto out;
891 892
	}

893
	/* Software copy if the card isn't up and running yet. */
B
Ben Skeggs 已提交
894
	if (!dev_priv->channel) {
895 896 897 898
		ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
		goto out;
	}

899 900
	/* Hardware assisted copy. */
	if (new_mem->mem_type == TTM_PL_SYSTEM)
901
		ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
902
	else if (old_mem->mem_type == TTM_PL_SYSTEM)
903
		ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
904
	else
905
		ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
906

907 908 909 910
	if (!ret)
		goto out;

	/* Fallback to software copy. */
911
	ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
912 913

out:
914 915 916 917 918 919
	if (dev_priv->card_type < NV_50) {
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
920 921

	return ret;
922 923 924 925 926 927 928 929
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
	return 0;
}

930 931 932 933 934 935
static int
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
	struct drm_device *dev = dev_priv->dev;
936
	int ret;
937 938 939 940 941 942 943 944 945 946 947 948 949 950 951

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
#if __OS_HAS_AGP
		if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
952
			mem->bus.offset = mem->start << PAGE_SHIFT;
953 954 955 956 957 958
			mem->bus.base = dev_priv->gart_info.aper_base;
			mem->bus.is_iomem = true;
		}
#endif
		break;
	case TTM_PL_VRAM:
959
	{
960
		struct nouveau_mem *node = mem->mm_node;
961
		u8 page_shift;
962 963 964 965 966 967 968 969

		if (!dev_priv->bar1_vm) {
			mem->bus.offset = mem->start << PAGE_SHIFT;
			mem->bus.base = pci_resource_start(dev->pdev, 1);
			mem->bus.is_iomem = true;
			break;
		}

970
		if (dev_priv->card_type >= NV_C0)
971
			page_shift = node->page_shift;
972 973 974
		else
			page_shift = 12;

B
Ben Skeggs 已提交
975
		ret = nouveau_vm_get(dev_priv->bar1_vm, mem->bus.size,
976
				     page_shift, NV_MEM_ACCESS_RW,
977
				     &node->bar_vma);
978 979 980
		if (ret)
			return ret;

981
		nouveau_vm_map(&node->bar_vma, node);
982
		if (ret) {
983
			nouveau_vm_put(&node->bar_vma);
984 985 986
			return ret;
		}

987
		mem->bus.offset = node->bar_vma.offset;
988 989
		if (dev_priv->card_type == NV_50) /*XXX*/
			mem->bus.offset -= 0x0020000000ULL;
990
		mem->bus.base = pci_resource_start(dev->pdev, 1);
991
		mem->bus.is_iomem = true;
992
	}
993 994 995 996 997 998 999 1000 1001 1002
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
1003
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
1004
	struct nouveau_mem *node = mem->mm_node;
1005 1006 1007 1008

	if (!dev_priv->bar1_vm || mem->mem_type != TTM_PL_VRAM)
		return;

1009
	if (!node->bar_vma.node)
1010 1011
		return;

1012 1013
	nouveau_vm_unmap(&node->bar_vma);
	nouveau_vm_put(&node->bar_vma);
1014 1015 1016 1017 1018
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1019 1020 1021 1022 1023 1024 1025
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1026 1027
		if (dev_priv->card_type < NV_50 ||
		    !nouveau_bo_tile_layout(nvbo))
1028 1029 1030 1031
			return 0;
	}

	/* make sure bo is in mappable vram */
1032
	if (bo->mem.start + bo->mem.num_pages < dev_priv->fb_mappable_pages)
1033 1034 1035 1036 1037 1038
		return 0;


	nvbo->placement.fpfn = 0;
	nvbo->placement.lpfn = dev_priv->fb_mappable_pages;
	nouveau_bo_placement_set(nvbo, TTM_PL_VRAM, 0);
1039
	return nouveau_bo_validate(nvbo, false, true, false);
1040 1041
}

1042 1043 1044
void
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
{
1045
	struct nouveau_fence *old_fence;
1046 1047

	if (likely(fence))
1048
		nouveau_fence_ref(fence);
1049

1050 1051 1052
	spin_lock(&nvbo->bo.bdev->fence_lock);
	old_fence = nvbo->bo.sync_obj;
	nvbo->bo.sync_obj = fence;
1053
	spin_unlock(&nvbo->bo.bdev->fence_lock);
1054 1055

	nouveau_fence_unref(&old_fence);
1056 1057
}

1058 1059 1060
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1061
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
	struct drm_nouveau_private *dev_priv;
	struct drm_device *dev;
	unsigned i;
	int r;

	if (ttm->state != tt_unpopulated)
		return 0;

	dev_priv = nouveau_bdev(ttm->bdev);
	dev = dev_priv->dev;

J
Jerome Glisse 已提交
1073 1074 1075 1076 1077 1078
#if __OS_HAS_AGP
	if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
		return ttm_agp_tt_populate(ttm);
	}
#endif

1079 1080
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1081
		return ttm_dma_populate((void *)ttm, dev->dev);
1082 1083 1084 1085 1086 1087 1088 1089 1090
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1091
		ttm_dma->dma_address[i] = pci_map_page(dev->pdev, ttm->pages[i],
1092 1093
						   0, PAGE_SIZE,
						   PCI_DMA_BIDIRECTIONAL);
1094
		if (pci_dma_mapping_error(dev->pdev, ttm_dma->dma_address[i])) {
1095
			while (--i) {
1096
				pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
1097
					       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1098
				ttm_dma->dma_address[i] = 0;
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1110
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1111 1112 1113 1114 1115 1116 1117
	struct drm_nouveau_private *dev_priv;
	struct drm_device *dev;
	unsigned i;

	dev_priv = nouveau_bdev(ttm->bdev);
	dev = dev_priv->dev;

J
Jerome Glisse 已提交
1118 1119 1120 1121 1122 1123 1124
#if __OS_HAS_AGP
	if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1125 1126
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1127
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1128 1129 1130 1131 1132
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1133 1134
		if (ttm_dma->dma_address[i]) {
			pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
1135 1136 1137 1138 1139 1140 1141
				       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		}
	}

	ttm_pool_unpopulate(ttm);
}

1142
struct ttm_bo_driver nouveau_bo_driver = {
1143
	.ttm_tt_create = &nouveau_ttm_tt_create,
1144 1145
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1146 1147 1148
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
	.evict_flags = nouveau_bo_evict_flags,
1149
	.move_notify = nouveau_bo_move_ntfy,
1150 1151
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1152 1153 1154 1155 1156
	.sync_obj_signaled = __nouveau_fence_signalled,
	.sync_obj_wait = __nouveau_fence_wait,
	.sync_obj_flush = __nouveau_fence_flush,
	.sync_obj_unref = __nouveau_fence_unref,
	.sync_obj_ref = __nouveau_fence_ref,
1157 1158 1159
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1160 1161
};

1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
struct nouveau_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
{
	struct nouveau_vma *vma;
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
		   struct nouveau_vma *vma)
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	struct nouveau_mem *node = nvbo->bo.mem.mm_node;
	int ret;

	ret = nouveau_vm_get(vm, size, nvbo->page_shift,
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

	if (nvbo->bo.mem.mem_type == TTM_PL_VRAM)
		nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
	else
	if (nvbo->bo.mem.mem_type == TTM_PL_TT)
1191
		nouveau_vm_map_sg(vma, 0, size, node);
1192 1193

	list_add_tail(&vma->head, &nvbo->vma_list);
1194
	vma->refcount = 1;
1195 1196 1197 1198 1199 1200 1201 1202 1203
	return 0;
}

void
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
{
	if (vma->node) {
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM) {
			spin_lock(&nvbo->bo.bdev->fence_lock);
1204
			ttm_bo_wait(&nvbo->bo, false, false, false);
1205 1206 1207 1208 1209 1210 1211 1212
			spin_unlock(&nvbo->bo.bdev->fence_lock);
			nouveau_vm_unmap(vma);
		}

		nouveau_vm_put(vma);
		list_del(&vma->head);
	}
}