gmc_v9_0.c 39.2 KB
Newer Older
A
Alex Xie 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */
23

A
Alex Xie 已提交
24
#include <linux/firmware.h>
25 26
#include <linux/pci.h>

27
#include <drm/drm_cache.h>
28

A
Alex Xie 已提交
29 30
#include "amdgpu.h"
#include "gmc_v9_0.h"
31
#include "amdgpu_atomfirmware.h"
32
#include "amdgpu_gem.h"
A
Alex Xie 已提交
33

34 35
#include "hdp/hdp_4_0_offset.h"
#include "hdp/hdp_4_0_sh_mask.h"
36
#include "gc/gc_9_0_sh_mask.h"
37 38
#include "dce/dce_12_0_offset.h"
#include "dce/dce_12_0_sh_mask.h"
39
#include "vega10_enum.h"
40
#include "mmhub/mmhub_1_0_offset.h"
41
#include "athub/athub_1_0_offset.h"
42
#include "oss/osssys_4_0_offset.h"
A
Alex Xie 已提交
43

44
#include "soc15.h"
A
Alex Xie 已提交
45
#include "soc15_common.h"
46
#include "umc/umc_6_0_sh_mask.h"
A
Alex Xie 已提交
47 48 49

#include "gfxhub_v1_0.h"
#include "mmhub_v1_0.h"
50
#include "athub_v1_0.h"
51
#include "gfxhub_v1_1.h"
52
#include "mmhub_v9_4.h"
53
#include "umc_v6_1.h"
A
Alex Xie 已提交
54

55 56
#include "ivsrcid/vmc/irqsrcs_vmc_1_0.h"

X
xinhui pan 已提交
57 58
#include "amdgpu_ras.h"

59 60 61 62 63 64 65 66
/* add these here since we already include dce12 headers and these are for DCN */
#define mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION                                                          0x055d
#define mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION_BASE_IDX                                                 2
#define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_WIDTH__SHIFT                                        0x0
#define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_HEIGHT__SHIFT                                       0x10
#define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_WIDTH_MASK                                          0x00003FFFL
#define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_HEIGHT_MASK                                         0x3FFF0000L

A
Alex Xie 已提交
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
/* XXX Move this macro to VEGA10 header file, which is like vid.h for VI.*/
#define AMDGPU_NUM_OF_VMIDS			8

static const u32 golden_settings_vega10_hdp[] =
{
	0xf64, 0x0fffffff, 0x00000000,
	0xf65, 0x0fffffff, 0x00000000,
	0xf66, 0x0fffffff, 0x00000000,
	0xf67, 0x0fffffff, 0x00000000,
	0xf68, 0x0fffffff, 0x00000000,
	0xf6a, 0x0fffffff, 0x00000000,
	0xf6b, 0x0fffffff, 0x00000000,
	0xf6c, 0x0fffffff, 0x00000000,
	0xf6d, 0x0fffffff, 0x00000000,
	0xf6e, 0x0fffffff, 0x00000000,
};

84
static const struct soc15_reg_golden golden_settings_mmhub_1_0_0[] =
85
{
86 87
	SOC15_REG_GOLDEN_VALUE(MMHUB, 0, mmDAGB1_WRCLI2, 0x00000007, 0xfe5fe0fa),
	SOC15_REG_GOLDEN_VALUE(MMHUB, 0, mmMMEA1_DRAM_WR_CLI2GRP_MAP0, 0x00000030, 0x55555565)
88 89
};

90
static const struct soc15_reg_golden golden_settings_athub_1_0_0[] =
91
{
92 93
	SOC15_REG_GOLDEN_VALUE(ATHUB, 0, mmRPB_ARB_CNTL, 0x0000ff00, 0x00000800),
	SOC15_REG_GOLDEN_VALUE(ATHUB, 0, mmRPB_ARB_CNTL2, 0x00ff00ff, 0x00080008)
94 95
};

X
xinhui pan 已提交
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
static const uint32_t ecc_umc_mcumc_ctrl_addrs[] = {
	(0x000143c0 + 0x00000000),
	(0x000143c0 + 0x00000800),
	(0x000143c0 + 0x00001000),
	(0x000143c0 + 0x00001800),
	(0x000543c0 + 0x00000000),
	(0x000543c0 + 0x00000800),
	(0x000543c0 + 0x00001000),
	(0x000543c0 + 0x00001800),
	(0x000943c0 + 0x00000000),
	(0x000943c0 + 0x00000800),
	(0x000943c0 + 0x00001000),
	(0x000943c0 + 0x00001800),
	(0x000d43c0 + 0x00000000),
	(0x000d43c0 + 0x00000800),
	(0x000d43c0 + 0x00001000),
	(0x000d43c0 + 0x00001800),
	(0x001143c0 + 0x00000000),
	(0x001143c0 + 0x00000800),
	(0x001143c0 + 0x00001000),
	(0x001143c0 + 0x00001800),
	(0x001543c0 + 0x00000000),
	(0x001543c0 + 0x00000800),
	(0x001543c0 + 0x00001000),
	(0x001543c0 + 0x00001800),
	(0x001943c0 + 0x00000000),
	(0x001943c0 + 0x00000800),
	(0x001943c0 + 0x00001000),
	(0x001943c0 + 0x00001800),
	(0x001d43c0 + 0x00000000),
	(0x001d43c0 + 0x00000800),
	(0x001d43c0 + 0x00001000),
	(0x001d43c0 + 0x00001800),
129 130
};

X
xinhui pan 已提交
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
static const uint32_t ecc_umc_mcumc_ctrl_mask_addrs[] = {
	(0x000143e0 + 0x00000000),
	(0x000143e0 + 0x00000800),
	(0x000143e0 + 0x00001000),
	(0x000143e0 + 0x00001800),
	(0x000543e0 + 0x00000000),
	(0x000543e0 + 0x00000800),
	(0x000543e0 + 0x00001000),
	(0x000543e0 + 0x00001800),
	(0x000943e0 + 0x00000000),
	(0x000943e0 + 0x00000800),
	(0x000943e0 + 0x00001000),
	(0x000943e0 + 0x00001800),
	(0x000d43e0 + 0x00000000),
	(0x000d43e0 + 0x00000800),
	(0x000d43e0 + 0x00001000),
	(0x000d43e0 + 0x00001800),
	(0x001143e0 + 0x00000000),
	(0x001143e0 + 0x00000800),
	(0x001143e0 + 0x00001000),
	(0x001143e0 + 0x00001800),
	(0x001543e0 + 0x00000000),
	(0x001543e0 + 0x00000800),
	(0x001543e0 + 0x00001000),
	(0x001543e0 + 0x00001800),
	(0x001943e0 + 0x00000000),
	(0x001943e0 + 0x00000800),
	(0x001943e0 + 0x00001000),
	(0x001943e0 + 0x00001800),
	(0x001d43e0 + 0x00000000),
	(0x001d43e0 + 0x00000800),
	(0x001d43e0 + 0x00001000),
	(0x001d43e0 + 0x00001800),
164 165
};

X
xinhui pan 已提交
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
static const uint32_t ecc_umc_mcumc_status_addrs[] = {
	(0x000143c2 + 0x00000000),
	(0x000143c2 + 0x00000800),
	(0x000143c2 + 0x00001000),
	(0x000143c2 + 0x00001800),
	(0x000543c2 + 0x00000000),
	(0x000543c2 + 0x00000800),
	(0x000543c2 + 0x00001000),
	(0x000543c2 + 0x00001800),
	(0x000943c2 + 0x00000000),
	(0x000943c2 + 0x00000800),
	(0x000943c2 + 0x00001000),
	(0x000943c2 + 0x00001800),
	(0x000d43c2 + 0x00000000),
	(0x000d43c2 + 0x00000800),
	(0x000d43c2 + 0x00001000),
	(0x000d43c2 + 0x00001800),
	(0x001143c2 + 0x00000000),
	(0x001143c2 + 0x00000800),
	(0x001143c2 + 0x00001000),
	(0x001143c2 + 0x00001800),
	(0x001543c2 + 0x00000000),
	(0x001543c2 + 0x00000800),
	(0x001543c2 + 0x00001000),
	(0x001543c2 + 0x00001800),
	(0x001943c2 + 0x00000000),
	(0x001943c2 + 0x00000800),
	(0x001943c2 + 0x00001000),
	(0x001943c2 + 0x00001800),
	(0x001d43c2 + 0x00000000),
	(0x001d43c2 + 0x00000800),
	(0x001d43c2 + 0x00001000),
	(0x001d43c2 + 0x00001800),
199 200
};

X
xinhui pan 已提交
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
static int gmc_v9_0_ecc_interrupt_state(struct amdgpu_device *adev,
		struct amdgpu_irq_src *src,
		unsigned type,
		enum amdgpu_interrupt_state state)
{
	u32 bits, i, tmp, reg;

	bits = 0x7f;

	switch (state) {
	case AMDGPU_IRQ_STATE_DISABLE:
		for (i = 0; i < ARRAY_SIZE(ecc_umc_mcumc_ctrl_addrs); i++) {
			reg = ecc_umc_mcumc_ctrl_addrs[i];
			tmp = RREG32(reg);
			tmp &= ~bits;
			WREG32(reg, tmp);
		}
		for (i = 0; i < ARRAY_SIZE(ecc_umc_mcumc_ctrl_mask_addrs); i++) {
			reg = ecc_umc_mcumc_ctrl_mask_addrs[i];
			tmp = RREG32(reg);
			tmp &= ~bits;
			WREG32(reg, tmp);
		}
		break;
	case AMDGPU_IRQ_STATE_ENABLE:
		for (i = 0; i < ARRAY_SIZE(ecc_umc_mcumc_ctrl_addrs); i++) {
			reg = ecc_umc_mcumc_ctrl_addrs[i];
			tmp = RREG32(reg);
			tmp |= bits;
			WREG32(reg, tmp);
		}
		for (i = 0; i < ARRAY_SIZE(ecc_umc_mcumc_ctrl_mask_addrs); i++) {
			reg = ecc_umc_mcumc_ctrl_mask_addrs[i];
			tmp = RREG32(reg);
			tmp |= bits;
			WREG32(reg, tmp);
		}
		break;
	default:
		break;
	}

	return 0;
}

static int gmc_v9_0_process_ras_data_cb(struct amdgpu_device *adev,
247
		struct ras_err_data *err_data,
X
xinhui pan 已提交
248 249
		struct amdgpu_iv_entry *entry)
{
250
	kgd2kfd_set_sram_ecc_flag(adev->kfd.dev);
251
	if (adev->umc.funcs->query_ras_error_count)
252
		adev->umc.funcs->query_ras_error_count(adev, err_data);
253 254 255 256 257
	/* umc query_ras_error_address is also responsible for clearing
	 * error status
	 */
	if (adev->umc.funcs->query_ras_error_address)
		adev->umc.funcs->query_ras_error_address(adev, err_data);
258 259 260 261 262

	/* only uncorrectable error needs gpu reset */
	if (err_data->ue_count)
		amdgpu_ras_reset_gpu(adev, 0);

263
	return AMDGPU_RAS_SUCCESS;
X
xinhui pan 已提交
264 265 266 267 268 269
}

static int gmc_v9_0_process_ecc_irq(struct amdgpu_device *adev,
		struct amdgpu_irq_src *source,
		struct amdgpu_iv_entry *entry)
{
270
	struct ras_common_if *ras_if = adev->gmc.umc_ras_if;
X
xinhui pan 已提交
271 272 273
	struct ras_dispatch_if ih_data = {
		.entry = entry,
	};
274 275 276 277 278 279

	if (!ras_if)
		return 0;

	ih_data.head = *ras_if;

X
xinhui pan 已提交
280 281 282 283
	amdgpu_ras_interrupt_dispatch(adev, &ih_data);
	return 0;
}

A
Alex Xie 已提交
284 285 286 287 288 289
static int gmc_v9_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
					struct amdgpu_irq_src *src,
					unsigned type,
					enum amdgpu_interrupt_state state)
{
	struct amdgpu_vmhub *hub;
290
	u32 tmp, reg, bits, i, j;
A
Alex Xie 已提交
291

292 293 294 295 296 297 298 299
	bits = VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
		VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
		VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
		VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
		VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
		VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
		VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK;

A
Alex Xie 已提交
300 301
	switch (state) {
	case AMDGPU_IRQ_STATE_DISABLE:
302
		for (j = 0; j < adev->num_vmhubs; j++) {
303 304 305 306 307 308 309
			hub = &adev->vmhub[j];
			for (i = 0; i < 16; i++) {
				reg = hub->vm_context0_cntl + i;
				tmp = RREG32(reg);
				tmp &= ~bits;
				WREG32(reg, tmp);
			}
A
Alex Xie 已提交
310 311 312
		}
		break;
	case AMDGPU_IRQ_STATE_ENABLE:
313
		for (j = 0; j < adev->num_vmhubs; j++) {
314 315 316 317 318 319 320
			hub = &adev->vmhub[j];
			for (i = 0; i < 16; i++) {
				reg = hub->vm_context0_cntl + i;
				tmp = RREG32(reg);
				tmp |= bits;
				WREG32(reg, tmp);
			}
A
Alex Xie 已提交
321 322 323 324 325 326 327 328 329 330 331 332
		}
	default:
		break;
	}

	return 0;
}

static int gmc_v9_0_process_interrupt(struct amdgpu_device *adev,
				struct amdgpu_irq_src *source,
				struct amdgpu_iv_entry *entry)
{
333
	struct amdgpu_vmhub *hub;
334
	bool retry_fault = !!(entry->src_data[1] & 0x80);
335
	uint32_t status = 0;
A
Alex Xie 已提交
336
	u64 addr;
337
	char hub_name[10];
A
Alex Xie 已提交
338 339 340 341

	addr = (u64)entry->src_data[0] << 12;
	addr |= ((u64)entry->src_data[1] & 0xf) << 44;

342 343
	if (retry_fault && amdgpu_gmc_filter_faults(adev, addr, entry->pasid,
						    entry->timestamp))
344 345
		return 1; /* This also prevents sending it to KFD */

346 347 348 349 350 351 352 353 354 355 356
	if (entry->client_id == SOC15_IH_CLIENTID_VMC) {
		snprintf(hub_name, sizeof(hub_name), "mmhub0");
		hub = &adev->vmhub[AMDGPU_MMHUB_0];
	} else if (entry->client_id == SOC15_IH_CLIENTID_VMC1) {
		snprintf(hub_name, sizeof(hub_name), "mmhub1");
		hub = &adev->vmhub[AMDGPU_MMHUB_1];
	} else {
		snprintf(hub_name, sizeof(hub_name), "gfxhub0");
		hub = &adev->vmhub[AMDGPU_GFXHUB_0];
	}

357
	/* If it's the first fault for this address, process it normally */
358
	if (!amdgpu_sriov_vf(adev)) {
359 360
		status = RREG32(hub->vm_l2_pro_fault_status);
		WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
361
	}
A
Alex Xie 已提交
362

363
	if (printk_ratelimit()) {
364
		struct amdgpu_task_info task_info;
365

366
		memset(&task_info, 0, sizeof(struct amdgpu_task_info));
367 368
		amdgpu_vm_get_task_info(adev, entry->pasid, &task_info);

369
		dev_err(adev->dev,
370 371
			"[%s] %s page fault (src_id:%u ring:%u vmid:%u "
			"pasid:%u, for process %s pid %d thread %s pid %d)\n",
372
			hub_name, retry_fault ? "retry" : "no-retry",
373
			entry->src_id, entry->ring_id, entry->vmid,
374 375
			entry->pasid, task_info.process_name, task_info.tgid,
			task_info.task_name, task_info.pid);
376
		dev_err(adev->dev, "  in page starting at address 0x%016llx from client %d\n",
377
			addr, entry->client_id);
378
		if (!amdgpu_sriov_vf(adev)) {
379 380 381
			dev_err(adev->dev,
				"VM_L2_PROTECTION_FAULT_STATUS:0x%08X\n",
				status);
382 383 384 385 386 387 388 389 390 391 392 393
			dev_err(adev->dev, "\t MORE_FAULTS: 0x%lx\n",
				REG_GET_FIELD(status,
				VM_L2_PROTECTION_FAULT_STATUS, MORE_FAULTS));
			dev_err(adev->dev, "\t WALKER_ERROR: 0x%lx\n",
				REG_GET_FIELD(status,
				VM_L2_PROTECTION_FAULT_STATUS, WALKER_ERROR));
			dev_err(adev->dev, "\t PERMISSION_FAULTS: 0x%lx\n",
				REG_GET_FIELD(status,
				VM_L2_PROTECTION_FAULT_STATUS, PERMISSION_FAULTS));
			dev_err(adev->dev, "\t MAPPING_ERROR: 0x%lx\n",
				REG_GET_FIELD(status,
				VM_L2_PROTECTION_FAULT_STATUS, MAPPING_ERROR));
394 395 396
			dev_err(adev->dev, "\t RW: 0x%lx\n",
				REG_GET_FIELD(status,
				VM_L2_PROTECTION_FAULT_STATUS, RW));
397 398

		}
399
	}
A
Alex Xie 已提交
400 401 402 403 404 405 406 407 408

	return 0;
}

static const struct amdgpu_irq_src_funcs gmc_v9_0_irq_funcs = {
	.set = gmc_v9_0_vm_fault_interrupt_state,
	.process = gmc_v9_0_process_interrupt,
};

X
xinhui pan 已提交
409 410 411 412 413 414

static const struct amdgpu_irq_src_funcs gmc_v9_0_ecc_funcs = {
	.set = gmc_v9_0_ecc_interrupt_state,
	.process = gmc_v9_0_process_ecc_irq,
};

A
Alex Xie 已提交
415 416
static void gmc_v9_0_set_irq_funcs(struct amdgpu_device *adev)
{
417 418
	adev->gmc.vm_fault.num_types = 1;
	adev->gmc.vm_fault.funcs = &gmc_v9_0_irq_funcs;
X
xinhui pan 已提交
419 420 421

	adev->gmc.ecc_irq.num_types = 1;
	adev->gmc.ecc_irq.funcs = &gmc_v9_0_ecc_funcs;
A
Alex Xie 已提交
422 423
}

424 425
static uint32_t gmc_v9_0_get_invalidate_req(unsigned int vmid,
					uint32_t flush_type)
426 427 428 429
{
	u32 req = 0;

	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
430
			    PER_VMID_INVALIDATE_REQ, 1 << vmid);
431
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, flush_type);
432 433 434 435 436 437 438 439 440 441 442
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
			    CLEAR_PROTECTION_FAULT_STATUS_ADDR,	0);

	return req;
}

A
Alex Xie 已提交
443 444 445 446 447 448 449 450
/*
 * GART
 * VMID 0 is the physical GPU addresses as used by the kernel.
 * VMIDs 1-15 are used for userspace clients and are handled
 * by the amdgpu vm/hsa code.
 */

/**
451
 * gmc_v9_0_flush_gpu_tlb - tlb flush with certain type
A
Alex Xie 已提交
452 453 454
 *
 * @adev: amdgpu_device pointer
 * @vmid: vm instance to flush
455
 * @flush_type: the flush type
A
Alex Xie 已提交
456
 *
457
 * Flush the TLB for the requested page table using certain type.
A
Alex Xie 已提交
458
 */
459 460
static void gmc_v9_0_flush_gpu_tlb(struct amdgpu_device *adev, uint32_t vmid,
					uint32_t vmhub, uint32_t flush_type)
A
Alex Xie 已提交
461 462
{
	const unsigned eng = 17;
463 464
	u32 j, tmp;
	struct amdgpu_vmhub *hub;
A
Alex Xie 已提交
465

466
	BUG_ON(vmhub >= adev->num_vmhubs);
A
Alex Xie 已提交
467

468 469
	hub = &adev->vmhub[vmhub];
	tmp = gmc_v9_0_get_invalidate_req(vmid, flush_type);
470

471 472 473 474 475 476 477 478 479 480 481 482 483
	/* This is necessary for a HW workaround under SRIOV as well
	 * as GFXOFF under bare metal
	 */
	if (adev->gfx.kiq.ring.sched.ready &&
			(amdgpu_sriov_runtime(adev) || !amdgpu_sriov_vf(adev)) &&
			!adev->in_gpu_reset) {
		uint32_t req = hub->vm_inv_eng0_req + eng;
		uint32_t ack = hub->vm_inv_eng0_ack + eng;

		amdgpu_virt_kiq_reg_write_reg_wait(adev, req, ack, tmp,
				1 << vmid);
		return;
	}
484

485 486 487 488 489 490 491
	spin_lock(&adev->gmc.invalidate_lock);
	WREG32_NO_KIQ(hub->vm_inv_eng0_req + eng, tmp);
	for (j = 0; j < adev->usec_timeout; j++) {
		tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
		if (tmp & (1 << vmid))
			break;
		udelay(1);
A
Alex Xie 已提交
492
	}
493 494 495 496 497
	spin_unlock(&adev->gmc.invalidate_lock);
	if (j < adev->usec_timeout)
		return;

	DRM_ERROR("Timeout waiting for VM flush ACK!\n");
A
Alex Xie 已提交
498 499
}

500
static uint64_t gmc_v9_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
501
					    unsigned vmid, uint64_t pd_addr)
502
{
503 504
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_vmhub *hub = &adev->vmhub[ring->funcs->vmhub];
505
	uint32_t req = gmc_v9_0_get_invalidate_req(vmid, 0);
506 507 508 509 510 511 512 513
	unsigned eng = ring->vm_inv_eng;

	amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_lo32 + (2 * vmid),
			      lower_32_bits(pd_addr));

	amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_hi32 + (2 * vmid),
			      upper_32_bits(pd_addr));

514 515 516
	amdgpu_ring_emit_reg_write_reg_wait(ring, hub->vm_inv_eng0_req + eng,
					    hub->vm_inv_eng0_ack + eng,
					    req, 1 << vmid);
517

518 519 520
	return pd_addr;
}

521 522 523 524 525 526
static void gmc_v9_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
					unsigned pasid)
{
	struct amdgpu_device *adev = ring->adev;
	uint32_t reg;

527 528 529 530
	/* Do nothing because there's no lut register for mmhub1. */
	if (ring->funcs->vmhub == AMDGPU_MMHUB_1)
		return;

531
	if (ring->funcs->vmhub == AMDGPU_GFXHUB_0)
532 533 534 535 536 537 538
		reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT) + vmid;
	else
		reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT_MM) + vmid;

	amdgpu_ring_emit_wreg(ring, reg, pasid);
}

539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
/*
 * PTE format on VEGA 10:
 * 63:59 reserved
 * 58:57 mtype
 * 56 F
 * 55 L
 * 54 P
 * 53 SW
 * 52 T
 * 50:48 reserved
 * 47:12 4k physical page base address
 * 11:7 fragment
 * 6 write
 * 5 read
 * 4 exe
 * 3 Z
 * 2 snooped
 * 1 system
 * 0 valid
A
Alex Xie 已提交
558
 *
559 560 561 562 563 564 565 566 567 568
 * PDE format on VEGA 10:
 * 63:59 block fragment size
 * 58:55 reserved
 * 54 P
 * 53:48 reserved
 * 47:6 physical base address of PD or PTE
 * 5:3 reserved
 * 2 C
 * 1 system
 * 0 valid
A
Alex Xie 已提交
569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
 */

static uint64_t gmc_v9_0_get_vm_pte_flags(struct amdgpu_device *adev,
						uint32_t flags)

{
	uint64_t pte_flag = 0;

	if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
		pte_flag |= AMDGPU_PTE_EXECUTABLE;
	if (flags & AMDGPU_VM_PAGE_READABLE)
		pte_flag |= AMDGPU_PTE_READABLE;
	if (flags & AMDGPU_VM_PAGE_WRITEABLE)
		pte_flag |= AMDGPU_PTE_WRITEABLE;

	switch (flags & AMDGPU_VM_MTYPE_MASK) {
	case AMDGPU_VM_MTYPE_DEFAULT:
586
		pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_NC);
A
Alex Xie 已提交
587 588
		break;
	case AMDGPU_VM_MTYPE_NC:
589
		pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_NC);
A
Alex Xie 已提交
590 591
		break;
	case AMDGPU_VM_MTYPE_WC:
592
		pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_WC);
A
Alex Xie 已提交
593 594
		break;
	case AMDGPU_VM_MTYPE_CC:
595
		pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_CC);
A
Alex Xie 已提交
596 597
		break;
	case AMDGPU_VM_MTYPE_UC:
598
		pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_UC);
A
Alex Xie 已提交
599 600
		break;
	default:
601
		pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_NC);
A
Alex Xie 已提交
602 603 604 605 606 607 608 609 610
		break;
	}

	if (flags & AMDGPU_VM_PAGE_PRT)
		pte_flag |= AMDGPU_PTE_PRT;

	return pte_flag;
}

611 612
static void gmc_v9_0_get_vm_pde(struct amdgpu_device *adev, int level,
				uint64_t *addr, uint64_t *flags)
A
Alex Xie 已提交
613
{
614
	if (!(*flags & AMDGPU_PDE_PTE) && !(*flags & AMDGPU_PTE_SYSTEM))
615
		*addr = adev->vm_manager.vram_base_offset + *addr -
616
			adev->gmc.vram_start;
617
	BUG_ON(*addr & 0xFFFF00000000003FULL);
618

619
	if (!adev->gmc.translate_further)
620 621 622 623 624 625 626 627 628 629 630 631 632
		return;

	if (level == AMDGPU_VM_PDB1) {
		/* Set the block fragment size */
		if (!(*flags & AMDGPU_PDE_PTE))
			*flags |= AMDGPU_PDE_BFS(0x9);

	} else if (level == AMDGPU_VM_PDB0) {
		if (*flags & AMDGPU_PDE_PTE)
			*flags &= ~AMDGPU_PDE_PTE;
		else
			*flags |= AMDGPU_PTE_TF;
	}
A
Alex Xie 已提交
633 634
}

635 636
static const struct amdgpu_gmc_funcs gmc_v9_0_gmc_funcs = {
	.flush_gpu_tlb = gmc_v9_0_flush_gpu_tlb,
637
	.emit_flush_gpu_tlb = gmc_v9_0_emit_flush_gpu_tlb,
638
	.emit_pasid_mapping = gmc_v9_0_emit_pasid_mapping,
639 640
	.get_vm_pte_flags = gmc_v9_0_get_vm_pte_flags,
	.get_vm_pde = gmc_v9_0_get_vm_pde
A
Alex Xie 已提交
641 642
};

643
static void gmc_v9_0_set_gmc_funcs(struct amdgpu_device *adev)
A
Alex Xie 已提交
644
{
645
	adev->gmc.gmc_funcs = &gmc_v9_0_gmc_funcs;
A
Alex Xie 已提交
646 647
}

648 649 650 651
static void gmc_v9_0_set_umc_funcs(struct amdgpu_device *adev)
{
	switch (adev->asic_type) {
	case CHIP_VEGA20:
652 653 654 655 656
		adev->umc.max_ras_err_cnt_per_query = UMC_V6_1_TOTAL_CHANNEL_NUM;
		adev->umc.channel_inst_num = UMC_V6_1_CHANNEL_INSTANCE_NUM;
		adev->umc.umc_inst_num = UMC_V6_1_UMC_INSTANCE_NUM;
		adev->umc.channel_offs = UMC_V6_1_PER_CHANNEL_OFFSET;
		adev->umc.channel_idx_tbl = &umc_v6_1_channel_idx_tbl[0][0];
657
		adev->umc.funcs = &umc_v6_1_funcs;
658 659 660 661 662 663
		break;
	default:
		break;
	}
}

664 665 666 667 668 669 670 671 672 673 674
static void gmc_v9_0_set_mmhub_funcs(struct amdgpu_device *adev)
{
	switch (adev->asic_type) {
	case CHIP_VEGA20:
		adev->mmhub_funcs = &mmhub_v1_0_funcs;
		break;
	default:
		break;
	}
}

A
Alex Xie 已提交
675 676 677 678
static int gmc_v9_0_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

679
	gmc_v9_0_set_gmc_funcs(adev);
A
Alex Xie 已提交
680
	gmc_v9_0_set_irq_funcs(adev);
681
	gmc_v9_0_set_umc_funcs(adev);
682
	gmc_v9_0_set_mmhub_funcs(adev);
A
Alex Xie 已提交
683

684 685 686
	adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
	adev->gmc.shared_aperture_end =
		adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
687
	adev->gmc.private_aperture_start = 0x1000000000000000ULL;
688 689
	adev->gmc.private_aperture_end =
		adev->gmc.private_aperture_start + (4ULL << 30) - 1;
690

A
Alex Xie 已提交
691 692 693
	return 0;
}

694 695 696 697 698 699 700 701 702 703 704 705 706
static bool gmc_v9_0_keep_stolen_memory(struct amdgpu_device *adev)
{

	/*
	 * TODO:
	 * Currently there is a bug where some memory client outside
	 * of the driver writes to first 8M of VRAM on S3 resume,
	 * this overrides GART which by default gets placed in first 8M and
	 * causes VM_FAULTS once GTT is accessed.
	 * Keep the stolen memory reservation until the while this is not solved.
	 * Also check code in gmc_v9_0_get_vbios_fb_size and gmc_v9_0_late_init
	 */
	switch (adev->asic_type) {
707
	case CHIP_VEGA10:
708
	case CHIP_RAVEN:
709
	case CHIP_ARCTURUS:
710
	case CHIP_RENOIR:
711
		return true;
712 713 714
	case CHIP_VEGA12:
	case CHIP_VEGA20:
	default:
715
		return false;
716 717 718
	}
}

719
static int gmc_v9_0_allocate_vm_inv_eng(struct amdgpu_device *adev)
A
Alex Xie 已提交
720
{
721 722
	struct amdgpu_ring *ring;
	unsigned vm_inv_engs[AMDGPU_MAX_VMHUBS] =
723 724
		{GFXHUB_FREE_VM_INV_ENGS_BITMAP, MMHUB_FREE_VM_INV_ENGS_BITMAP,
		GFXHUB_FREE_VM_INV_ENGS_BITMAP};
725
	unsigned i;
726
	unsigned vmhub, inv_eng;
727

728 729 730
	for (i = 0; i < adev->num_rings; ++i) {
		ring = adev->rings[i];
		vmhub = ring->funcs->vmhub;
731

732 733 734 735 736 737 738 739
		inv_eng = ffs(vm_inv_engs[vmhub]);
		if (!inv_eng) {
			dev_err(adev->dev, "no VM inv eng for ring %s\n",
				ring->name);
			return -EINVAL;
		}

		ring->vm_inv_eng = inv_eng - 1;
740
		vm_inv_engs[vmhub] &= ~(1 << ring->vm_inv_eng);
741

742 743
		dev_info(adev->dev, "ring %s uses VM inv eng %u on hub %u\n",
			 ring->name, ring->vm_inv_eng, ring->funcs->vmhub);
744 745
	}

746 747 748
	return 0;
}

749 750
static int gmc_v9_0_ecc_ras_block_late_init(void *handle,
			struct ras_fs_if *fs_info, struct ras_common_if *ras_block)
751 752
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
753
	struct ras_common_if **ras_if = NULL;
X
xinhui pan 已提交
754 755 756
	struct ras_ih_if ih_info = {
		.cb = gmc_v9_0_process_ras_data_cb,
	};
757 758
	int r;

759 760 761 762 763 764 765 766 767
	if (ras_block->block == AMDGPU_RAS_BLOCK__UMC)
		ras_if = &adev->gmc.umc_ras_if;
	else if (ras_block->block == AMDGPU_RAS_BLOCK__MMHUB)
		ras_if = &adev->gmc.mmhub_ras_if;
	else
		BUG();

	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
X
xinhui pan 已提交
768 769
		return 0;
	}
770

X
xinhui pan 已提交
771
	/* handle resume path. */
X
xinhui pan 已提交
772 773 774 775 776 777 778 779 780 781
	if (*ras_if) {
		/* resend ras TA enable cmd during resume.
		 * prepare to handle failure.
		 */
		ih_info.head = **ras_if;
		r = amdgpu_ras_feature_enable_on_boot(adev, *ras_if, 1);
		if (r) {
			if (r == -EAGAIN) {
				/* request a gpu reset. will run again. */
				amdgpu_ras_request_reset_on_boot(adev,
782
						ras_block->block);
X
xinhui pan 已提交
783 784 785 786 787 788
				return 0;
			}
			/* fail to enable ras, cleanup all. */
			goto irq;
		}
		/* enable successfully. continue. */
X
xinhui pan 已提交
789
		goto resume;
X
xinhui pan 已提交
790
	}
X
xinhui pan 已提交
791 792 793 794 795

	*ras_if = kmalloc(sizeof(**ras_if), GFP_KERNEL);
	if (!*ras_if)
		return -ENOMEM;

796
	**ras_if = *ras_block;
X
xinhui pan 已提交
797

798
	r = amdgpu_ras_feature_enable_on_boot(adev, *ras_if, 1);
799 800 801
	if (r) {
		if (r == -EAGAIN) {
			amdgpu_ras_request_reset_on_boot(adev,
802
					ras_block->block);
803 804
			r = 0;
		}
X
xinhui pan 已提交
805
		goto feature;
806
	}
X
xinhui pan 已提交
807 808

	ih_info.head = **ras_if;
809
	fs_info->head = **ras_if;
X
xinhui pan 已提交
810

811 812 813 814 815
	if (ras_block->block == AMDGPU_RAS_BLOCK__UMC) {
		r = amdgpu_ras_interrupt_add_handler(adev, &ih_info);
		if (r)
			goto interrupt;
	}
X
xinhui pan 已提交
816

817
	amdgpu_ras_debugfs_create(adev, fs_info);
X
xinhui pan 已提交
818

819
	r = amdgpu_ras_sysfs_create(adev, fs_info);
X
xinhui pan 已提交
820 821
	if (r)
		goto sysfs;
X
xinhui pan 已提交
822
resume:
823 824 825 826 827
	if (ras_block->block == AMDGPU_RAS_BLOCK__UMC) {
		r = amdgpu_irq_get(adev, &adev->gmc.ecc_irq, 0);
		if (r)
			goto irq;
	}
X
xinhui pan 已提交
828 829 830 831 832 833

	return 0;
irq:
	amdgpu_ras_sysfs_remove(adev, *ras_if);
sysfs:
	amdgpu_ras_debugfs_remove(adev, *ras_if);
834 835
	if (ras_block->block == AMDGPU_RAS_BLOCK__UMC)
		amdgpu_ras_interrupt_remove_handler(adev, &ih_info);
X
xinhui pan 已提交
836 837 838 839 840
interrupt:
	amdgpu_ras_feature_enable(adev, *ras_if, 0);
feature:
	kfree(*ras_if);
	*ras_if = NULL;
841
	return r;
X
xinhui pan 已提交
842 843
}

844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
static int gmc_v9_0_ecc_late_init(void *handle)
{
	int r;

	struct ras_fs_if umc_fs_info = {
		.sysfs_name = "umc_err_count",
		.debugfs_name = "umc_err_inject",
	};
	struct ras_common_if umc_ras_block = {
		.block = AMDGPU_RAS_BLOCK__UMC,
		.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE,
		.sub_block_index = 0,
		.name = "umc",
	};
	struct ras_fs_if mmhub_fs_info = {
		.sysfs_name = "mmhub_err_count",
		.debugfs_name = "mmhub_err_inject",
	};
	struct ras_common_if mmhub_ras_block = {
		.block = AMDGPU_RAS_BLOCK__MMHUB,
		.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE,
		.sub_block_index = 0,
		.name = "mmhub",
	};

	r = gmc_v9_0_ecc_ras_block_late_init(handle,
			&umc_fs_info, &umc_ras_block);
	if (r)
		return r;

	r = gmc_v9_0_ecc_ras_block_late_init(handle,
			&mmhub_fs_info, &mmhub_ras_block);
	return r;
}
X
xinhui pan 已提交
878

879 880 881
static int gmc_v9_0_late_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
882
	bool r;
883 884 885 886 887 888 889

	if (!gmc_v9_0_keep_stolen_memory(adev))
		amdgpu_bo_late_init(adev);

	r = gmc_v9_0_allocate_vm_inv_eng(adev);
	if (r)
		return r;
890 891 892 893 894 895 896 897 898 899 900 901 902
	/* Check if ecc is available */
	if (!amdgpu_sriov_vf(adev)) {
		switch (adev->asic_type) {
		case CHIP_VEGA10:
		case CHIP_VEGA20:
			r = amdgpu_atomfirmware_mem_ecc_supported(adev);
			if (!r) {
				DRM_INFO("ECC is not present.\n");
				if (adev->df_funcs->enable_ecc_force_par_wr_rmw)
					adev->df_funcs->enable_ecc_force_par_wr_rmw(adev, false);
			} else {
				DRM_INFO("ECC is active.\n");
			}
903

904 905 906 907 908 909 910 911 912
			r = amdgpu_atomfirmware_sram_ecc_supported(adev);
			if (!r) {
				DRM_INFO("SRAM ECC is not present.\n");
			} else {
				DRM_INFO("SRAM ECC is active.\n");
			}
			break;
		default:
			break;
913
		}
914 915
	}

X
xinhui pan 已提交
916 917 918 919
	r = gmc_v9_0_ecc_late_init(handle);
	if (r)
		return r;

920
	return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
A
Alex Xie 已提交
921 922 923
}

static void gmc_v9_0_vram_gtt_location(struct amdgpu_device *adev,
924
					struct amdgpu_gmc *mc)
A
Alex Xie 已提交
925
{
926
	u64 base = 0;
927 928 929 930 931 932

	if (adev->asic_type == CHIP_ARCTURUS)
		base = mmhub_v9_4_get_fb_location(adev);
	else if (!amdgpu_sriov_vf(adev))
		base = mmhub_v1_0_get_fb_location(adev);

933 934
	/* add the xgmi offset of the physical node */
	base += adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
935
	amdgpu_gmc_vram_location(adev, mc, base);
936
	amdgpu_gmc_gart_location(adev, mc);
F
Frank.Min 已提交
937
	amdgpu_gmc_agp_location(adev, mc);
938
	/* base offset of vram pages */
939
	adev->vm_manager.vram_base_offset = gfxhub_v1_0_get_mc_fb_offset(adev);
940 941 942 943

	/* XXX: add the xgmi offset of the physical node? */
	adev->vm_manager.vram_base_offset +=
		adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
A
Alex Xie 已提交
944 945 946 947 948 949 950 951 952 953 954 955 956 957
}

/**
 * gmc_v9_0_mc_init - initialize the memory controller driver params
 *
 * @adev: amdgpu_device pointer
 *
 * Look up the amount of vram, vram width, and decide how to place
 * vram and gart within the GPU's physical address space.
 * Returns 0 for success.
 */
static int gmc_v9_0_mc_init(struct amdgpu_device *adev)
{
	int chansize, numchan;
958
	int r;
A
Alex Xie 已提交
959

960 961 962 963 964 965 966
	if (amdgpu_sriov_vf(adev)) {
		/* For Vega10 SR-IOV, vram_width can't be read from ATOM as RAVEN,
		 * and DF related registers is not readable, seems hardcord is the
		 * only way to set the correct vram_width
		 */
		adev->gmc.vram_width = 2048;
	} else if (amdgpu_emu_mode != 1) {
967
		adev->gmc.vram_width = amdgpu_atomfirmware_get_vram_width(adev);
968 969
	}

970
	if (!adev->gmc.vram_width) {
971
		/* hbm memory channel size */
972 973 974 975
		if (adev->flags & AMD_IS_APU)
			chansize = 64;
		else
			chansize = 128;
976

977
		numchan = adev->df_funcs->get_hbm_channel_number(adev);
978
		adev->gmc.vram_width = numchan * chansize;
A
Alex Xie 已提交
979 980 981
	}

	/* size in MB on si */
982
	adev->gmc.mc_vram_size =
983
		adev->nbio_funcs->get_memsize(adev) * 1024ULL * 1024ULL;
984
	adev->gmc.real_vram_size = adev->gmc.mc_vram_size;
985 986 987 988 989 990

	if (!(adev->flags & AMD_IS_APU)) {
		r = amdgpu_device_resize_fb_bar(adev);
		if (r)
			return r;
	}
991 992
	adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
	adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
A
Alex Xie 已提交
993

994 995 996 997 998 999
#ifdef CONFIG_X86_64
	if (adev->flags & AMD_IS_APU) {
		adev->gmc.aper_base = gfxhub_v1_0_get_mc_fb_offset(adev);
		adev->gmc.aper_size = adev->gmc.real_vram_size;
	}
#endif
A
Alex Xie 已提交
1000
	/* In case the PCI BAR is larger than the actual amount of vram */
1001 1002 1003
	adev->gmc.visible_vram_size = adev->gmc.aper_size;
	if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
		adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
A
Alex Xie 已提交
1004

1005 1006 1007 1008
	/* set the gart size */
	if (amdgpu_gart_size == -1) {
		switch (adev->asic_type) {
		case CHIP_VEGA10:  /* all engines support GPUVM */
1009
		case CHIP_VEGA12:  /* all engines support GPUVM */
F
Feifei Xu 已提交
1010
		case CHIP_VEGA20:
1011
		case CHIP_ARCTURUS:
1012
		default:
1013
			adev->gmc.gart_size = 512ULL << 20;
1014 1015
			break;
		case CHIP_RAVEN:   /* DCE SG support */
1016
		case CHIP_RENOIR:
1017
			adev->gmc.gart_size = 1024ULL << 20;
1018 1019 1020
			break;
		}
	} else {
1021
		adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
1022 1023
	}

1024
	gmc_v9_0_vram_gtt_location(adev, &adev->gmc);
A
Alex Xie 已提交
1025 1026 1027 1028 1029 1030 1031 1032

	return 0;
}

static int gmc_v9_0_gart_init(struct amdgpu_device *adev)
{
	int r;

1033
	if (adev->gart.bo) {
A
Alex Xie 已提交
1034 1035 1036 1037 1038 1039 1040 1041
		WARN(1, "VEGA10 PCIE GART already initialized\n");
		return 0;
	}
	/* Initialize common gart structure */
	r = amdgpu_gart_init(adev);
	if (r)
		return r;
	adev->gart.table_size = adev->gart.num_gpu_pages * 8;
1042
	adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE_VG10(MTYPE_UC) |
A
Alex Xie 已提交
1043 1044 1045 1046
				 AMDGPU_PTE_EXECUTABLE;
	return amdgpu_gart_table_vram_alloc(adev);
}

1047 1048
static unsigned gmc_v9_0_get_vbios_fb_size(struct amdgpu_device *adev)
{
1049
	u32 d1vga_control;
1050 1051
	unsigned size;

1052 1053 1054 1055
	/*
	 * TODO Remove once GART corruption is resolved
	 * Check related code in gmc_v9_0_sw_fini
	 * */
1056 1057
	if (gmc_v9_0_keep_stolen_memory(adev))
		return 9 * 1024 * 1024;
1058

1059
	d1vga_control = RREG32_SOC15(DCE, 0, mmD1VGA_CONTROL);
1060 1061 1062 1063 1064 1065 1066
	if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
		size = 9 * 1024 * 1024; /* reserve 8MB for vga emulator and 1 MB for FB */
	} else {
		u32 viewport;

		switch (adev->asic_type) {
		case CHIP_RAVEN:
1067
		case CHIP_RENOIR:
1068 1069 1070 1071 1072 1073 1074 1075 1076
			viewport = RREG32_SOC15(DCE, 0, mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION);
			size = (REG_GET_FIELD(viewport,
					      HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_HEIGHT) *
				REG_GET_FIELD(viewport,
					      HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_WIDTH) *
				4);
			break;
		case CHIP_VEGA10:
		case CHIP_VEGA12:
1077
		case CHIP_VEGA20:
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
		default:
			viewport = RREG32_SOC15(DCE, 0, mmSCL0_VIEWPORT_SIZE);
			size = (REG_GET_FIELD(viewport, SCL0_VIEWPORT_SIZE, VIEWPORT_HEIGHT) *
				REG_GET_FIELD(viewport, SCL0_VIEWPORT_SIZE, VIEWPORT_WIDTH) *
				4);
			break;
		}
	}
	/* return 0 if the pre-OS buffer uses up most of vram */
	if ((adev->gmc.real_vram_size - size) < (8 * 1024 * 1024))
		return 0;
1089

1090 1091 1092
	return size;
}

A
Alex Xie 已提交
1093 1094 1095 1096 1097
static int gmc_v9_0_sw_init(void *handle)
{
	int r;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1098
	gfxhub_v1_0_init(adev);
1099 1100 1101 1102
	if (adev->asic_type == CHIP_ARCTURUS)
		mmhub_v9_4_init(adev);
	else
		mmhub_v1_0_init(adev);
1103

1104
	spin_lock_init(&adev->gmc.invalidate_lock);
A
Alex Xie 已提交
1105

1106
	adev->gmc.vram_type = amdgpu_atomfirmware_get_vram_type(adev);
1107 1108
	switch (adev->asic_type) {
	case CHIP_RAVEN:
1109 1110
		adev->num_vmhubs = 2;

1111
		if (adev->rev_id == 0x0 || adev->rev_id == 0x1) {
1112
			amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
1113 1114 1115
		} else {
			/* vm_size is 128TB + 512GB for legacy 3-level page support */
			amdgpu_vm_adjust_size(adev, 128 * 1024 + 512, 9, 2, 48);
1116
			adev->gmc.translate_further =
1117 1118
				adev->vm_manager.num_level > 1;
		}
1119 1120
		break;
	case CHIP_VEGA10:
1121
	case CHIP_VEGA12:
F
Feifei Xu 已提交
1122
	case CHIP_VEGA20:
1123
	case CHIP_RENOIR:
1124 1125
		adev->num_vmhubs = 2;

1126

1127 1128 1129 1130 1131
		/*
		 * To fulfill 4-level page support,
		 * vm size is 256TB (48bit), maximum size of Vega10,
		 * block size 512 (9bit)
		 */
1132 1133 1134 1135 1136
		/* sriov restrict max_pfn below AMDGPU_GMC_HOLE */
		if (amdgpu_sriov_vf(adev))
			amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 47);
		else
			amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
1137
		break;
1138
	case CHIP_ARCTURUS:
1139 1140
		adev->num_vmhubs = 3;

1141 1142 1143
		/* Keep the vm size same with Vega20 */
		amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
		break;
1144 1145
	default:
		break;
A
Alex Xie 已提交
1146 1147 1148
	}

	/* This interrupt is VMC page fault.*/
1149
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC, VMC_1_0__SRCID__VM_FAULT,
1150
				&adev->gmc.vm_fault);
1151 1152 1153
	if (r)
		return r;

1154 1155 1156 1157 1158 1159 1160
	if (adev->asic_type == CHIP_ARCTURUS) {
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC1, VMC_1_0__SRCID__VM_FAULT,
					&adev->gmc.vm_fault);
		if (r)
			return r;
	}

1161
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_UTCL2, UTCL2_1_0__SRCID__FAULT,
1162
				&adev->gmc.vm_fault);
A
Alex Xie 已提交
1163 1164 1165 1166

	if (r)
		return r;

X
xinhui pan 已提交
1167 1168 1169 1170 1171 1172
	/* interrupt sent to DF. */
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DF, 0,
			&adev->gmc.ecc_irq);
	if (r)
		return r;

A
Alex Xie 已提交
1173 1174 1175 1176
	/* Set the internal MC address mask
	 * This is the max address of the GPU's
	 * internal address space.
	 */
1177
	adev->gmc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
A
Alex Xie 已提交
1178

1179
	r = dma_set_mask_and_coherent(adev->dev, DMA_BIT_MASK(44));
A
Alex Xie 已提交
1180 1181
	if (r) {
		printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
1182
		return r;
A
Alex Xie 已提交
1183
	}
1184
	adev->need_swiotlb = drm_need_swiotlb(44);
A
Alex Xie 已提交
1185

1186
	if (adev->gmc.xgmi.supported) {
1187 1188 1189 1190 1191
		r = gfxhub_v1_1_get_xgmi_info(adev);
		if (r)
			return r;
	}

A
Alex Xie 已提交
1192 1193 1194 1195
	r = gmc_v9_0_mc_init(adev);
	if (r)
		return r;

1196 1197
	adev->gmc.stolen_size = gmc_v9_0_get_vbios_fb_size(adev);

A
Alex Xie 已提交
1198 1199 1200 1201 1202 1203 1204 1205 1206
	/* Memory manager */
	r = amdgpu_bo_init(adev);
	if (r)
		return r;

	r = gmc_v9_0_gart_init(adev);
	if (r)
		return r;

1207 1208 1209 1210 1211 1212
	/*
	 * number of VMs
	 * VMID 0 is reserved for System
	 * amdgpu graphics/compute will use VMIDs 1-7
	 * amdkfd will use VMIDs 8-15
	 */
1213 1214
	adev->vm_manager.id_mgr[AMDGPU_GFXHUB_0].num_ids = AMDGPU_NUM_OF_VMIDS;
	adev->vm_manager.id_mgr[AMDGPU_MMHUB_0].num_ids = AMDGPU_NUM_OF_VMIDS;
1215
	adev->vm_manager.id_mgr[AMDGPU_MMHUB_1].num_ids = AMDGPU_NUM_OF_VMIDS;
1216 1217 1218 1219

	amdgpu_vm_manager_init(adev);

	return 0;
A
Alex Xie 已提交
1220 1221 1222 1223 1224 1225
}

static int gmc_v9_0_sw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

X
xinhui pan 已提交
1226
	if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__UMC) &&
1227 1228
			adev->gmc.umc_ras_if) {
		struct ras_common_if *ras_if = adev->gmc.umc_ras_if;
X
xinhui pan 已提交
1229 1230 1231 1232
		struct ras_ih_if ih_info = {
			.head = *ras_if,
		};

1233
		/* remove fs first */
X
xinhui pan 已提交
1234 1235
		amdgpu_ras_debugfs_remove(adev, ras_if);
		amdgpu_ras_sysfs_remove(adev, ras_if);
1236
		/* remove the IH */
X
xinhui pan 已提交
1237 1238 1239 1240 1241
		amdgpu_ras_interrupt_remove_handler(adev, &ih_info);
		amdgpu_ras_feature_enable(adev, ras_if, 0);
		kfree(ras_if);
	}

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
	if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__MMHUB) &&
			adev->gmc.mmhub_ras_if) {
		struct ras_common_if *ras_if = adev->gmc.mmhub_ras_if;

		/* remove fs and disable ras feature */
		amdgpu_ras_debugfs_remove(adev, ras_if);
		amdgpu_ras_sysfs_remove(adev, ras_if);
		amdgpu_ras_feature_enable(adev, ras_if, 0);
		kfree(ras_if);
	}

1253
	amdgpu_gem_force_release(adev);
1254
	amdgpu_vm_manager_fini(adev);
1255

1256 1257
	if (gmc_v9_0_keep_stolen_memory(adev))
		amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
1258

1259
	amdgpu_gart_table_vram_free(adev);
A
Alex Xie 已提交
1260
	amdgpu_bo_fini(adev);
1261
	amdgpu_gart_fini(adev);
A
Alex Xie 已提交
1262 1263 1264 1265 1266 1267

	return 0;
}

static void gmc_v9_0_init_golden_registers(struct amdgpu_device *adev)
{
1268

A
Alex Xie 已提交
1269 1270
	switch (adev->asic_type) {
	case CHIP_VEGA10:
1271
		if (amdgpu_sriov_vf(adev))
1272 1273
			break;
		/* fall through */
F
Feifei Xu 已提交
1274
	case CHIP_VEGA20:
1275
		soc15_program_register_sequence(adev,
1276
						golden_settings_mmhub_1_0_0,
1277
						ARRAY_SIZE(golden_settings_mmhub_1_0_0));
1278
		soc15_program_register_sequence(adev,
1279
						golden_settings_athub_1_0_0,
1280
						ARRAY_SIZE(golden_settings_athub_1_0_0));
A
Alex Xie 已提交
1281
		break;
1282 1283
	case CHIP_VEGA12:
		break;
1284
	case CHIP_RAVEN:
1285
		/* TODO for renoir */
1286
		soc15_program_register_sequence(adev,
1287
						golden_settings_athub_1_0_0,
1288
						ARRAY_SIZE(golden_settings_athub_1_0_0));
1289
		break;
A
Alex Xie 已提交
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
	default:
		break;
	}
}

/**
 * gmc_v9_0_gart_enable - gart enable
 *
 * @adev: amdgpu_device pointer
 */
static int gmc_v9_0_gart_enable(struct amdgpu_device *adev)
{
1302
	int r, i;
A
Alex Xie 已提交
1303 1304 1305
	bool value;
	u32 tmp;

1306 1307 1308
	amdgpu_device_program_register_sequence(adev,
						golden_settings_vega10_hdp,
						ARRAY_SIZE(golden_settings_vega10_hdp));
A
Alex Xie 已提交
1309

1310
	if (adev->gart.bo == NULL) {
A
Alex Xie 已提交
1311 1312 1313
		dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
		return -EINVAL;
	}
1314 1315 1316
	r = amdgpu_gart_table_vram_pin(adev);
	if (r)
		return r;
A
Alex Xie 已提交
1317

1318 1319
	switch (adev->asic_type) {
	case CHIP_RAVEN:
1320
		/* TODO for renoir */
1321
		mmhub_v1_0_update_power_gating(adev, true);
1322 1323 1324 1325 1326
		break;
	default:
		break;
	}

A
Alex Xie 已提交
1327 1328 1329 1330
	r = gfxhub_v1_0_gart_enable(adev);
	if (r)
		return r;

1331 1332 1333 1334
	if (adev->asic_type == CHIP_ARCTURUS)
		r = mmhub_v9_4_gart_enable(adev);
	else
		r = mmhub_v1_0_gart_enable(adev);
A
Alex Xie 已提交
1335 1336 1337
	if (r)
		return r;

1338
	WREG32_FIELD15(HDP, 0, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 1);
A
Alex Xie 已提交
1339

1340 1341
	tmp = RREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL);
	WREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL, tmp);
A
Alex Xie 已提交
1342

1343 1344 1345
	WREG32_SOC15(HDP, 0, mmHDP_NONSURFACE_BASE, (adev->gmc.vram_start >> 8));
	WREG32_SOC15(HDP, 0, mmHDP_NONSURFACE_BASE_HI, (adev->gmc.vram_start >> 40));

1346
	/* After HDP is initialized, flush HDP.*/
1347
	adev->nbio_funcs->hdp_flush(adev, NULL);
1348

A
Alex Xie 已提交
1349 1350 1351 1352 1353 1354
	if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
		value = false;
	else
		value = true;

	gfxhub_v1_0_set_fault_enable_default(adev, value);
1355 1356 1357 1358
	if (adev->asic_type == CHIP_ARCTURUS)
		mmhub_v9_4_set_fault_enable_default(adev, value);
	else
		mmhub_v1_0_set_fault_enable_default(adev, value);
1359 1360 1361

	for (i = 0; i < adev->num_vmhubs; ++i)
		gmc_v9_0_flush_gpu_tlb(adev, 0, i, 0);
A
Alex Xie 已提交
1362 1363

	DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1364
		 (unsigned)(adev->gmc.gart_size >> 20),
1365
		 (unsigned long long)amdgpu_bo_gpu_offset(adev->gart.bo));
A
Alex Xie 已提交
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
	adev->gart.ready = true;
	return 0;
}

static int gmc_v9_0_hw_init(void *handle)
{
	int r;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	/* The sequence of these two function calls matters.*/
	gmc_v9_0_init_golden_registers(adev);

1378 1379
	if (adev->mode_info.num_crtc) {
		/* Lockout access through VGA aperture*/
1380
		WREG32_FIELD15(DCE, 0, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
1381 1382

		/* disable VGA render */
1383
		WREG32_FIELD15(DCE, 0, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
1384 1385
	}

A
Alex Xie 已提交
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
	r = gmc_v9_0_gart_enable(adev);

	return r;
}

/**
 * gmc_v9_0_gart_disable - gart disable
 *
 * @adev: amdgpu_device pointer
 *
 * This disables all VM page table.
 */
static void gmc_v9_0_gart_disable(struct amdgpu_device *adev)
{
	gfxhub_v1_0_gart_disable(adev);
1401 1402 1403 1404
	if (adev->asic_type == CHIP_ARCTURUS)
		mmhub_v9_4_gart_disable(adev);
	else
		mmhub_v1_0_gart_disable(adev);
1405
	amdgpu_gart_table_vram_unpin(adev);
A
Alex Xie 已提交
1406 1407 1408 1409 1410 1411
}

static int gmc_v9_0_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1412 1413 1414 1415 1416 1417
	if (amdgpu_sriov_vf(adev)) {
		/* full access mode, so don't touch any GMC register */
		DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
		return 0;
	}

X
xinhui pan 已提交
1418
	amdgpu_irq_put(adev, &adev->gmc.ecc_irq, 0);
1419
	amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
A
Alex Xie 已提交
1420 1421 1422 1423 1424 1425 1426 1427 1428
	gmc_v9_0_gart_disable(adev);

	return 0;
}

static int gmc_v9_0_suspend(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1429
	return gmc_v9_0_hw_fini(adev);
A
Alex Xie 已提交
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
}

static int gmc_v9_0_resume(void *handle)
{
	int r;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	r = gmc_v9_0_hw_init(adev);
	if (r)
		return r;

1441
	amdgpu_vmid_reset_all(adev);
A
Alex Xie 已提交
1442

1443
	return 0;
A
Alex Xie 已提交
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
}

static bool gmc_v9_0_is_idle(void *handle)
{
	/* MC is always ready in GMC v9.*/
	return true;
}

static int gmc_v9_0_wait_for_idle(void *handle)
{
	/* There is no need to wait for MC idle in GMC v9.*/
	return 0;
}

static int gmc_v9_0_soft_reset(void *handle)
{
	/* XXX for emulation.*/
	return 0;
}

static int gmc_v9_0_set_clockgating_state(void *handle,
					enum amd_clockgating_state state)
{
1467 1468
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1469
	if (adev->asic_type == CHIP_ARCTURUS)
1470 1471 1472
		mmhub_v9_4_set_clockgating(adev, state);
	else
		mmhub_v1_0_set_clockgating(adev, state);
1473 1474 1475 1476

	athub_v1_0_set_clockgating(adev, state);

	return 0;
A
Alex Xie 已提交
1477 1478
}

1479 1480 1481 1482
static void gmc_v9_0_get_clockgating_state(void *handle, u32 *flags)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1483
	if (adev->asic_type == CHIP_ARCTURUS)
1484 1485 1486
		mmhub_v9_4_get_clockgating(adev, flags);
	else
		mmhub_v1_0_get_clockgating(adev, flags);
1487 1488

	athub_v1_0_get_clockgating(adev, flags);
1489 1490
}

A
Alex Xie 已提交
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
static int gmc_v9_0_set_powergating_state(void *handle,
					enum amd_powergating_state state)
{
	return 0;
}

const struct amd_ip_funcs gmc_v9_0_ip_funcs = {
	.name = "gmc_v9_0",
	.early_init = gmc_v9_0_early_init,
	.late_init = gmc_v9_0_late_init,
	.sw_init = gmc_v9_0_sw_init,
	.sw_fini = gmc_v9_0_sw_fini,
	.hw_init = gmc_v9_0_hw_init,
	.hw_fini = gmc_v9_0_hw_fini,
	.suspend = gmc_v9_0_suspend,
	.resume = gmc_v9_0_resume,
	.is_idle = gmc_v9_0_is_idle,
	.wait_for_idle = gmc_v9_0_wait_for_idle,
	.soft_reset = gmc_v9_0_soft_reset,
	.set_clockgating_state = gmc_v9_0_set_clockgating_state,
	.set_powergating_state = gmc_v9_0_set_powergating_state,
1512
	.get_clockgating_state = gmc_v9_0_get_clockgating_state,
A
Alex Xie 已提交
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
};

const struct amdgpu_ip_block_version gmc_v9_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_GMC,
	.major = 9,
	.minor = 0,
	.rev = 0,
	.funcs = &gmc_v9_0_ip_funcs,
};