gmc_v9_0.c 36.2 KB
Newer Older
A
Alex Xie 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */
23

A
Alex Xie 已提交
24
#include <linux/firmware.h>
25 26
#include <linux/pci.h>

27
#include <drm/drm_cache.h>
28

A
Alex Xie 已提交
29 30
#include "amdgpu.h"
#include "gmc_v9_0.h"
31
#include "amdgpu_atomfirmware.h"
32
#include "amdgpu_gem.h"
A
Alex Xie 已提交
33

34 35
#include "hdp/hdp_4_0_offset.h"
#include "hdp/hdp_4_0_sh_mask.h"
36
#include "gc/gc_9_0_sh_mask.h"
37 38
#include "dce/dce_12_0_offset.h"
#include "dce/dce_12_0_sh_mask.h"
39
#include "vega10_enum.h"
40
#include "mmhub/mmhub_1_0_offset.h"
41
#include "athub/athub_1_0_offset.h"
42
#include "oss/osssys_4_0_offset.h"
A
Alex Xie 已提交
43

44
#include "soc15.h"
A
Alex Xie 已提交
45
#include "soc15_common.h"
46
#include "umc/umc_6_0_sh_mask.h"
A
Alex Xie 已提交
47 48 49

#include "gfxhub_v1_0.h"
#include "mmhub_v1_0.h"
50
#include "gfxhub_v1_1.h"
51
#include "mmhub_v9_4.h"
A
Alex Xie 已提交
52

53 54
#include "ivsrcid/vmc/irqsrcs_vmc_1_0.h"

X
xinhui pan 已提交
55 56
#include "amdgpu_ras.h"

57 58 59 60 61 62 63 64
/* add these here since we already include dce12 headers and these are for DCN */
#define mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION                                                          0x055d
#define mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION_BASE_IDX                                                 2
#define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_WIDTH__SHIFT                                        0x0
#define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_HEIGHT__SHIFT                                       0x10
#define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_WIDTH_MASK                                          0x00003FFFL
#define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_HEIGHT_MASK                                         0x3FFF0000L

A
Alex Xie 已提交
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
/* XXX Move this macro to VEGA10 header file, which is like vid.h for VI.*/
#define AMDGPU_NUM_OF_VMIDS			8

static const u32 golden_settings_vega10_hdp[] =
{
	0xf64, 0x0fffffff, 0x00000000,
	0xf65, 0x0fffffff, 0x00000000,
	0xf66, 0x0fffffff, 0x00000000,
	0xf67, 0x0fffffff, 0x00000000,
	0xf68, 0x0fffffff, 0x00000000,
	0xf6a, 0x0fffffff, 0x00000000,
	0xf6b, 0x0fffffff, 0x00000000,
	0xf6c, 0x0fffffff, 0x00000000,
	0xf6d, 0x0fffffff, 0x00000000,
	0xf6e, 0x0fffffff, 0x00000000,
};

82
static const struct soc15_reg_golden golden_settings_mmhub_1_0_0[] =
83
{
84 85
	SOC15_REG_GOLDEN_VALUE(MMHUB, 0, mmDAGB1_WRCLI2, 0x00000007, 0xfe5fe0fa),
	SOC15_REG_GOLDEN_VALUE(MMHUB, 0, mmMMEA1_DRAM_WR_CLI2GRP_MAP0, 0x00000030, 0x55555565)
86 87
};

88
static const struct soc15_reg_golden golden_settings_athub_1_0_0[] =
89
{
90 91
	SOC15_REG_GOLDEN_VALUE(ATHUB, 0, mmRPB_ARB_CNTL, 0x0000ff00, 0x00000800),
	SOC15_REG_GOLDEN_VALUE(ATHUB, 0, mmRPB_ARB_CNTL2, 0x00ff00ff, 0x00080008)
92 93
};

X
xinhui pan 已提交
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
static const uint32_t ecc_umc_mcumc_ctrl_addrs[] = {
	(0x000143c0 + 0x00000000),
	(0x000143c0 + 0x00000800),
	(0x000143c0 + 0x00001000),
	(0x000143c0 + 0x00001800),
	(0x000543c0 + 0x00000000),
	(0x000543c0 + 0x00000800),
	(0x000543c0 + 0x00001000),
	(0x000543c0 + 0x00001800),
	(0x000943c0 + 0x00000000),
	(0x000943c0 + 0x00000800),
	(0x000943c0 + 0x00001000),
	(0x000943c0 + 0x00001800),
	(0x000d43c0 + 0x00000000),
	(0x000d43c0 + 0x00000800),
	(0x000d43c0 + 0x00001000),
	(0x000d43c0 + 0x00001800),
	(0x001143c0 + 0x00000000),
	(0x001143c0 + 0x00000800),
	(0x001143c0 + 0x00001000),
	(0x001143c0 + 0x00001800),
	(0x001543c0 + 0x00000000),
	(0x001543c0 + 0x00000800),
	(0x001543c0 + 0x00001000),
	(0x001543c0 + 0x00001800),
	(0x001943c0 + 0x00000000),
	(0x001943c0 + 0x00000800),
	(0x001943c0 + 0x00001000),
	(0x001943c0 + 0x00001800),
	(0x001d43c0 + 0x00000000),
	(0x001d43c0 + 0x00000800),
	(0x001d43c0 + 0x00001000),
	(0x001d43c0 + 0x00001800),
127 128
};

X
xinhui pan 已提交
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
static const uint32_t ecc_umc_mcumc_ctrl_mask_addrs[] = {
	(0x000143e0 + 0x00000000),
	(0x000143e0 + 0x00000800),
	(0x000143e0 + 0x00001000),
	(0x000143e0 + 0x00001800),
	(0x000543e0 + 0x00000000),
	(0x000543e0 + 0x00000800),
	(0x000543e0 + 0x00001000),
	(0x000543e0 + 0x00001800),
	(0x000943e0 + 0x00000000),
	(0x000943e0 + 0x00000800),
	(0x000943e0 + 0x00001000),
	(0x000943e0 + 0x00001800),
	(0x000d43e0 + 0x00000000),
	(0x000d43e0 + 0x00000800),
	(0x000d43e0 + 0x00001000),
	(0x000d43e0 + 0x00001800),
	(0x001143e0 + 0x00000000),
	(0x001143e0 + 0x00000800),
	(0x001143e0 + 0x00001000),
	(0x001143e0 + 0x00001800),
	(0x001543e0 + 0x00000000),
	(0x001543e0 + 0x00000800),
	(0x001543e0 + 0x00001000),
	(0x001543e0 + 0x00001800),
	(0x001943e0 + 0x00000000),
	(0x001943e0 + 0x00000800),
	(0x001943e0 + 0x00001000),
	(0x001943e0 + 0x00001800),
	(0x001d43e0 + 0x00000000),
	(0x001d43e0 + 0x00000800),
	(0x001d43e0 + 0x00001000),
	(0x001d43e0 + 0x00001800),
162 163
};

X
xinhui pan 已提交
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
static const uint32_t ecc_umc_mcumc_status_addrs[] = {
	(0x000143c2 + 0x00000000),
	(0x000143c2 + 0x00000800),
	(0x000143c2 + 0x00001000),
	(0x000143c2 + 0x00001800),
	(0x000543c2 + 0x00000000),
	(0x000543c2 + 0x00000800),
	(0x000543c2 + 0x00001000),
	(0x000543c2 + 0x00001800),
	(0x000943c2 + 0x00000000),
	(0x000943c2 + 0x00000800),
	(0x000943c2 + 0x00001000),
	(0x000943c2 + 0x00001800),
	(0x000d43c2 + 0x00000000),
	(0x000d43c2 + 0x00000800),
	(0x000d43c2 + 0x00001000),
	(0x000d43c2 + 0x00001800),
	(0x001143c2 + 0x00000000),
	(0x001143c2 + 0x00000800),
	(0x001143c2 + 0x00001000),
	(0x001143c2 + 0x00001800),
	(0x001543c2 + 0x00000000),
	(0x001543c2 + 0x00000800),
	(0x001543c2 + 0x00001000),
	(0x001543c2 + 0x00001800),
	(0x001943c2 + 0x00000000),
	(0x001943c2 + 0x00000800),
	(0x001943c2 + 0x00001000),
	(0x001943c2 + 0x00001800),
	(0x001d43c2 + 0x00000000),
	(0x001d43c2 + 0x00000800),
	(0x001d43c2 + 0x00001000),
	(0x001d43c2 + 0x00001800),
197 198
};

X
xinhui pan 已提交
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
static int gmc_v9_0_ecc_interrupt_state(struct amdgpu_device *adev,
		struct amdgpu_irq_src *src,
		unsigned type,
		enum amdgpu_interrupt_state state)
{
	u32 bits, i, tmp, reg;

	bits = 0x7f;

	switch (state) {
	case AMDGPU_IRQ_STATE_DISABLE:
		for (i = 0; i < ARRAY_SIZE(ecc_umc_mcumc_ctrl_addrs); i++) {
			reg = ecc_umc_mcumc_ctrl_addrs[i];
			tmp = RREG32(reg);
			tmp &= ~bits;
			WREG32(reg, tmp);
		}
		for (i = 0; i < ARRAY_SIZE(ecc_umc_mcumc_ctrl_mask_addrs); i++) {
			reg = ecc_umc_mcumc_ctrl_mask_addrs[i];
			tmp = RREG32(reg);
			tmp &= ~bits;
			WREG32(reg, tmp);
		}
		break;
	case AMDGPU_IRQ_STATE_ENABLE:
		for (i = 0; i < ARRAY_SIZE(ecc_umc_mcumc_ctrl_addrs); i++) {
			reg = ecc_umc_mcumc_ctrl_addrs[i];
			tmp = RREG32(reg);
			tmp |= bits;
			WREG32(reg, tmp);
		}
		for (i = 0; i < ARRAY_SIZE(ecc_umc_mcumc_ctrl_mask_addrs); i++) {
			reg = ecc_umc_mcumc_ctrl_mask_addrs[i];
			tmp = RREG32(reg);
			tmp |= bits;
			WREG32(reg, tmp);
		}
		break;
	default:
		break;
	}

	return 0;
}

static int gmc_v9_0_process_ras_data_cb(struct amdgpu_device *adev,
		struct amdgpu_iv_entry *entry)
{
247
	kgd2kfd_set_sram_ecc_flag(adev->kfd.dev);
X
xinhui pan 已提交
248 249 250 251 252 253 254 255
	amdgpu_ras_reset_gpu(adev, 0);
	return AMDGPU_RAS_UE;
}

static int gmc_v9_0_process_ecc_irq(struct amdgpu_device *adev,
		struct amdgpu_irq_src *source,
		struct amdgpu_iv_entry *entry)
{
256
	struct ras_common_if *ras_if = adev->gmc.ras_if;
X
xinhui pan 已提交
257 258 259
	struct ras_dispatch_if ih_data = {
		.entry = entry,
	};
260 261 262 263 264 265

	if (!ras_if)
		return 0;

	ih_data.head = *ras_if;

X
xinhui pan 已提交
266 267 268 269
	amdgpu_ras_interrupt_dispatch(adev, &ih_data);
	return 0;
}

A
Alex Xie 已提交
270 271 272 273 274 275
static int gmc_v9_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
					struct amdgpu_irq_src *src,
					unsigned type,
					enum amdgpu_interrupt_state state)
{
	struct amdgpu_vmhub *hub;
276
	u32 tmp, reg, bits, i, j;
A
Alex Xie 已提交
277

278 279 280 281 282 283 284 285
	bits = VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
		VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
		VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
		VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
		VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
		VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
		VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK;

A
Alex Xie 已提交
286 287
	switch (state) {
	case AMDGPU_IRQ_STATE_DISABLE:
288
		for (j = 0; j < adev->num_vmhubs; j++) {
289 290 291 292 293 294 295
			hub = &adev->vmhub[j];
			for (i = 0; i < 16; i++) {
				reg = hub->vm_context0_cntl + i;
				tmp = RREG32(reg);
				tmp &= ~bits;
				WREG32(reg, tmp);
			}
A
Alex Xie 已提交
296 297 298
		}
		break;
	case AMDGPU_IRQ_STATE_ENABLE:
299
		for (j = 0; j < adev->num_vmhubs; j++) {
300 301 302 303 304 305 306
			hub = &adev->vmhub[j];
			for (i = 0; i < 16; i++) {
				reg = hub->vm_context0_cntl + i;
				tmp = RREG32(reg);
				tmp |= bits;
				WREG32(reg, tmp);
			}
A
Alex Xie 已提交
307 308 309 310 311 312 313 314 315 316 317 318
		}
	default:
		break;
	}

	return 0;
}

static int gmc_v9_0_process_interrupt(struct amdgpu_device *adev,
				struct amdgpu_irq_src *source,
				struct amdgpu_iv_entry *entry)
{
319
	struct amdgpu_vmhub *hub;
320
	bool retry_fault = !!(entry->src_data[1] & 0x80);
321
	uint32_t status = 0;
A
Alex Xie 已提交
322
	u64 addr;
323
	char hub_name[10];
A
Alex Xie 已提交
324 325 326 327

	addr = (u64)entry->src_data[0] << 12;
	addr |= ((u64)entry->src_data[1] & 0xf) << 44;

328 329
	if (retry_fault && amdgpu_gmc_filter_faults(adev, addr, entry->pasid,
						    entry->timestamp))
330 331
		return 1; /* This also prevents sending it to KFD */

332 333 334 335 336 337 338 339 340 341 342
	if (entry->client_id == SOC15_IH_CLIENTID_VMC) {
		snprintf(hub_name, sizeof(hub_name), "mmhub0");
		hub = &adev->vmhub[AMDGPU_MMHUB_0];
	} else if (entry->client_id == SOC15_IH_CLIENTID_VMC1) {
		snprintf(hub_name, sizeof(hub_name), "mmhub1");
		hub = &adev->vmhub[AMDGPU_MMHUB_1];
	} else {
		snprintf(hub_name, sizeof(hub_name), "gfxhub0");
		hub = &adev->vmhub[AMDGPU_GFXHUB_0];
	}

343
	/* If it's the first fault for this address, process it normally */
344
	if (!amdgpu_sriov_vf(adev)) {
345 346
		status = RREG32(hub->vm_l2_pro_fault_status);
		WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
347
	}
A
Alex Xie 已提交
348

349
	if (printk_ratelimit()) {
350
		struct amdgpu_task_info task_info;
351

352
		memset(&task_info, 0, sizeof(struct amdgpu_task_info));
353 354
		amdgpu_vm_get_task_info(adev, entry->pasid, &task_info);

355
		dev_err(adev->dev,
356 357
			"[%s] %s page fault (src_id:%u ring:%u vmid:%u "
			"pasid:%u, for process %s pid %d thread %s pid %d)\n",
358
			hub_name, retry_fault ? "retry" : "no-retry",
359
			entry->src_id, entry->ring_id, entry->vmid,
360 361
			entry->pasid, task_info.process_name, task_info.tgid,
			task_info.task_name, task_info.pid);
362
		dev_err(adev->dev, "  in page starting at address 0x%016llx from %d\n",
363 364 365 366 367
			addr, entry->client_id);
		if (!amdgpu_sriov_vf(adev))
			dev_err(adev->dev,
				"VM_L2_PROTECTION_FAULT_STATUS:0x%08X\n",
				status);
368
	}
A
Alex Xie 已提交
369 370 371 372 373 374 375 376 377

	return 0;
}

static const struct amdgpu_irq_src_funcs gmc_v9_0_irq_funcs = {
	.set = gmc_v9_0_vm_fault_interrupt_state,
	.process = gmc_v9_0_process_interrupt,
};

X
xinhui pan 已提交
378 379 380 381 382 383

static const struct amdgpu_irq_src_funcs gmc_v9_0_ecc_funcs = {
	.set = gmc_v9_0_ecc_interrupt_state,
	.process = gmc_v9_0_process_ecc_irq,
};

A
Alex Xie 已提交
384 385
static void gmc_v9_0_set_irq_funcs(struct amdgpu_device *adev)
{
386 387
	adev->gmc.vm_fault.num_types = 1;
	adev->gmc.vm_fault.funcs = &gmc_v9_0_irq_funcs;
X
xinhui pan 已提交
388 389 390

	adev->gmc.ecc_irq.num_types = 1;
	adev->gmc.ecc_irq.funcs = &gmc_v9_0_ecc_funcs;
A
Alex Xie 已提交
391 392
}

393 394
static uint32_t gmc_v9_0_get_invalidate_req(unsigned int vmid,
					uint32_t flush_type)
395 396 397 398
{
	u32 req = 0;

	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
399
			    PER_VMID_INVALIDATE_REQ, 1 << vmid);
400
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, flush_type);
401 402 403 404 405 406 407 408 409 410 411
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
			    CLEAR_PROTECTION_FAULT_STATUS_ADDR,	0);

	return req;
}

A
Alex Xie 已提交
412 413 414 415 416 417 418 419
/*
 * GART
 * VMID 0 is the physical GPU addresses as used by the kernel.
 * VMIDs 1-15 are used for userspace clients and are handled
 * by the amdgpu vm/hsa code.
 */

/**
420
 * gmc_v9_0_flush_gpu_tlb - tlb flush with certain type
A
Alex Xie 已提交
421 422 423
 *
 * @adev: amdgpu_device pointer
 * @vmid: vm instance to flush
424
 * @flush_type: the flush type
A
Alex Xie 已提交
425
 *
426
 * Flush the TLB for the requested page table using certain type.
A
Alex Xie 已提交
427
 */
428
static void gmc_v9_0_flush_gpu_tlb(struct amdgpu_device *adev,
429
				uint32_t vmid, uint32_t flush_type)
A
Alex Xie 已提交
430 431 432 433
{
	const unsigned eng = 17;
	unsigned i, j;

434
	for (i = 0; i < adev->num_vmhubs; ++i) {
A
Alex Xie 已提交
435
		struct amdgpu_vmhub *hub = &adev->vmhub[i];
436
		u32 tmp = gmc_v9_0_get_invalidate_req(vmid, flush_type);
A
Alex Xie 已提交
437

438 439 440 441 442 443
		/* This is necessary for a HW workaround under SRIOV as well
		 * as GFXOFF under bare metal
		 */
		if (adev->gfx.kiq.ring.sched.ready &&
		    (amdgpu_sriov_runtime(adev) || !amdgpu_sriov_vf(adev)) &&
		    !adev->in_gpu_reset) {
444 445 446 447 448 449
			uint32_t req = hub->vm_inv_eng0_req + eng;
			uint32_t ack = hub->vm_inv_eng0_ack + eng;

			amdgpu_virt_kiq_reg_write_reg_wait(adev, req, ack, tmp,
							   1 << vmid);
			continue;
450
		}
451 452

		spin_lock(&adev->gmc.invalidate_lock);
453
		WREG32_NO_KIQ(hub->vm_inv_eng0_req + eng, tmp);
A
Alex Xie 已提交
454
		for (j = 0; j < adev->usec_timeout; j++) {
455
			tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
456
			if (tmp & (1 << vmid))
A
Alex Xie 已提交
457 458 459
				break;
			udelay(1);
		}
460
		spin_unlock(&adev->gmc.invalidate_lock);
461 462 463
		if (j < adev->usec_timeout)
			continue;

A
Alex Xie 已提交
464 465 466 467
		DRM_ERROR("Timeout waiting for VM flush ACK!\n");
	}
}

468
static uint64_t gmc_v9_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
469
					    unsigned vmid, uint64_t pd_addr)
470
{
471 472
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_vmhub *hub = &adev->vmhub[ring->funcs->vmhub];
473
	uint32_t req = gmc_v9_0_get_invalidate_req(vmid, 0);
474 475 476 477 478 479 480 481
	unsigned eng = ring->vm_inv_eng;

	amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_lo32 + (2 * vmid),
			      lower_32_bits(pd_addr));

	amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_hi32 + (2 * vmid),
			      upper_32_bits(pd_addr));

482 483 484
	amdgpu_ring_emit_reg_write_reg_wait(ring, hub->vm_inv_eng0_req + eng,
					    hub->vm_inv_eng0_ack + eng,
					    req, 1 << vmid);
485

486 487 488
	return pd_addr;
}

489 490 491 492 493 494
static void gmc_v9_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
					unsigned pasid)
{
	struct amdgpu_device *adev = ring->adev;
	uint32_t reg;

495
	if (ring->funcs->vmhub == AMDGPU_GFXHUB_0)
496 497 498 499 500 501 502
		reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT) + vmid;
	else
		reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT_MM) + vmid;

	amdgpu_ring_emit_wreg(ring, reg, pasid);
}

503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
/*
 * PTE format on VEGA 10:
 * 63:59 reserved
 * 58:57 mtype
 * 56 F
 * 55 L
 * 54 P
 * 53 SW
 * 52 T
 * 50:48 reserved
 * 47:12 4k physical page base address
 * 11:7 fragment
 * 6 write
 * 5 read
 * 4 exe
 * 3 Z
 * 2 snooped
 * 1 system
 * 0 valid
A
Alex Xie 已提交
522
 *
523 524 525 526 527 528 529 530 531 532
 * PDE format on VEGA 10:
 * 63:59 block fragment size
 * 58:55 reserved
 * 54 P
 * 53:48 reserved
 * 47:6 physical base address of PD or PTE
 * 5:3 reserved
 * 2 C
 * 1 system
 * 0 valid
A
Alex Xie 已提交
533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
 */

static uint64_t gmc_v9_0_get_vm_pte_flags(struct amdgpu_device *adev,
						uint32_t flags)

{
	uint64_t pte_flag = 0;

	if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
		pte_flag |= AMDGPU_PTE_EXECUTABLE;
	if (flags & AMDGPU_VM_PAGE_READABLE)
		pte_flag |= AMDGPU_PTE_READABLE;
	if (flags & AMDGPU_VM_PAGE_WRITEABLE)
		pte_flag |= AMDGPU_PTE_WRITEABLE;

	switch (flags & AMDGPU_VM_MTYPE_MASK) {
	case AMDGPU_VM_MTYPE_DEFAULT:
550
		pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_NC);
A
Alex Xie 已提交
551 552
		break;
	case AMDGPU_VM_MTYPE_NC:
553
		pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_NC);
A
Alex Xie 已提交
554 555
		break;
	case AMDGPU_VM_MTYPE_WC:
556
		pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_WC);
A
Alex Xie 已提交
557 558
		break;
	case AMDGPU_VM_MTYPE_CC:
559
		pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_CC);
A
Alex Xie 已提交
560 561
		break;
	case AMDGPU_VM_MTYPE_UC:
562
		pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_UC);
A
Alex Xie 已提交
563 564
		break;
	default:
565
		pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_NC);
A
Alex Xie 已提交
566 567 568 569 570 571 572 573 574
		break;
	}

	if (flags & AMDGPU_VM_PAGE_PRT)
		pte_flag |= AMDGPU_PTE_PRT;

	return pte_flag;
}

575 576
static void gmc_v9_0_get_vm_pde(struct amdgpu_device *adev, int level,
				uint64_t *addr, uint64_t *flags)
A
Alex Xie 已提交
577
{
578
	if (!(*flags & AMDGPU_PDE_PTE) && !(*flags & AMDGPU_PTE_SYSTEM))
579
		*addr = adev->vm_manager.vram_base_offset + *addr -
580
			adev->gmc.vram_start;
581
	BUG_ON(*addr & 0xFFFF00000000003FULL);
582

583
	if (!adev->gmc.translate_further)
584 585 586 587 588 589 590 591 592 593 594 595 596
		return;

	if (level == AMDGPU_VM_PDB1) {
		/* Set the block fragment size */
		if (!(*flags & AMDGPU_PDE_PTE))
			*flags |= AMDGPU_PDE_BFS(0x9);

	} else if (level == AMDGPU_VM_PDB0) {
		if (*flags & AMDGPU_PDE_PTE)
			*flags &= ~AMDGPU_PDE_PTE;
		else
			*flags |= AMDGPU_PTE_TF;
	}
A
Alex Xie 已提交
597 598
}

599 600
static const struct amdgpu_gmc_funcs gmc_v9_0_gmc_funcs = {
	.flush_gpu_tlb = gmc_v9_0_flush_gpu_tlb,
601
	.emit_flush_gpu_tlb = gmc_v9_0_emit_flush_gpu_tlb,
602
	.emit_pasid_mapping = gmc_v9_0_emit_pasid_mapping,
603 604
	.get_vm_pte_flags = gmc_v9_0_get_vm_pte_flags,
	.get_vm_pde = gmc_v9_0_get_vm_pde
A
Alex Xie 已提交
605 606
};

607
static void gmc_v9_0_set_gmc_funcs(struct amdgpu_device *adev)
A
Alex Xie 已提交
608
{
609
	adev->gmc.gmc_funcs = &gmc_v9_0_gmc_funcs;
A
Alex Xie 已提交
610 611 612 613 614 615
}

static int gmc_v9_0_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

616
	gmc_v9_0_set_gmc_funcs(adev);
A
Alex Xie 已提交
617 618
	gmc_v9_0_set_irq_funcs(adev);

619 620 621
	adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
	adev->gmc.shared_aperture_end =
		adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
622
	adev->gmc.private_aperture_start = 0x1000000000000000ULL;
623 624
	adev->gmc.private_aperture_end =
		adev->gmc.private_aperture_start + (4ULL << 30) - 1;
625

A
Alex Xie 已提交
626 627 628
	return 0;
}

629 630 631 632 633 634 635 636 637 638 639 640 641
static bool gmc_v9_0_keep_stolen_memory(struct amdgpu_device *adev)
{

	/*
	 * TODO:
	 * Currently there is a bug where some memory client outside
	 * of the driver writes to first 8M of VRAM on S3 resume,
	 * this overrides GART which by default gets placed in first 8M and
	 * causes VM_FAULTS once GTT is accessed.
	 * Keep the stolen memory reservation until the while this is not solved.
	 * Also check code in gmc_v9_0_get_vbios_fb_size and gmc_v9_0_late_init
	 */
	switch (adev->asic_type) {
642
	case CHIP_VEGA10:
643
	case CHIP_RAVEN:
644
		return true;
645 646 647
	case CHIP_VEGA12:
	case CHIP_VEGA20:
	default:
648
		return false;
649 650 651
	}
}

652
static int gmc_v9_0_allocate_vm_inv_eng(struct amdgpu_device *adev)
A
Alex Xie 已提交
653
{
654 655
	struct amdgpu_ring *ring;
	unsigned vm_inv_engs[AMDGPU_MAX_VMHUBS] =
656 657
		{GFXHUB_FREE_VM_INV_ENGS_BITMAP, MMHUB_FREE_VM_INV_ENGS_BITMAP,
		GFXHUB_FREE_VM_INV_ENGS_BITMAP};
658
	unsigned i;
659
	unsigned vmhub, inv_eng;
660

661 662 663
	for (i = 0; i < adev->num_rings; ++i) {
		ring = adev->rings[i];
		vmhub = ring->funcs->vmhub;
664

665 666 667 668 669 670 671 672
		inv_eng = ffs(vm_inv_engs[vmhub]);
		if (!inv_eng) {
			dev_err(adev->dev, "no VM inv eng for ring %s\n",
				ring->name);
			return -EINVAL;
		}

		ring->vm_inv_eng = inv_eng - 1;
673
		vm_inv_engs[vmhub] &= ~(1 << ring->vm_inv_eng);
674

675 676
		dev_info(adev->dev, "ring %s uses VM inv eng %u on hub %u\n",
			 ring->name, ring->vm_inv_eng, ring->funcs->vmhub);
677 678
	}

679 680 681
	return 0;
}

X
xinhui pan 已提交
682
static int gmc_v9_0_ecc_late_init(void *handle)
683 684
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
X
xinhui pan 已提交
685 686 687 688 689 690 691 692 693 694 695 696 697 698
	struct ras_common_if **ras_if = &adev->gmc.ras_if;
	struct ras_ih_if ih_info = {
		.cb = gmc_v9_0_process_ras_data_cb,
	};
	struct ras_fs_if fs_info = {
		.sysfs_name = "umc_err_count",
		.debugfs_name = "umc_err_inject",
	};
	struct ras_common_if ras_block = {
		.block = AMDGPU_RAS_BLOCK__UMC,
		.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE,
		.sub_block_index = 0,
		.name = "umc",
	};
699 700
	int r;

X
xinhui pan 已提交
701
	if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__UMC)) {
702
		amdgpu_ras_feature_enable_on_boot(adev, &ras_block, 0);
X
xinhui pan 已提交
703 704
		return 0;
	}
X
xinhui pan 已提交
705
	/* handle resume path. */
X
xinhui pan 已提交
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
	if (*ras_if) {
		/* resend ras TA enable cmd during resume.
		 * prepare to handle failure.
		 */
		ih_info.head = **ras_if;
		r = amdgpu_ras_feature_enable_on_boot(adev, *ras_if, 1);
		if (r) {
			if (r == -EAGAIN) {
				/* request a gpu reset. will run again. */
				amdgpu_ras_request_reset_on_boot(adev,
						AMDGPU_RAS_BLOCK__UMC);
				return 0;
			}
			/* fail to enable ras, cleanup all. */
			goto irq;
		}
		/* enable successfully. continue. */
X
xinhui pan 已提交
723
		goto resume;
X
xinhui pan 已提交
724
	}
X
xinhui pan 已提交
725 726 727 728 729 730 731

	*ras_if = kmalloc(sizeof(**ras_if), GFP_KERNEL);
	if (!*ras_if)
		return -ENOMEM;

	**ras_if = ras_block;

732
	r = amdgpu_ras_feature_enable_on_boot(adev, *ras_if, 1);
733 734 735 736 737 738
	if (r) {
		if (r == -EAGAIN) {
			amdgpu_ras_request_reset_on_boot(adev,
					AMDGPU_RAS_BLOCK__UMC);
			r = 0;
		}
X
xinhui pan 已提交
739
		goto feature;
740
	}
X
xinhui pan 已提交
741 742 743 744 745 746 747 748

	ih_info.head = **ras_if;
	fs_info.head = **ras_if;

	r = amdgpu_ras_interrupt_add_handler(adev, &ih_info);
	if (r)
		goto interrupt;

749
	amdgpu_ras_debugfs_create(adev, &fs_info);
X
xinhui pan 已提交
750 751 752 753

	r = amdgpu_ras_sysfs_create(adev, &fs_info);
	if (r)
		goto sysfs;
X
xinhui pan 已提交
754
resume:
X
xinhui pan 已提交
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
	r = amdgpu_irq_get(adev, &adev->gmc.ecc_irq, 0);
	if (r)
		goto irq;

	return 0;
irq:
	amdgpu_ras_sysfs_remove(adev, *ras_if);
sysfs:
	amdgpu_ras_debugfs_remove(adev, *ras_if);
	amdgpu_ras_interrupt_remove_handler(adev, &ih_info);
interrupt:
	amdgpu_ras_feature_enable(adev, *ras_if, 0);
feature:
	kfree(*ras_if);
	*ras_if = NULL;
770
	return r;
X
xinhui pan 已提交
771 772 773
}


774 775 776
static int gmc_v9_0_late_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
777
	bool r;
778 779 780 781 782 783 784

	if (!gmc_v9_0_keep_stolen_memory(adev))
		amdgpu_bo_late_init(adev);

	r = gmc_v9_0_allocate_vm_inv_eng(adev);
	if (r)
		return r;
785 786 787 788 789 790 791 792 793 794 795 796 797
	/* Check if ecc is available */
	if (!amdgpu_sriov_vf(adev)) {
		switch (adev->asic_type) {
		case CHIP_VEGA10:
		case CHIP_VEGA20:
			r = amdgpu_atomfirmware_mem_ecc_supported(adev);
			if (!r) {
				DRM_INFO("ECC is not present.\n");
				if (adev->df_funcs->enable_ecc_force_par_wr_rmw)
					adev->df_funcs->enable_ecc_force_par_wr_rmw(adev, false);
			} else {
				DRM_INFO("ECC is active.\n");
			}
798

799 800 801 802 803 804 805 806 807
			r = amdgpu_atomfirmware_sram_ecc_supported(adev);
			if (!r) {
				DRM_INFO("SRAM ECC is not present.\n");
			} else {
				DRM_INFO("SRAM ECC is active.\n");
			}
			break;
		default:
			break;
808
		}
809 810
	}

X
xinhui pan 已提交
811 812 813 814
	r = gmc_v9_0_ecc_late_init(handle);
	if (r)
		return r;

815
	return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
A
Alex Xie 已提交
816 817 818
}

static void gmc_v9_0_vram_gtt_location(struct amdgpu_device *adev,
819
					struct amdgpu_gmc *mc)
A
Alex Xie 已提交
820
{
821
	u64 base = 0;
822 823 824 825 826 827
	if (!amdgpu_sriov_vf(adev)) {
		if (adev->asic_type == CHIP_ARCTURUS)
			base = mmhub_v9_4_get_fb_location(adev);
		else
			base = mmhub_v1_0_get_fb_location(adev);
	}
828 829
	/* add the xgmi offset of the physical node */
	base += adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
830
	amdgpu_gmc_vram_location(adev, mc, base);
831
	amdgpu_gmc_gart_location(adev, mc);
832 833
	if (!amdgpu_sriov_vf(adev))
		amdgpu_gmc_agp_location(adev, mc);
834
	/* base offset of vram pages */
835
	adev->vm_manager.vram_base_offset = gfxhub_v1_0_get_mc_fb_offset(adev);
836 837 838 839

	/* XXX: add the xgmi offset of the physical node? */
	adev->vm_manager.vram_base_offset +=
		adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
A
Alex Xie 已提交
840 841 842 843 844 845 846 847 848 849 850 851 852 853
}

/**
 * gmc_v9_0_mc_init - initialize the memory controller driver params
 *
 * @adev: amdgpu_device pointer
 *
 * Look up the amount of vram, vram width, and decide how to place
 * vram and gart within the GPU's physical address space.
 * Returns 0 for success.
 */
static int gmc_v9_0_mc_init(struct amdgpu_device *adev)
{
	int chansize, numchan;
854
	int r;
A
Alex Xie 已提交
855

856 857 858 859 860 861 862
	if (amdgpu_sriov_vf(adev)) {
		/* For Vega10 SR-IOV, vram_width can't be read from ATOM as RAVEN,
		 * and DF related registers is not readable, seems hardcord is the
		 * only way to set the correct vram_width
		 */
		adev->gmc.vram_width = 2048;
	} else if (amdgpu_emu_mode != 1) {
863
		adev->gmc.vram_width = amdgpu_atomfirmware_get_vram_width(adev);
864 865
	}

866
	if (!adev->gmc.vram_width) {
867
		/* hbm memory channel size */
868 869 870 871
		if (adev->flags & AMD_IS_APU)
			chansize = 64;
		else
			chansize = 128;
872

873
		numchan = adev->df_funcs->get_hbm_channel_number(adev);
874
		adev->gmc.vram_width = numchan * chansize;
A
Alex Xie 已提交
875 876 877
	}

	/* size in MB on si */
878
	adev->gmc.mc_vram_size =
879
		adev->nbio_funcs->get_memsize(adev) * 1024ULL * 1024ULL;
880
	adev->gmc.real_vram_size = adev->gmc.mc_vram_size;
881 882 883 884 885 886

	if (!(adev->flags & AMD_IS_APU)) {
		r = amdgpu_device_resize_fb_bar(adev);
		if (r)
			return r;
	}
887 888
	adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
	adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
A
Alex Xie 已提交
889

890 891 892 893 894 895
#ifdef CONFIG_X86_64
	if (adev->flags & AMD_IS_APU) {
		adev->gmc.aper_base = gfxhub_v1_0_get_mc_fb_offset(adev);
		adev->gmc.aper_size = adev->gmc.real_vram_size;
	}
#endif
A
Alex Xie 已提交
896
	/* In case the PCI BAR is larger than the actual amount of vram */
897 898 899
	adev->gmc.visible_vram_size = adev->gmc.aper_size;
	if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
		adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
A
Alex Xie 已提交
900

901 902 903 904
	/* set the gart size */
	if (amdgpu_gart_size == -1) {
		switch (adev->asic_type) {
		case CHIP_VEGA10:  /* all engines support GPUVM */
905
		case CHIP_VEGA12:  /* all engines support GPUVM */
F
Feifei Xu 已提交
906
		case CHIP_VEGA20:
907
		case CHIP_ARCTURUS:
908
		default:
909
			adev->gmc.gart_size = 512ULL << 20;
910 911
			break;
		case CHIP_RAVEN:   /* DCE SG support */
912
			adev->gmc.gart_size = 1024ULL << 20;
913 914 915
			break;
		}
	} else {
916
		adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
917 918
	}

919
	gmc_v9_0_vram_gtt_location(adev, &adev->gmc);
A
Alex Xie 已提交
920 921 922 923 924 925 926 927

	return 0;
}

static int gmc_v9_0_gart_init(struct amdgpu_device *adev)
{
	int r;

928
	if (adev->gart.bo) {
A
Alex Xie 已提交
929 930 931 932 933 934 935 936
		WARN(1, "VEGA10 PCIE GART already initialized\n");
		return 0;
	}
	/* Initialize common gart structure */
	r = amdgpu_gart_init(adev);
	if (r)
		return r;
	adev->gart.table_size = adev->gart.num_gpu_pages * 8;
937
	adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE_VG10(MTYPE_UC) |
A
Alex Xie 已提交
938 939 940 941
				 AMDGPU_PTE_EXECUTABLE;
	return amdgpu_gart_table_vram_alloc(adev);
}

942 943 944 945 946
static unsigned gmc_v9_0_get_vbios_fb_size(struct amdgpu_device *adev)
{
	u32 d1vga_control = RREG32_SOC15(DCE, 0, mmD1VGA_CONTROL);
	unsigned size;

947 948 949 950
	/*
	 * TODO Remove once GART corruption is resolved
	 * Check related code in gmc_v9_0_sw_fini
	 * */
951 952
	if (gmc_v9_0_keep_stolen_memory(adev))
		return 9 * 1024 * 1024;
953

954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
	if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
		size = 9 * 1024 * 1024; /* reserve 8MB for vga emulator and 1 MB for FB */
	} else {
		u32 viewport;

		switch (adev->asic_type) {
		case CHIP_RAVEN:
			viewport = RREG32_SOC15(DCE, 0, mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION);
			size = (REG_GET_FIELD(viewport,
					      HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_HEIGHT) *
				REG_GET_FIELD(viewport,
					      HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_WIDTH) *
				4);
			break;
		case CHIP_VEGA10:
		case CHIP_VEGA12:
970
		case CHIP_VEGA20:
971 972 973 974 975 976 977 978 979 980 981
		default:
			viewport = RREG32_SOC15(DCE, 0, mmSCL0_VIEWPORT_SIZE);
			size = (REG_GET_FIELD(viewport, SCL0_VIEWPORT_SIZE, VIEWPORT_HEIGHT) *
				REG_GET_FIELD(viewport, SCL0_VIEWPORT_SIZE, VIEWPORT_WIDTH) *
				4);
			break;
		}
	}
	/* return 0 if the pre-OS buffer uses up most of vram */
	if ((adev->gmc.real_vram_size - size) < (8 * 1024 * 1024))
		return 0;
982

983 984 985
	return size;
}

A
Alex Xie 已提交
986 987 988 989 990 991
static int gmc_v9_0_sw_init(void *handle)
{
	int r;
	int dma_bits;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

992
	gfxhub_v1_0_init(adev);
993 994 995 996
	if (adev->asic_type == CHIP_ARCTURUS)
		mmhub_v9_4_init(adev);
	else
		mmhub_v1_0_init(adev);
997

998
	spin_lock_init(&adev->gmc.invalidate_lock);
A
Alex Xie 已提交
999

1000
	adev->gmc.vram_type = amdgpu_atomfirmware_get_vram_type(adev);
1001 1002
	switch (adev->asic_type) {
	case CHIP_RAVEN:
1003 1004
		adev->num_vmhubs = 2;

1005
		if (adev->rev_id == 0x0 || adev->rev_id == 0x1) {
1006
			amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
1007 1008 1009
		} else {
			/* vm_size is 128TB + 512GB for legacy 3-level page support */
			amdgpu_vm_adjust_size(adev, 128 * 1024 + 512, 9, 2, 48);
1010
			adev->gmc.translate_further =
1011 1012
				adev->vm_manager.num_level > 1;
		}
1013 1014
		break;
	case CHIP_VEGA10:
1015
	case CHIP_VEGA12:
F
Feifei Xu 已提交
1016
	case CHIP_VEGA20:
1017 1018
		adev->num_vmhubs = 2;

1019 1020 1021 1022 1023
		/*
		 * To fulfill 4-level page support,
		 * vm size is 256TB (48bit), maximum size of Vega10,
		 * block size 512 (9bit)
		 */
1024 1025 1026 1027 1028
		/* sriov restrict max_pfn below AMDGPU_GMC_HOLE */
		if (amdgpu_sriov_vf(adev))
			amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 47);
		else
			amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
1029
		break;
1030
	case CHIP_ARCTURUS:
1031 1032
		adev->num_vmhubs = 3;

1033 1034 1035
		/* Keep the vm size same with Vega20 */
		amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
		break;
1036 1037
	default:
		break;
A
Alex Xie 已提交
1038 1039 1040
	}

	/* This interrupt is VMC page fault.*/
1041
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC, VMC_1_0__SRCID__VM_FAULT,
1042
				&adev->gmc.vm_fault);
1043 1044 1045
	if (r)
		return r;

1046 1047 1048 1049 1050 1051 1052
	if (adev->asic_type == CHIP_ARCTURUS) {
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC1, VMC_1_0__SRCID__VM_FAULT,
					&adev->gmc.vm_fault);
		if (r)
			return r;
	}

1053
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_UTCL2, UTCL2_1_0__SRCID__FAULT,
1054
				&adev->gmc.vm_fault);
A
Alex Xie 已提交
1055 1056 1057 1058

	if (r)
		return r;

X
xinhui pan 已提交
1059 1060 1061 1062 1063 1064
	/* interrupt sent to DF. */
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DF, 0,
			&adev->gmc.ecc_irq);
	if (r)
		return r;

A
Alex Xie 已提交
1065 1066 1067 1068
	/* Set the internal MC address mask
	 * This is the max address of the GPU's
	 * internal address space.
	 */
1069
	adev->gmc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
A
Alex Xie 已提交
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088

	/* set DMA mask + need_dma32 flags.
	 * PCIE - can handle 44-bits.
	 * IGP - can handle 44-bits
	 * PCI - dma32 for legacy pci gart, 44 bits on vega10
	 */
	adev->need_dma32 = false;
	dma_bits = adev->need_dma32 ? 32 : 44;
	r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
	if (r) {
		adev->need_dma32 = true;
		dma_bits = 32;
		printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
	}
	r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
	if (r) {
		pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
		printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
	}
1089
	adev->need_swiotlb = drm_need_swiotlb(dma_bits);
A
Alex Xie 已提交
1090

1091
	if (adev->gmc.xgmi.supported) {
1092 1093 1094 1095 1096
		r = gfxhub_v1_1_get_xgmi_info(adev);
		if (r)
			return r;
	}

A
Alex Xie 已提交
1097 1098 1099 1100
	r = gmc_v9_0_mc_init(adev);
	if (r)
		return r;

1101 1102
	adev->gmc.stolen_size = gmc_v9_0_get_vbios_fb_size(adev);

A
Alex Xie 已提交
1103 1104 1105 1106 1107 1108 1109 1110 1111
	/* Memory manager */
	r = amdgpu_bo_init(adev);
	if (r)
		return r;

	r = gmc_v9_0_gart_init(adev);
	if (r)
		return r;

1112 1113 1114 1115 1116 1117
	/*
	 * number of VMs
	 * VMID 0 is reserved for System
	 * amdgpu graphics/compute will use VMIDs 1-7
	 * amdkfd will use VMIDs 8-15
	 */
1118 1119
	adev->vm_manager.id_mgr[AMDGPU_GFXHUB_0].num_ids = AMDGPU_NUM_OF_VMIDS;
	adev->vm_manager.id_mgr[AMDGPU_MMHUB_0].num_ids = AMDGPU_NUM_OF_VMIDS;
1120
	adev->vm_manager.id_mgr[AMDGPU_MMHUB_1].num_ids = AMDGPU_NUM_OF_VMIDS;
1121 1122 1123 1124

	amdgpu_vm_manager_init(adev);

	return 0;
A
Alex Xie 已提交
1125 1126 1127 1128 1129 1130
}

static int gmc_v9_0_sw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

X
xinhui pan 已提交
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
	if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__UMC) &&
			adev->gmc.ras_if) {
		struct ras_common_if *ras_if = adev->gmc.ras_if;
		struct ras_ih_if ih_info = {
			.head = *ras_if,
		};

		/*remove fs first*/
		amdgpu_ras_debugfs_remove(adev, ras_if);
		amdgpu_ras_sysfs_remove(adev, ras_if);
		/*remove the IH*/
		amdgpu_ras_interrupt_remove_handler(adev, &ih_info);
		amdgpu_ras_feature_enable(adev, ras_if, 0);
		kfree(ras_if);
	}

1147
	amdgpu_gem_force_release(adev);
1148
	amdgpu_vm_manager_fini(adev);
1149

1150 1151
	if (gmc_v9_0_keep_stolen_memory(adev))
		amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
1152

1153
	amdgpu_gart_table_vram_free(adev);
A
Alex Xie 已提交
1154
	amdgpu_bo_fini(adev);
1155
	amdgpu_gart_fini(adev);
A
Alex Xie 已提交
1156 1157 1158 1159 1160 1161

	return 0;
}

static void gmc_v9_0_init_golden_registers(struct amdgpu_device *adev)
{
1162

A
Alex Xie 已提交
1163 1164
	switch (adev->asic_type) {
	case CHIP_VEGA10:
1165 1166 1167
		if (amdgpu_virt_support_skip_setting(adev))
			break;
		/* fall through */
F
Feifei Xu 已提交
1168
	case CHIP_VEGA20:
1169
		soc15_program_register_sequence(adev,
1170
						golden_settings_mmhub_1_0_0,
1171
						ARRAY_SIZE(golden_settings_mmhub_1_0_0));
1172
		soc15_program_register_sequence(adev,
1173
						golden_settings_athub_1_0_0,
1174
						ARRAY_SIZE(golden_settings_athub_1_0_0));
A
Alex Xie 已提交
1175
		break;
1176 1177
	case CHIP_VEGA12:
		break;
1178
	case CHIP_RAVEN:
1179
		soc15_program_register_sequence(adev,
1180
						golden_settings_athub_1_0_0,
1181
						ARRAY_SIZE(golden_settings_athub_1_0_0));
1182
		break;
A
Alex Xie 已提交
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	default:
		break;
	}
}

/**
 * gmc_v9_0_gart_enable - gart enable
 *
 * @adev: amdgpu_device pointer
 */
static int gmc_v9_0_gart_enable(struct amdgpu_device *adev)
{
	int r;
	bool value;
	u32 tmp;

1199 1200 1201
	amdgpu_device_program_register_sequence(adev,
						golden_settings_vega10_hdp,
						ARRAY_SIZE(golden_settings_vega10_hdp));
A
Alex Xie 已提交
1202

1203
	if (adev->gart.bo == NULL) {
A
Alex Xie 已提交
1204 1205 1206
		dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
		return -EINVAL;
	}
1207 1208 1209
	r = amdgpu_gart_table_vram_pin(adev);
	if (r)
		return r;
A
Alex Xie 已提交
1210

1211 1212
	switch (adev->asic_type) {
	case CHIP_RAVEN:
1213
		mmhub_v1_0_update_power_gating(adev, true);
1214 1215 1216 1217 1218
		break;
	default:
		break;
	}

A
Alex Xie 已提交
1219 1220 1221 1222
	r = gfxhub_v1_0_gart_enable(adev);
	if (r)
		return r;

1223 1224 1225 1226
	if (adev->asic_type == CHIP_ARCTURUS)
		r = mmhub_v9_4_gart_enable(adev);
	else
		r = mmhub_v1_0_gart_enable(adev);
A
Alex Xie 已提交
1227 1228 1229
	if (r)
		return r;

1230
	WREG32_FIELD15(HDP, 0, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 1);
A
Alex Xie 已提交
1231

1232 1233
	tmp = RREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL);
	WREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL, tmp);
A
Alex Xie 已提交
1234

1235 1236 1237
	WREG32_SOC15(HDP, 0, mmHDP_NONSURFACE_BASE, (adev->gmc.vram_start >> 8));
	WREG32_SOC15(HDP, 0, mmHDP_NONSURFACE_BASE_HI, (adev->gmc.vram_start >> 40));

1238
	/* After HDP is initialized, flush HDP.*/
1239
	adev->nbio_funcs->hdp_flush(adev, NULL);
1240

A
Alex Xie 已提交
1241 1242 1243 1244 1245 1246
	if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
		value = false;
	else
		value = true;

	gfxhub_v1_0_set_fault_enable_default(adev, value);
1247 1248 1249 1250
	if (adev->asic_type == CHIP_ARCTURUS)
		mmhub_v9_4_set_fault_enable_default(adev, value);
	else
		mmhub_v1_0_set_fault_enable_default(adev, value);
1251
	gmc_v9_0_flush_gpu_tlb(adev, 0, 0);
A
Alex Xie 已提交
1252 1253

	DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1254
		 (unsigned)(adev->gmc.gart_size >> 20),
1255
		 (unsigned long long)amdgpu_bo_gpu_offset(adev->gart.bo));
A
Alex Xie 已提交
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
	adev->gart.ready = true;
	return 0;
}

static int gmc_v9_0_hw_init(void *handle)
{
	int r;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	/* The sequence of these two function calls matters.*/
	gmc_v9_0_init_golden_registers(adev);

1268 1269
	if (adev->mode_info.num_crtc) {
		/* Lockout access through VGA aperture*/
1270
		WREG32_FIELD15(DCE, 0, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
1271 1272

		/* disable VGA render */
1273
		WREG32_FIELD15(DCE, 0, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
1274 1275
	}

A
Alex Xie 已提交
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
	r = gmc_v9_0_gart_enable(adev);

	return r;
}

/**
 * gmc_v9_0_gart_disable - gart disable
 *
 * @adev: amdgpu_device pointer
 *
 * This disables all VM page table.
 */
static void gmc_v9_0_gart_disable(struct amdgpu_device *adev)
{
	gfxhub_v1_0_gart_disable(adev);
1291 1292 1293 1294
	if (adev->asic_type == CHIP_ARCTURUS)
		mmhub_v9_4_gart_disable(adev);
	else
		mmhub_v1_0_gart_disable(adev);
1295
	amdgpu_gart_table_vram_unpin(adev);
A
Alex Xie 已提交
1296 1297 1298 1299 1300 1301
}

static int gmc_v9_0_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1302 1303 1304 1305 1306 1307
	if (amdgpu_sriov_vf(adev)) {
		/* full access mode, so don't touch any GMC register */
		DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
		return 0;
	}

X
xinhui pan 已提交
1308
	amdgpu_irq_put(adev, &adev->gmc.ecc_irq, 0);
1309
	amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
A
Alex Xie 已提交
1310 1311 1312 1313 1314 1315 1316 1317 1318
	gmc_v9_0_gart_disable(adev);

	return 0;
}

static int gmc_v9_0_suspend(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1319
	return gmc_v9_0_hw_fini(adev);
A
Alex Xie 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
}

static int gmc_v9_0_resume(void *handle)
{
	int r;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	r = gmc_v9_0_hw_init(adev);
	if (r)
		return r;

1331
	amdgpu_vmid_reset_all(adev);
A
Alex Xie 已提交
1332

1333
	return 0;
A
Alex Xie 已提交
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
}

static bool gmc_v9_0_is_idle(void *handle)
{
	/* MC is always ready in GMC v9.*/
	return true;
}

static int gmc_v9_0_wait_for_idle(void *handle)
{
	/* There is no need to wait for MC idle in GMC v9.*/
	return 0;
}

static int gmc_v9_0_soft_reset(void *handle)
{
	/* XXX for emulation.*/
	return 0;
}

static int gmc_v9_0_set_clockgating_state(void *handle,
					enum amd_clockgating_state state)
{
1357 1358
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1359 1360 1361
	if (adev->asic_type == CHIP_ARCTURUS)
		return 0;

1362
	return mmhub_v1_0_set_clockgating(adev, state);
A
Alex Xie 已提交
1363 1364
}

1365 1366 1367 1368
static void gmc_v9_0_get_clockgating_state(void *handle, u32 *flags)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1369 1370 1371
	if (adev->asic_type == CHIP_ARCTURUS)
		return;

1372 1373 1374
	mmhub_v1_0_get_clockgating(adev, flags);
}

A
Alex Xie 已提交
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
static int gmc_v9_0_set_powergating_state(void *handle,
					enum amd_powergating_state state)
{
	return 0;
}

const struct amd_ip_funcs gmc_v9_0_ip_funcs = {
	.name = "gmc_v9_0",
	.early_init = gmc_v9_0_early_init,
	.late_init = gmc_v9_0_late_init,
	.sw_init = gmc_v9_0_sw_init,
	.sw_fini = gmc_v9_0_sw_fini,
	.hw_init = gmc_v9_0_hw_init,
	.hw_fini = gmc_v9_0_hw_fini,
	.suspend = gmc_v9_0_suspend,
	.resume = gmc_v9_0_resume,
	.is_idle = gmc_v9_0_is_idle,
	.wait_for_idle = gmc_v9_0_wait_for_idle,
	.soft_reset = gmc_v9_0_soft_reset,
	.set_clockgating_state = gmc_v9_0_set_clockgating_state,
	.set_powergating_state = gmc_v9_0_set_powergating_state,
1396
	.get_clockgating_state = gmc_v9_0_get_clockgating_state,
A
Alex Xie 已提交
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
};

const struct amdgpu_ip_block_version gmc_v9_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_GMC,
	.major = 9,
	.minor = 0,
	.rev = 0,
	.funcs = &gmc_v9_0_ip_funcs,
};