iwl-trans-pcie-tx.c 30.2 KB
Newer Older
1 2
/******************************************************************************
 *
W
Wey-Yi Guy 已提交
3
 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
25
 *  Intel Linux Wireless <ilw@linux.intel.com>
26 27 28
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
29
#include <linux/etherdevice.h>
30
#include <linux/slab.h>
31 32
#include <linux/sched.h>

33 34 35
#include "iwl-debug.h"
#include "iwl-csr.h"
#include "iwl-prph.h"
36
#include "iwl-io.h"
37
#include "iwl-agn-hw.h"
38
#include "iwl-op-mode.h"
39
#include "iwl-trans-pcie-int.h"
40

41 42 43
#define IWL_TX_CRC_SIZE 4
#define IWL_TX_DELIMITER_SIZE 4

J
Johannes Berg 已提交
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
/*
 * mac80211 queues, ACs, hardware queues, FIFOs.
 *
 * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
 *
 * Mac80211 uses the following numbers, which we get as from it
 * by way of skb_get_queue_mapping(skb):
 *
 *	VO	0
 *	VI	1
 *	BE	2
 *	BK	3
 *
 *
 * Regular (not A-MPDU) frames are put into hardware queues corresponding
 * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
 * own queue per aggregation session (RA/TID combination), such queues are
 * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
 * order to map frames to the right queue, we also need an AC->hw queue
 * mapping. This is implemented here.
 *
 * Due to the way hw queues are set up (by the hw specific code), the AC->hw
 * queue mapping is the identity mapping.
 */

static const u8 tid_to_ac[] = {
	IEEE80211_AC_BE,
	IEEE80211_AC_BK,
	IEEE80211_AC_BK,
	IEEE80211_AC_BE,
	IEEE80211_AC_VI,
	IEEE80211_AC_VI,
	IEEE80211_AC_VO,
	IEEE80211_AC_VO
};


81 82 83
/**
 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
 */
84
void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
85 86 87
					   struct iwl_tx_queue *txq,
					   u16 byte_cnt)
{
88 89 90
	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
91 92 93 94 95 96
	int write_ptr = txq->q.write_ptr;
	int txq_id = txq->q.id;
	u8 sec_ctl = 0;
	u8 sta_id = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
97 98
	struct iwl_tx_cmd *tx_cmd =
		(struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
99

100 101
	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;

102 103
	WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);

104 105
	sta_id = tx_cmd->sta_id;
	sec_ctl = tx_cmd->sec_ctl;
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127

	switch (sec_ctl & TX_CMD_SEC_MSK) {
	case TX_CMD_SEC_CCM:
		len += CCMP_MIC_LEN;
		break;
	case TX_CMD_SEC_TKIP:
		len += TKIP_ICV_LEN;
		break;
	case TX_CMD_SEC_WEP:
		len += WEP_IV_LEN + WEP_ICV_LEN;
		break;
	}

	bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));

	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;

	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
}

128 129 130
/**
 * iwl_txq_update_write_ptr - Send new write index to hardware
 */
131
void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
132 133 134 135 136
{
	u32 reg = 0;
	int txq_id = txq->q.id;

	if (txq->need_update == 0)
137
		return;
138

139
	if (cfg(trans)->base_params->shadow_reg_enable) {
W
Wey-Yi Guy 已提交
140
		/* shadow register enabled */
141
		iwl_write32(trans, HBUS_TARG_WRPTR,
W
Wey-Yi Guy 已提交
142 143 144
			    txq->q.write_ptr | (txq_id << 8));
	} else {
		/* if we're trying to save power */
145
		if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
W
Wey-Yi Guy 已提交
146 147 148
			/* wake up nic if it's powered down ...
			 * uCode will wake up, and interrupt us again, so next
			 * time we'll skip this part. */
149
			reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
150

W
Wey-Yi Guy 已提交
151
			if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
152
				IWL_DEBUG_INFO(trans,
W
Wey-Yi Guy 已提交
153 154
					"Tx queue %d requesting wakeup,"
					" GP1 = 0x%x\n", txq_id, reg);
155
				iwl_set_bit(trans, CSR_GP_CNTRL,
W
Wey-Yi Guy 已提交
156 157 158
					CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
				return;
			}
159

160
			iwl_write_direct32(trans, HBUS_TARG_WRPTR,
161 162
				     txq->q.write_ptr | (txq_id << 8));

W
Wey-Yi Guy 已提交
163 164 165 166 167 168
		/*
		 * else not in power-save mode,
		 * uCode will never sleep when we're
		 * trying to tx (during RFKILL, we're not trying to tx).
		 */
		} else
169
			iwl_write32(trans, HBUS_TARG_WRPTR,
W
Wey-Yi Guy 已提交
170 171
				    txq->q.write_ptr | (txq_id << 8));
	}
172 173 174
	txq->need_update = 0;
}

J
Johannes Berg 已提交
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];

	dma_addr_t addr = get_unaligned_le32(&tb->lo);
	if (sizeof(dma_addr_t) > sizeof(u32))
		addr |=
		((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;

	return addr;
}

static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];

	return le16_to_cpu(tb->hi_n_len) >> 4;
}

static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
				  dma_addr_t addr, u16 len)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];
	u16 hi_n_len = len << 4;

	put_unaligned_le32(addr, &tb->lo);
	if (sizeof(dma_addr_t) > sizeof(u32))
		hi_n_len |= ((addr >> 16) >> 16) & 0xF;

	tb->hi_n_len = cpu_to_le16(hi_n_len);

	tfd->num_tbs = idx + 1;
}

static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
{
	return tfd->num_tbs & 0x1f;
}

214
static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
215
		     struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
J
Johannes Berg 已提交
216 217 218 219 220 221 222 223
{
	int i;
	int num_tbs;

	/* Sanity check on number of chunks */
	num_tbs = iwl_tfd_get_num_tbs(tfd);

	if (num_tbs >= IWL_NUM_OF_TBS) {
224
		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
J
Johannes Berg 已提交
225 226 227 228 229 230
		/* @todo issue fatal error, it is quite serious situation */
		return;
	}

	/* Unmap tx_cmd */
	if (num_tbs)
231
		dma_unmap_single(trans->dev,
232 233
				dma_unmap_addr(meta, mapping),
				dma_unmap_len(meta, len),
234
				DMA_BIDIRECTIONAL);
J
Johannes Berg 已提交
235 236 237

	/* Unmap chunks, if any. */
	for (i = 1; i < num_tbs; i++)
238
		dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
J
Johannes Berg 已提交
239
				iwl_tfd_tb_get_len(tfd, i), dma_dir);
240 241 242 243
}

/**
 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
244
 * @trans - transport private data
245
 * @txq - tx queue
246
 * @index - the index of the TFD to be freed
247
 *@dma_dir - the direction of the DMA mapping
248 249 250 251
 *
 * Does NOT advance any TFD circular buffer read/write indexes
 * Does NOT free the TFD itself (which is within circular buffer)
 */
252
void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
253
	int index, enum dma_data_direction dma_dir)
254 255 256
{
	struct iwl_tfd *tfd_tmp = txq->tfds;

257 258
	lockdep_assert_held(&txq->lock);

259
	iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
J
Johannes Berg 已提交
260 261

	/* free SKB */
262
	if (txq->skbs) {
J
Johannes Berg 已提交
263 264
		struct sk_buff *skb;

265
		skb = txq->skbs[index];
J
Johannes Berg 已提交
266

267 268 269 270
		/* Can be called from irqs-disabled context
		 * If skb is not NULL, it means that the whole queue is being
		 * freed and that the queue is not empty - free the skb
		 */
J
Johannes Berg 已提交
271
		if (skb) {
272
			iwl_op_mode_free_skb(trans->op_mode, skb);
273
			txq->skbs[index] = NULL;
J
Johannes Berg 已提交
274 275 276 277
		}
	}
}

278
int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
J
Johannes Berg 已提交
279 280
				 struct iwl_tx_queue *txq,
				 dma_addr_t addr, u16 len,
281
				 u8 reset)
J
Johannes Berg 已提交
282 283 284 285 286 287
{
	struct iwl_queue *q;
	struct iwl_tfd *tfd, *tfd_tmp;
	u32 num_tbs;

	q = &txq->q;
288
	tfd_tmp = txq->tfds;
J
Johannes Berg 已提交
289 290 291 292 293 294 295 296 297
	tfd = &tfd_tmp[q->write_ptr];

	if (reset)
		memset(tfd, 0, sizeof(*tfd));

	num_tbs = iwl_tfd_get_num_tbs(tfd);

	/* Each TFD can point to a maximum 20 Tx buffers */
	if (num_tbs >= IWL_NUM_OF_TBS) {
298
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
J
Johannes Berg 已提交
299 300 301 302 303 304 305 306
			  IWL_NUM_OF_TBS);
		return -EINVAL;
	}

	if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
		return -EINVAL;

	if (unlikely(addr & ~IWL_TX_DMA_MASK))
307
		IWL_ERR(trans, "Unaligned address = %llx\n",
J
Johannes Berg 已提交
308 309 310 311 312 313 314
			  (unsigned long long)addr);

	iwl_tfd_set_tb(tfd, num_tbs, addr, len);

	return 0;
}

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/

int iwl_queue_space(const struct iwl_queue *q)
{
	int s = q->read_ptr - q->write_ptr;

	if (q->read_ptr > q->write_ptr)
		s -= q->n_bd;

	if (s <= 0)
		s += q->n_window;
	/* keep some reserve to not confuse empty and full situations */
	s -= 2;
	if (s < 0)
		s = 0;
	return s;
}

353 354 355
/**
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
356
int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
357 358 359 360 361 362 363
{
	q->n_bd = count;
	q->n_window = slots_num;
	q->id = id;

	/* count must be power-of-two size, otherwise iwl_queue_inc_wrap
	 * and iwl_queue_dec_wrap are broken. */
364 365
	if (WARN_ON(!is_power_of_2(count)))
		return -EINVAL;
366 367 368

	/* slots_num must be power-of-two size, otherwise
	 * get_cmd_index is broken. */
369 370
	if (WARN_ON(!is_power_of_2(slots_num)))
		return -EINVAL;
371 372 373 374 375 376 377 378 379 380 381 382 383 384

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = q->read_ptr = 0;

	return 0;
}

385
static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
386 387
					  struct iwl_tx_queue *txq)
{
388 389
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
390
	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
391 392 393 394
	int txq_id = txq->q.id;
	int read_ptr = txq->q.read_ptr;
	u8 sta_id = 0;
	__le16 bc_ent;
395 396
	struct iwl_tx_cmd *tx_cmd =
		(struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
397 398 399

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);

400
	if (txq_id != trans_pcie->cmd_queue)
401
		sta_id = tx_cmd->sta_id;
402 403 404 405 406 407 408 409 410

	bc_ent = cpu_to_le16(1 | (sta_id << 12));
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;

	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
}

411
static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
412 413 414 415 416 417
					u16 txq_id)
{
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

418 419 420
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

421 422
	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

423
	tbl_dw_addr = trans_pcie->scd_base_addr +
424 425
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

426
	tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
427 428 429 430 431 432

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

433
	iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
434 435 436 437

	return 0;
}

438
static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
439 440 441
{
	/* Simply stop the queue, but don't change any configuration;
	 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
442
	iwl_write_prph(trans,
443 444 445 446 447
		SCD_QUEUE_STATUS_BITS(txq_id),
		(0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
		(1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
}

448
void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
449 450
				int txq_id, u32 index)
{
451
	IWL_DEBUG_TX_QUEUES(trans, "Q %d  WrPtr: %d", txq_id, index & 0xff);
452
	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
453
			(index & 0xff) | (txq_id << 8));
454
	iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index);
455 456
}

457
void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
458 459 460
					struct iwl_tx_queue *txq,
					int tx_fifo_id, int scd_retry)
{
461
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
462
	int txq_id = txq->q.id;
463
	int active =
464
		test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
465

466
	iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
467 468 469 470 471 472 473
			(active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			(tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
			(1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			SCD_QUEUE_STTS_REG_MSK);

	txq->sched_retry = scd_retry;

474 475 476 477 478 479
	if (active)
		IWL_DEBUG_TX_QUEUES(trans, "Activate %s Queue %d on FIFO %d\n",
			scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
	else
		IWL_DEBUG_TX_QUEUES(trans, "Deactivate %s Queue %d\n",
			scd_retry ? "BA" : "AC/CMD", txq_id);
480 481
}

J
Johannes Berg 已提交
482 483 484 485 486 487 488 489 490
static inline int get_ac_from_tid(u16 tid)
{
	if (likely(tid < ARRAY_SIZE(tid_to_ac)))
		return tid_to_ac[tid];

	/* no support for TIDs 8-15 yet */
	return -EINVAL;
}

491 492
static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
				    u8 ctx, u16 tid)
493
{
494
	const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
495
	if (likely(tid < ARRAY_SIZE(tid_to_ac)))
496
		return ac_to_fifo[tid_to_ac[tid]];
497 498 499 500 501

	/* no support for TIDs 8-15 yet */
	return -EINVAL;
}

502 503 504 505 506 507 508 509
static inline bool is_agg_txqid_valid(struct iwl_trans *trans, int txq_id)
{
	if (txq_id < IWLAGN_FIRST_AMPDU_QUEUE)
		return false;
	return txq_id < (IWLAGN_FIRST_AMPDU_QUEUE +
		hw_params(trans).num_ampdu_queues);
}

510 511
void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
				 enum iwl_rxon_context_id ctx, int sta_id,
512
				 int tid, int frame_limit, u16 ssn)
513
{
514
	int tx_fifo, txq_id;
515 516 517
	u16 ra_tid;
	unsigned long flags;

518 519 520
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

521 522
	if (WARN_ON(sta_id == IWL_INVALID_STATION))
		return;
523
	if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
524 525
		return;

526
	tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
527 528 529 530 531
	if (WARN_ON(tx_fifo < 0)) {
		IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
		return;
	}

532 533 534 535 536 537 538 539 540
	txq_id = trans_pcie->agg_txq[sta_id][tid];
	if (WARN_ON_ONCE(is_agg_txqid_valid(trans, txq_id) == false)) {
		IWL_ERR(trans,
			"queue number out of range: %d, must be %d to %d\n",
			txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
			IWLAGN_FIRST_AMPDU_QUEUE +
			hw_params(trans).num_ampdu_queues - 1);
		return;
	}
541 542 543

	ra_tid = BUILD_RAxTID(sta_id, tid);

J
Johannes Berg 已提交
544
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
545 546

	/* Stop this Tx queue before configuring it */
547
	iwlagn_tx_queue_stop_scheduler(trans, txq_id);
548 549

	/* Map receiver-address / traffic-ID to this queue */
550
	iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
551 552

	/* Set this queue as a chain-building queue */
553
	iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, (1<<txq_id));
554 555

	/* enable aggregations for the queue */
556
	iwl_set_bits_prph(trans, SCD_AGGR_SEL, (1<<txq_id));
557 558 559

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
560 561 562
	trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
	trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
	iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
563 564

	/* Set up Tx window size and frame limit for this queue */
565
	iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
566 567 568 569 570 571 572 573 574
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
			sizeof(u32),
			((frame_limit <<
			SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
			SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
			((frame_limit <<
			SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
			SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));

575
	iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
576 577

	/* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
578
	iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
579
					tx_fifo, 1);
580

581 582
	trans_pcie->txq[txq_id].sta_id = sta_id;
	trans_pcie->txq[txq_id].tid = tid;
583

J
Johannes Berg 已提交
584
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
585 586
}

587 588 589 590 591 592 593 594
/*
 * Find first available (lowest unused) Tx Queue, mark it "active".
 * Called only when finding queue for aggregation.
 * Should never return anything < 7, because they should already
 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
 */
static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
{
595
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
596 597 598 599
	int txq_id;

	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
		if (!test_and_set_bit(txq_id,
600
					&trans_pcie->txq_ctx_active_msk))
601 602 603 604 605
			return txq_id;
	return -1;
}

int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
606
				int sta_id, int tid)
607
{
608
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
W
Wey-Yi Guy 已提交
609
	int txq_id;
610 611 612 613 614 615 616

	txq_id = iwlagn_txq_ctx_activate_free(trans);
	if (txq_id == -1) {
		IWL_ERR(trans, "No free aggregation queue available\n");
		return -ENXIO;
	}

617
	trans_pcie->agg_txq[sta_id][tid] = txq_id;
618
	iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
619 620 621

	return 0;
}
622

623
int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int sta_id, int tid)
624
{
625
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
626
	u8 txq_id = trans_pcie->agg_txq[sta_id][tid];
627

628
	if (WARN_ON_ONCE(is_agg_txqid_valid(trans, txq_id) == false)) {
629
		IWL_ERR(trans,
630 631 632
			"queue number out of range: %d, must be %d to %d\n",
			txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
			IWLAGN_FIRST_AMPDU_QUEUE +
633
			hw_params(trans).num_ampdu_queues - 1);
634 635 636
		return -EINVAL;
	}

637
	iwlagn_tx_queue_stop_scheduler(trans, txq_id);
638

639
	iwl_clear_bits_prph(trans, SCD_AGGR_SEL, (1 << txq_id));
640

641
	trans_pcie->agg_txq[sta_id][tid] = 0;
642 643 644 645
	trans_pcie->txq[txq_id].q.read_ptr = 0;
	trans_pcie->txq[txq_id].q.write_ptr = 0;
	/* supposes that ssn_idx is valid (!= 0xFFF) */
	iwl_trans_set_wr_ptrs(trans, txq_id, 0);
646

647
	iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
648 649
	iwl_txq_ctx_deactivate(trans_pcie, txq_id);
	iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
650 651 652
	return 0;
}

653 654 655 656 657 658 659 660 661 662 663
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

/**
 * iwl_enqueue_hcmd - enqueue a uCode command
 * @priv: device private data point
 * @cmd: a point to the ucode command structure
 *
 * The function returns < 0 values to indicate the operation is
 * failed. On success, it turns the index (> 0) of command in the
 * command queue.
 */
664
static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
665
{
666
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
667
	struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
668
	struct iwl_queue *q = &txq->q;
J
Johannes Berg 已提交
669 670
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
671
	dma_addr_t phys_addr;
T
Tomas Winkler 已提交
672
	u32 idx;
673 674 675 676 677 678 679 680 681
	u16 copy_size, cmd_size;
	bool had_nocopy = false;
	int i;
	u8 *cmd_dest;
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
	const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
	int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
	int trace_idx;
#endif
682

683 684
	if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
		IWL_WARN(trans, "fw recovery, no hcmd send\n");
685 686 687
		return -EIO;
	}

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
	copy_size = sizeof(out_cmd->hdr);
	cmd_size = sizeof(out_cmd->hdr);

	/* need one for the header if the first is NOCOPY */
	BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);

	for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
		if (!cmd->len[i])
			continue;
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
		} else {
			/* NOCOPY must not be followed by normal! */
			if (WARN_ON(had_nocopy))
				return -EINVAL;
			copy_size += cmd->len[i];
		}
		cmd_size += cmd->len[i];
	}
707

708 709
	/*
	 * If any of the command structures end up being larger than
710 711 712
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
713
	 */
714
	if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
715
		return -EINVAL;
716

717
	spin_lock_bh(&txq->lock);
718

J
Johannes Berg 已提交
719
	if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
720
		spin_unlock_bh(&txq->lock);
721

722
		IWL_ERR(trans, "No space in command queue\n");
723
		iwl_op_mode_cmd_queue_full(trans->op_mode);
724 725 726
		return -ENOSPC;
	}

727
	idx = get_cmd_index(q, q->write_ptr);
728
	out_cmd = txq->cmd[idx];
J
Johannes Berg 已提交
729 730
	out_meta = &txq->meta[idx];

731
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
732 733
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
734

735
	/* set up the header */
736

737
	out_cmd->hdr.cmd = cmd->id;
738
	out_cmd->hdr.flags = 0;
739
	out_cmd->hdr.sequence =
740
		cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
741
					 INDEX_TO_SEQ(q->write_ptr));
742 743 744

	/* and copy the data that needs to be copied */

745
	cmd_dest = out_cmd->payload;
746 747 748 749 750 751 752
	for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
		if (!cmd->len[i])
			continue;
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
			break;
		memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
		cmd_dest += cmd->len[i];
753
	}
754

755
	IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
756 757 758 759
			"%d bytes at %d[%d]:%d\n",
			get_cmd_string(out_cmd->hdr.cmd),
			out_cmd->hdr.cmd,
			le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
760
			q->write_ptr, idx, trans_pcie->cmd_queue);
761

762
	phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
763
				DMA_BIDIRECTIONAL);
764
	if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
J
Johannes Berg 已提交
765 766 767 768
		idx = -ENOMEM;
		goto out;
	}

769
	dma_unmap_addr_set(out_meta, mapping, phys_addr);
770 771
	dma_unmap_len_set(out_meta, len, copy_size);

772 773
	iwlagn_txq_attach_buf_to_tfd(trans, txq,
					phys_addr, copy_size, 1);
774 775 776 777 778 779 780 781 782 783 784
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
	trace_bufs[0] = &out_cmd->hdr;
	trace_lens[0] = copy_size;
	trace_idx = 1;
#endif

	for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
		if (!cmd->len[i])
			continue;
		if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
			continue;
785
		phys_addr = dma_map_single(trans->dev,
786
					   (void *)cmd->data[i],
787
					   cmd->len[i], DMA_BIDIRECTIONAL);
788
		if (dma_mapping_error(trans->dev, phys_addr)) {
789
			iwlagn_unmap_tfd(trans, out_meta,
J
Johannes Berg 已提交
790
					 &txq->tfds[q->write_ptr],
791
					 DMA_BIDIRECTIONAL);
792 793 794 795
			idx = -ENOMEM;
			goto out;
		}

796
		iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
797 798 799 800 801 802 803
					     cmd->len[i], 0);
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
		trace_bufs[trace_idx] = cmd->data[i];
		trace_lens[trace_idx] = cmd->len[i];
		trace_idx++;
#endif
	}
R
Reinette Chatre 已提交
804

805
	out_meta->flags = cmd->flags;
J
Johannes Berg 已提交
806 807 808

	txq->need_update = 1;

809 810 811
	/* check that tracing gets all possible blocks */
	BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
812
	trace_iwlwifi_dev_hcmd(trans->dev, cmd->flags,
813 814 815 816
			       trace_bufs[0], trace_lens[0],
			       trace_bufs[1], trace_lens[1],
			       trace_bufs[2], trace_lens[2]);
#endif
R
Reinette Chatre 已提交
817

818 819
	/* Increment and update queue's write index */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
820
	iwl_txq_update_write_ptr(trans, txq);
821

J
Johannes Berg 已提交
822
 out:
823
	spin_unlock_bh(&txq->lock);
824
	return idx;
825 826
}

827 828 829 830 831 832 833
/**
 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
834 835
static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
				   int idx)
836
{
837
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
838
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
839 840 841
	struct iwl_queue *q = &txq->q;
	int nfreed = 0;

842 843
	lockdep_assert_held(&txq->lock);

T
Tomas Winkler 已提交
844
	if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
845
		IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
846 847
			  "index %d is out of range [0-%d] %d %d.\n", __func__,
			  txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
848 849 850
		return;
	}

T
Tomas Winkler 已提交
851 852
	for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
853

T
Tomas Winkler 已提交
854
		if (nfreed++ > 0) {
855
			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
856
					q->write_ptr, q->read_ptr);
857
			iwl_op_mode_nic_error(trans->op_mode);
858
		}
859

860 861 862 863 864 865
	}
}

/**
 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
 * @rxb: Rx buffer to reclaim
866 867
 * @handler_status: return value of the handler of the command
 *	(put in setup_rx_handlers)
868 869 870 871 872
 *
 * If an Rx buffer has an async callback associated with it the callback
 * will be executed.  The attached skb (if present) will only be freed
 * if the callback returns 1
 */
873
void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb,
874
			 int handler_status)
875
{
Z
Zhu Yi 已提交
876
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
877 878 879 880
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
881 882
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
883
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
884
	struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
885 886 887 888

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
889
	if (WARN(txq_id != trans_pcie->cmd_queue,
890
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
891 892 893
		  txq_id, trans_pcie->cmd_queue, sequence,
		  trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
		  trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
894
		iwl_print_hex_error(trans, pkt, 32);
895
		return;
896
	}
897

898 899
	spin_lock(&txq->lock);

900
	cmd_index = get_cmd_index(&txq->q, index);
Z
Zhu Yi 已提交
901 902
	cmd = txq->cmd[cmd_index];
	meta = &txq->meta[cmd_index];
903

904 905
	txq->time_stamp = jiffies;

906 907
	iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
			 DMA_BIDIRECTIONAL);
R
Reinette Chatre 已提交
908

909
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
910
	if (meta->flags & CMD_WANT_SKB) {
911
		struct page *p = rxb_steal_page(rxb);
912 913 914 915 916

		meta->source->resp_pkt = pkt;
		meta->source->_rx_page_addr = (unsigned long)page_address(p);
		meta->source->_rx_page_order = hw_params(trans).rx_page_order;
		meta->source->handler_status = handler_status;
917
	}
918

919
	iwl_hcmd_queue_reclaim(trans, txq_id, index);
920

J
Johannes Berg 已提交
921
	if (!(meta->flags & CMD_ASYNC)) {
922 923 924 925 926
		if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
			IWL_WARN(trans,
				 "HCMD_ACTIVE already clear for command %s\n",
				 get_cmd_string(cmd->hdr.cmd));
		}
927 928
		clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
929
			       get_cmd_string(cmd->hdr.cmd));
930
		wake_up(&trans->shrd->wait_command_queue);
931
	}
932

Z
Zhu Yi 已提交
933
	meta->flags = 0;
934

935
	spin_unlock(&txq->lock);
936
}
937 938 939

#define HOST_COMPLETE_TIMEOUT (2 * HZ)

940
static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
941 942 943 944 945 946 947 948
{
	int ret;

	/* An asynchronous command can not expect an SKB to be set. */
	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
		return -EINVAL;


949
	ret = iwl_enqueue_hcmd(trans, cmd);
950
	if (ret < 0) {
951
		IWL_ERR(trans,
952
			"Error sending %s: enqueue_hcmd failed: %d\n",
953 954 955 956 957 958
			  get_cmd_string(cmd->id), ret);
		return ret;
	}
	return 0;
}

959
static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
960
{
961
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
962 963 964
	int cmd_idx;
	int ret;

965
	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
966 967
			get_cmd_string(cmd->id));

968 969 970 971 972
	if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
		IWL_ERR(trans, "Command %s failed: FW Error\n",
			       get_cmd_string(cmd->id));
		return -EIO;
	}
973 974 975 976 977 978 979 980

	if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
				     &trans->shrd->status))) {
		IWL_ERR(trans, "Command %s: a command is already active!\n",
			get_cmd_string(cmd->id));
		return -EIO;
	}

981
	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
982 983
			get_cmd_string(cmd->id));

984
	cmd_idx = iwl_enqueue_hcmd(trans, cmd);
985 986
	if (cmd_idx < 0) {
		ret = cmd_idx;
987
		clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
988
		IWL_ERR(trans,
989
			"Error sending %s: enqueue_hcmd failed: %d\n",
990 991 992 993
			  get_cmd_string(cmd->id), ret);
		return ret;
	}

994
	ret = wait_event_timeout(trans->shrd->wait_command_queue,
995
			!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
996 997
			HOST_COMPLETE_TIMEOUT);
	if (!ret) {
998
		if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
999
			struct iwl_tx_queue *txq =
1000
				&trans_pcie->txq[trans_pcie->cmd_queue];
1001 1002
			struct iwl_queue *q = &txq->q;

1003
			IWL_ERR(trans,
1004 1005 1006 1007
				"Error sending %s: time out after %dms.\n",
				get_cmd_string(cmd->id),
				jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));

1008
			IWL_ERR(trans,
1009 1010 1011
				"Current CMD queue read_ptr %d write_ptr %d\n",
				q->read_ptr, q->write_ptr);

1012 1013
			clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
			IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
1014 1015 1016 1017 1018 1019
				 "%s\n", get_cmd_string(cmd->id));
			ret = -ETIMEDOUT;
			goto cancel;
		}
	}

1020
	if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
1021
		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
			  get_cmd_string(cmd->id));
		ret = -EIO;
		goto cancel;
	}

	return 0;

cancel:
	if (cmd->flags & CMD_WANT_SKB) {
		/*
		 * Cancel the CMD_WANT_SKB flag for the cmd in the
		 * TX cmd queue. Otherwise in case the cmd comes
		 * in later, it will possibly set an invalid
		 * address (cmd->meta.source).
		 */
1037
		trans_pcie->txq[trans_pcie->cmd_queue].meta[cmd_idx].flags &=
1038 1039
							~CMD_WANT_SKB;
	}
1040

1041 1042 1043
	if (cmd->resp_pkt) {
		iwl_free_resp(cmd);
		cmd->resp_pkt = NULL;
1044 1045 1046 1047 1048
	}

	return ret;
}

1049
int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1050 1051
{
	if (cmd->flags & CMD_ASYNC)
1052
		return iwl_send_cmd_async(trans, cmd);
1053

1054
	return iwl_send_cmd_sync(trans, cmd);
1055 1056
}

1057
/* Frees buffers until index _not_ inclusive */
1058 1059
int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
			 struct sk_buff_head *skbs)
1060
{
1061 1062
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1063 1064
	struct iwl_queue *q = &txq->q;
	int last_to_free;
1065
	int freed = 0;
1066

1067
	/* This function is not meant to release cmd queue*/
1068
	if (WARN_ON(txq_id == trans_pcie->cmd_queue))
1069 1070
		return 0;

1071 1072
	lockdep_assert_held(&txq->lock);

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	/*Since we free until index _not_ inclusive, the one before index is
	 * the last we will free. This one must be used */
	last_to_free = iwl_queue_dec_wrap(index, q->n_bd);

	if ((index >= q->n_bd) ||
	   (iwl_queue_used(q, last_to_free) == 0)) {
		IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
			  "last_to_free %d is out of range [0-%d] %d %d.\n",
			  __func__, txq_id, last_to_free, q->n_bd,
			  q->write_ptr, q->read_ptr);
1083
		return 0;
1084 1085 1086
	}

	if (WARN_ON(!skb_queue_empty(skbs)))
1087
		return 0;
1088 1089 1090 1091 1092

	for (;
	     q->read_ptr != index;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {

1093
		if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
1094 1095
			continue;

1096
		__skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
1097

1098
		txq->skbs[txq->q.read_ptr] = NULL;
1099

1100
		iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
1101

1102
		iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
1103
		freed++;
1104
	}
1105
	return freed;
1106
}