iwl-trans-pcie-tx.c 29.4 KB
Newer Older
1 2
/******************************************************************************
 *
W
Wey-Yi Guy 已提交
3
 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
25
 *  Intel Linux Wireless <ilw@linux.intel.com>
26 27 28
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
29
#include <linux/etherdevice.h>
30
#include <linux/slab.h>
31 32
#include <linux/sched.h>

33 34 35
#include "iwl-debug.h"
#include "iwl-csr.h"
#include "iwl-prph.h"
36
#include "iwl-io.h"
37
#include "iwl-agn-hw.h"
38
#include "iwl-trans-pcie-int.h"
39

40 41 42
#define IWL_TX_CRC_SIZE 4
#define IWL_TX_DELIMITER_SIZE 4

43 44 45
/**
 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
 */
46
void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
47 48 49
					   struct iwl_tx_queue *txq,
					   u16 byte_cnt)
{
50 51 52
	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
53 54 55 56 57 58
	int write_ptr = txq->q.write_ptr;
	int txq_id = txq->q.id;
	u8 sec_ctl = 0;
	u8 sta_id = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
59 60
	struct iwl_tx_cmd *tx_cmd =
		(struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
61

62 63
	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;

64 65
	WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);

66 67
	sta_id = tx_cmd->sta_id;
	sec_ctl = tx_cmd->sec_ctl;
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89

	switch (sec_ctl & TX_CMD_SEC_MSK) {
	case TX_CMD_SEC_CCM:
		len += CCMP_MIC_LEN;
		break;
	case TX_CMD_SEC_TKIP:
		len += TKIP_ICV_LEN;
		break;
	case TX_CMD_SEC_WEP:
		len += WEP_IV_LEN + WEP_ICV_LEN;
		break;
	}

	bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));

	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;

	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
}

90 91 92
/**
 * iwl_txq_update_write_ptr - Send new write index to hardware
 */
93
void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
94 95 96 97 98
{
	u32 reg = 0;
	int txq_id = txq->q.id;

	if (txq->need_update == 0)
99
		return;
100

101
	if (hw_params(trans).shadow_reg_enable) {
W
Wey-Yi Guy 已提交
102
		/* shadow register enabled */
103
		iwl_write32(bus(trans), HBUS_TARG_WRPTR,
W
Wey-Yi Guy 已提交
104 105 106
			    txq->q.write_ptr | (txq_id << 8));
	} else {
		/* if we're trying to save power */
107
		if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
W
Wey-Yi Guy 已提交
108 109 110
			/* wake up nic if it's powered down ...
			 * uCode will wake up, and interrupt us again, so next
			 * time we'll skip this part. */
111
			reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1);
112

W
Wey-Yi Guy 已提交
113
			if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
114
				IWL_DEBUG_INFO(trans,
W
Wey-Yi Guy 已提交
115 116
					"Tx queue %d requesting wakeup,"
					" GP1 = 0x%x\n", txq_id, reg);
117
				iwl_set_bit(bus(trans), CSR_GP_CNTRL,
W
Wey-Yi Guy 已提交
118 119 120
					CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
				return;
			}
121

122
			iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
123 124
				     txq->q.write_ptr | (txq_id << 8));

W
Wey-Yi Guy 已提交
125 126 127 128 129 130
		/*
		 * else not in power-save mode,
		 * uCode will never sleep when we're
		 * trying to tx (during RFKILL, we're not trying to tx).
		 */
		} else
131
			iwl_write32(bus(trans), HBUS_TARG_WRPTR,
W
Wey-Yi Guy 已提交
132 133
				    txq->q.write_ptr | (txq_id << 8));
	}
134 135 136
	txq->need_update = 0;
}

J
Johannes Berg 已提交
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];

	dma_addr_t addr = get_unaligned_le32(&tb->lo);
	if (sizeof(dma_addr_t) > sizeof(u32))
		addr |=
		((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;

	return addr;
}

static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];

	return le16_to_cpu(tb->hi_n_len) >> 4;
}

static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
				  dma_addr_t addr, u16 len)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];
	u16 hi_n_len = len << 4;

	put_unaligned_le32(addr, &tb->lo);
	if (sizeof(dma_addr_t) > sizeof(u32))
		hi_n_len |= ((addr >> 16) >> 16) & 0xF;

	tb->hi_n_len = cpu_to_le16(hi_n_len);

	tfd->num_tbs = idx + 1;
}

static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
{
	return tfd->num_tbs & 0x1f;
}

176
static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
177
		     struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
J
Johannes Berg 已提交
178 179 180 181 182 183 184 185
{
	int i;
	int num_tbs;

	/* Sanity check on number of chunks */
	num_tbs = iwl_tfd_get_num_tbs(tfd);

	if (num_tbs >= IWL_NUM_OF_TBS) {
186
		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
J
Johannes Berg 已提交
187 188 189 190 191 192
		/* @todo issue fatal error, it is quite serious situation */
		return;
	}

	/* Unmap tx_cmd */
	if (num_tbs)
193
		dma_unmap_single(bus(trans)->dev,
194 195
				dma_unmap_addr(meta, mapping),
				dma_unmap_len(meta, len),
196
				DMA_BIDIRECTIONAL);
J
Johannes Berg 已提交
197 198 199

	/* Unmap chunks, if any. */
	for (i = 1; i < num_tbs; i++)
200
		dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i),
J
Johannes Berg 已提交
201
				iwl_tfd_tb_get_len(tfd, i), dma_dir);
202 203 204 205
}

/**
 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
206
 * @trans - transport private data
207
 * @txq - tx queue
208
 * @index - the index of the TFD to be freed
209
 *@dma_dir - the direction of the DMA mapping
210 211 212 213
 *
 * Does NOT advance any TFD circular buffer read/write indexes
 * Does NOT free the TFD itself (which is within circular buffer)
 */
214
void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
215
	int index, enum dma_data_direction dma_dir)
216 217 218
{
	struct iwl_tfd *tfd_tmp = txq->tfds;

219
	iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
J
Johannes Berg 已提交
220 221

	/* free SKB */
222
	if (txq->skbs) {
J
Johannes Berg 已提交
223 224
		struct sk_buff *skb;

225
		skb = txq->skbs[index];
J
Johannes Berg 已提交
226

227 228 229 230
		/* Can be called from irqs-disabled context
		 * If skb is not NULL, it means that the whole queue is being
		 * freed and that the queue is not empty - free the skb
		 */
J
Johannes Berg 已提交
231
		if (skb) {
232
			iwl_free_skb(priv(trans), skb);
233
			txq->skbs[index] = NULL;
J
Johannes Berg 已提交
234 235 236 237
		}
	}
}

238
int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
J
Johannes Berg 已提交
239 240
				 struct iwl_tx_queue *txq,
				 dma_addr_t addr, u16 len,
241
				 u8 reset)
J
Johannes Berg 已提交
242 243 244 245 246 247
{
	struct iwl_queue *q;
	struct iwl_tfd *tfd, *tfd_tmp;
	u32 num_tbs;

	q = &txq->q;
248
	tfd_tmp = txq->tfds;
J
Johannes Berg 已提交
249 250 251 252 253 254 255 256 257
	tfd = &tfd_tmp[q->write_ptr];

	if (reset)
		memset(tfd, 0, sizeof(*tfd));

	num_tbs = iwl_tfd_get_num_tbs(tfd);

	/* Each TFD can point to a maximum 20 Tx buffers */
	if (num_tbs >= IWL_NUM_OF_TBS) {
258
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
J
Johannes Berg 已提交
259 260 261 262 263 264 265 266
			  IWL_NUM_OF_TBS);
		return -EINVAL;
	}

	if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
		return -EINVAL;

	if (unlikely(addr & ~IWL_TX_DMA_MASK))
267
		IWL_ERR(trans, "Unaligned address = %llx\n",
J
Johannes Berg 已提交
268 269 270 271 272 273 274
			  (unsigned long long)addr);

	iwl_tfd_set_tb(tfd, num_tbs, addr, len);

	return 0;
}

275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/

int iwl_queue_space(const struct iwl_queue *q)
{
	int s = q->read_ptr - q->write_ptr;

	if (q->read_ptr > q->write_ptr)
		s -= q->n_bd;

	if (s <= 0)
		s += q->n_window;
	/* keep some reserve to not confuse empty and full situations */
	s -= 2;
	if (s < 0)
		s = 0;
	return s;
}

313 314 315
/**
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
316
int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
317 318 319 320 321 322 323
{
	q->n_bd = count;
	q->n_window = slots_num;
	q->id = id;

	/* count must be power-of-two size, otherwise iwl_queue_inc_wrap
	 * and iwl_queue_dec_wrap are broken. */
324 325
	if (WARN_ON(!is_power_of_2(count)))
		return -EINVAL;
326 327 328

	/* slots_num must be power-of-two size, otherwise
	 * get_cmd_index is broken. */
329 330
	if (WARN_ON(!is_power_of_2(slots_num)))
		return -EINVAL;
331 332 333 334 335 336 337 338 339 340 341 342 343 344

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = q->read_ptr = 0;

	return 0;
}

345
static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
346 347
					  struct iwl_tx_queue *txq)
{
348 349
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
350
	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
351 352 353 354
	int txq_id = txq->q.id;
	int read_ptr = txq->q.read_ptr;
	u8 sta_id = 0;
	__le16 bc_ent;
355 356
	struct iwl_tx_cmd *tx_cmd =
		(struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
357 358 359

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);

360
	if (txq_id != trans->shrd->cmd_queue)
361
		sta_id = tx_cmd->sta_id;
362 363 364 365 366 367 368 369 370

	bc_ent = cpu_to_le16(1 | (sta_id << 12));
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;

	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
}

371
static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
372 373 374 375 376 377
					u16 txq_id)
{
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

378 379 380
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

381 382
	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

383
	tbl_dw_addr = trans_pcie->scd_base_addr +
384 385
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

386
	tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr);
387 388 389 390 391 392

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

393
	iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw);
394 395 396 397

	return 0;
}

398
static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
399 400 401
{
	/* Simply stop the queue, but don't change any configuration;
	 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
402
	iwl_write_prph(bus(trans),
403 404 405 406 407
		SCD_QUEUE_STATUS_BITS(txq_id),
		(0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
		(1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
}

408
void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
409 410
				int txq_id, u32 index)
{
411
	iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
412
			(index & 0xff) | (txq_id << 8));
413
	iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index);
414 415
}

416
void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
417 418 419
					struct iwl_tx_queue *txq,
					int tx_fifo_id, int scd_retry)
{
420
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
421
	int txq_id = txq->q.id;
422
	int active =
423
		test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
424

425
	iwl_write_prph(bus(trans), SCD_QUEUE_STATUS_BITS(txq_id),
426 427 428 429 430 431 432
			(active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			(tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
			(1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			SCD_QUEUE_STTS_REG_MSK);

	txq->sched_retry = scd_retry;

433
	IWL_DEBUG_TX_QUEUES(trans, "%s %s Queue %d on FIFO %d\n",
434 435 436 437
		       active ? "Activate" : "Deactivate",
		       scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
}

438 439
static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
				    u8 ctx, u16 tid)
440
{
441
	const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
442
	if (likely(tid < ARRAY_SIZE(tid_to_ac)))
443
		return ac_to_fifo[tid_to_ac[tid]];
444 445 446 447 448

	/* no support for TIDs 8-15 yet */
	return -EINVAL;
}

449 450
void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
				 enum iwl_rxon_context_id ctx, int sta_id,
451
				 int tid, int frame_limit, u16 ssn)
452
{
453
	int tx_fifo, txq_id;
454 455 456
	u16 ra_tid;
	unsigned long flags;

457 458 459
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

460 461
	if (WARN_ON(sta_id == IWL_INVALID_STATION))
		return;
462
	if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
463 464
		return;

465
	tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
466 467 468 469 470
	if (WARN_ON(tx_fifo < 0)) {
		IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
		return;
	}

471
	txq_id = trans->shrd->tid_data[sta_id][tid].agg.txq_id;
472 473 474

	ra_tid = BUILD_RAxTID(sta_id, tid);

475
	spin_lock_irqsave(&trans->shrd->lock, flags);
476 477

	/* Stop this Tx queue before configuring it */
478
	iwlagn_tx_queue_stop_scheduler(trans, txq_id);
479 480

	/* Map receiver-address / traffic-ID to this queue */
481
	iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
482 483

	/* Set this queue as a chain-building queue */
484
	iwl_set_bits_prph(bus(trans), SCD_QUEUECHAIN_SEL, (1<<txq_id));
485 486

	/* enable aggregations for the queue */
487
	iwl_set_bits_prph(bus(trans), SCD_AGGR_SEL, (1<<txq_id));
488 489 490

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
491 492 493
	trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
	trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
	iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
494 495

	/* Set up Tx window size and frame limit for this queue */
496
	iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
497 498 499 500 501 502 503 504 505
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
			sizeof(u32),
			((frame_limit <<
			SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
			SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
			((frame_limit <<
			SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
			SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));

506
	iwl_set_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
507 508

	/* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
509
	iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
510
					tx_fifo, 1);
511

512 513
	trans_pcie->txq[txq_id].sta_id = sta_id;
	trans_pcie->txq[txq_id].tid = tid;
514

515
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
516 517
}

518 519 520 521 522 523 524 525
/*
 * Find first available (lowest unused) Tx Queue, mark it "active".
 * Called only when finding queue for aggregation.
 * Should never return anything < 7, because they should already
 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
 */
static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
{
526
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
527 528 529 530
	int txq_id;

	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
		if (!test_and_set_bit(txq_id,
531
					&trans_pcie->txq_ctx_active_msk))
532 533 534 535 536
			return txq_id;
	return -1;
}

int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
537
				int sta_id, int tid)
538
{
539
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
W
Wey-Yi Guy 已提交
540
	int txq_id;
541 542 543 544 545 546 547

	txq_id = iwlagn_txq_ctx_activate_free(trans);
	if (txq_id == -1) {
		IWL_ERR(trans, "No free aggregation queue available\n");
		return -ENXIO;
	}

548
	trans->shrd->tid_data[sta_id][tid].agg.txq_id = txq_id;
549
	iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
550 551 552

	return 0;
}
553

554
int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int sta_id, int tid)
555
{
556
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
557 558
	/* TODO: the transport layer shouldn't access the tid_data */
	int txq_id = trans->shrd->tid_data[sta_id][tid].agg.txq_id;
559

560 561
	if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
	    (IWLAGN_FIRST_AMPDU_QUEUE +
562 563
		hw_params(trans).num_ampdu_queues <= txq_id)) {
		IWL_ERR(trans,
564 565 566
			"queue number out of range: %d, must be %d to %d\n",
			txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
			IWLAGN_FIRST_AMPDU_QUEUE +
567
			hw_params(trans).num_ampdu_queues - 1);
568 569 570
		return -EINVAL;
	}

571
	iwlagn_tx_queue_stop_scheduler(trans, txq_id);
572

573
	iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id));
574

575 576 577 578
	trans_pcie->txq[txq_id].q.read_ptr = 0;
	trans_pcie->txq[txq_id].q.write_ptr = 0;
	/* supposes that ssn_idx is valid (!= 0xFFF) */
	iwl_trans_set_wr_ptrs(trans, txq_id, 0);
579

580 581 582
	iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
	iwl_txq_ctx_deactivate(trans_pcie, txq_id);
	iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
583 584 585
	return 0;
}

586 587 588 589 590 591 592 593 594 595 596
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

/**
 * iwl_enqueue_hcmd - enqueue a uCode command
 * @priv: device private data point
 * @cmd: a point to the ucode command structure
 *
 * The function returns < 0 values to indicate the operation is
 * failed. On success, it turns the index (> 0) of command in the
 * command queue.
 */
597
static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
598
{
599 600
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
601
	struct iwl_queue *q = &txq->q;
J
Johannes Berg 已提交
602 603
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
604 605
	dma_addr_t phys_addr;
	unsigned long flags;
T
Tomas Winkler 已提交
606
	u32 idx;
607
	u16 copy_size, cmd_size;
608
	bool is_ct_kill = false;
609 610 611 612 613 614 615 616
	bool had_nocopy = false;
	int i;
	u8 *cmd_dest;
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
	const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
	int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
	int trace_idx;
#endif
617

618 619
	if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
		IWL_WARN(trans, "fw recovery, no hcmd send\n");
620 621 622
		return -EIO;
	}

623
	if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
624
	    !(cmd->flags & CMD_ON_DEMAND)) {
625
		IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
626 627 628
		return -EIO;
	}

629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
	copy_size = sizeof(out_cmd->hdr);
	cmd_size = sizeof(out_cmd->hdr);

	/* need one for the header if the first is NOCOPY */
	BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);

	for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
		if (!cmd->len[i])
			continue;
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
		} else {
			/* NOCOPY must not be followed by normal! */
			if (WARN_ON(had_nocopy))
				return -EINVAL;
			copy_size += cmd->len[i];
		}
		cmd_size += cmd->len[i];
	}
648

649 650
	/*
	 * If any of the command structures end up being larger than
651 652 653
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
654
	 */
655
	if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
656
		return -EINVAL;
657

658 659 660
	if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
		IWL_WARN(trans, "Not sending command - %s KILL\n",
			 iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
661 662
		return -EIO;
	}
663

664
	spin_lock_irqsave(&trans->hcmd_lock, flags);
665

J
Johannes Berg 已提交
666
	if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
667
		spin_unlock_irqrestore(&trans->hcmd_lock, flags);
668

669
		IWL_ERR(trans, "No space in command queue\n");
670
		is_ct_kill = iwl_check_for_ct_kill(priv(trans));
671
		if (!is_ct_kill) {
672
			IWL_ERR(trans, "Restarting adapter queue is full\n");
673
			iwlagn_fw_error(priv(trans), false);
674
		}
675 676 677
		return -ENOSPC;
	}

678
	idx = get_cmd_index(q, q->write_ptr);
679
	out_cmd = txq->cmd[idx];
J
Johannes Berg 已提交
680 681
	out_meta = &txq->meta[idx];

682
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
683 684
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
685

686
	/* set up the header */
687

688
	out_cmd->hdr.cmd = cmd->id;
689
	out_cmd->hdr.flags = 0;
690
	out_cmd->hdr.sequence =
691
		cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
692
					 INDEX_TO_SEQ(q->write_ptr));
693 694 695

	/* and copy the data that needs to be copied */

696
	cmd_dest = out_cmd->payload;
697 698 699 700 701 702 703
	for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
		if (!cmd->len[i])
			continue;
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
			break;
		memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
		cmd_dest += cmd->len[i];
704
	}
705

706
	IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
707 708 709 710
			"%d bytes at %d[%d]:%d\n",
			get_cmd_string(out_cmd->hdr.cmd),
			out_cmd->hdr.cmd,
			le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
711
			q->write_ptr, idx, trans->shrd->cmd_queue);
712

713
	phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size,
714
				DMA_BIDIRECTIONAL);
715
	if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
J
Johannes Berg 已提交
716 717 718 719
		idx = -ENOMEM;
		goto out;
	}

720
	dma_unmap_addr_set(out_meta, mapping, phys_addr);
721 722
	dma_unmap_len_set(out_meta, len, copy_size);

723 724
	iwlagn_txq_attach_buf_to_tfd(trans, txq,
					phys_addr, copy_size, 1);
725 726 727 728 729 730 731 732 733 734 735
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
	trace_bufs[0] = &out_cmd->hdr;
	trace_lens[0] = copy_size;
	trace_idx = 1;
#endif

	for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
		if (!cmd->len[i])
			continue;
		if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
			continue;
736 737
		phys_addr = dma_map_single(bus(trans)->dev,
					   (void *)cmd->data[i],
738
					   cmd->len[i], DMA_BIDIRECTIONAL);
739 740
		if (dma_mapping_error(bus(trans)->dev, phys_addr)) {
			iwlagn_unmap_tfd(trans, out_meta,
J
Johannes Berg 已提交
741
					 &txq->tfds[q->write_ptr],
742
					 DMA_BIDIRECTIONAL);
743 744 745 746
			idx = -ENOMEM;
			goto out;
		}

747
		iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
748 749 750 751 752 753 754
					     cmd->len[i], 0);
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
		trace_bufs[trace_idx] = cmd->data[i];
		trace_lens[trace_idx] = cmd->len[i];
		trace_idx++;
#endif
	}
R
Reinette Chatre 已提交
755

756
	out_meta->flags = cmd->flags;
J
Johannes Berg 已提交
757 758 759

	txq->need_update = 1;

760 761 762
	/* check that tracing gets all possible blocks */
	BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
763
	trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
764 765 766 767
			       trace_bufs[0], trace_lens[0],
			       trace_bufs[1], trace_lens[1],
			       trace_bufs[2], trace_lens[2]);
#endif
R
Reinette Chatre 已提交
768

769 770
	/* Increment and update queue's write index */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
771
	iwl_txq_update_write_ptr(trans, txq);
772

J
Johannes Berg 已提交
773
 out:
774
	spin_unlock_irqrestore(&trans->hcmd_lock, flags);
775
	return idx;
776 777
}

778 779 780 781 782 783 784
/**
 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
785 786
static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
				   int idx)
787
{
788
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
789
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
790 791 792
	struct iwl_queue *q = &txq->q;
	int nfreed = 0;

T
Tomas Winkler 已提交
793
	if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
794
		IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
795 796
			  "index %d is out of range [0-%d] %d %d.\n", __func__,
			  txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
797 798 799
		return;
	}

T
Tomas Winkler 已提交
800 801
	for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
802

T
Tomas Winkler 已提交
803
		if (nfreed++ > 0) {
804
			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
805
					q->write_ptr, q->read_ptr);
806
			iwlagn_fw_error(priv(trans), false);
807
		}
808

809 810 811 812 813 814
	}
}

/**
 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
 * @rxb: Rx buffer to reclaim
815 816
 * @handler_status: return value of the handler of the command
 *	(put in setup_rx_handlers)
817 818 819 820 821
 *
 * If an Rx buffer has an async callback associated with it the callback
 * will be executed.  The attached skb (if present) will only be freed
 * if the callback returns 1
 */
822 823
void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb,
			 int handler_status)
824
{
Z
Zhu Yi 已提交
825
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
826 827 828 829
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
830 831
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
832 833
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
834
	unsigned long flags;
835 836 837 838

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
839
	if (WARN(txq_id != trans->shrd->cmd_queue,
840
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
841
		  txq_id, trans->shrd->cmd_queue, sequence,
842 843
		  trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr,
		  trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) {
844
		iwl_print_hex_error(trans, pkt, 32);
845
		return;
846
	}
847

848
	cmd_index = get_cmd_index(&txq->q, index);
Z
Zhu Yi 已提交
849 850
	cmd = txq->cmd[cmd_index];
	meta = &txq->meta[cmd_index];
851

852 853
	txq->time_stamp = jiffies;

854 855
	iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
			 DMA_BIDIRECTIONAL);
R
Reinette Chatre 已提交
856

857
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
858
	if (meta->flags & CMD_WANT_SKB) {
Z
Zhu Yi 已提交
859
		meta->source->reply_page = (unsigned long)rxb_addr(rxb);
860
		meta->source->handler_status = handler_status;
Z
Zhu Yi 已提交
861
		rxb->page = NULL;
862
	}
863

864
	spin_lock_irqsave(&trans->hcmd_lock, flags);
865

866
	iwl_hcmd_queue_reclaim(trans, txq_id, index);
867

J
Johannes Berg 已提交
868
	if (!(meta->flags & CMD_ASYNC)) {
869 870 871 872 873
		if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
			IWL_WARN(trans,
				 "HCMD_ACTIVE already clear for command %s\n",
				 get_cmd_string(cmd->hdr.cmd));
		}
874 875
		clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
876
			       get_cmd_string(cmd->hdr.cmd));
877
		wake_up(&trans->shrd->wait_command_queue);
878
	}
879

Z
Zhu Yi 已提交
880
	meta->flags = 0;
881

882
	spin_unlock_irqrestore(&trans->hcmd_lock, flags);
883
}
884 885 886

#define HOST_COMPLETE_TIMEOUT (2 * HZ)

887
static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
888 889 890 891 892 893 894 895
{
	int ret;

	/* An asynchronous command can not expect an SKB to be set. */
	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
		return -EINVAL;


896
	if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
897 898
		return -EBUSY;

899
	ret = iwl_enqueue_hcmd(trans, cmd);
900
	if (ret < 0) {
901 902
		IWL_DEBUG_QUIET_RFKILL(trans,
			"Error sending %s: enqueue_hcmd failed: %d\n",
903 904 905 906 907 908
			  get_cmd_string(cmd->id), ret);
		return ret;
	}
	return 0;
}

909
static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
910
{
911
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
912 913 914
	int cmd_idx;
	int ret;

915
	lockdep_assert_held(&trans->shrd->mutex);
916

917
	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
918 919
			get_cmd_string(cmd->id));

920 921 922 923 924 925 926 927 928 929 930 931 932 933
	if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
		return -EBUSY;


	if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
		IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
			       get_cmd_string(cmd->id));
		return -ECANCELED;
	}
	if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
		IWL_ERR(trans, "Command %s failed: FW Error\n",
			       get_cmd_string(cmd->id));
		return -EIO;
	}
934 935
	set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
936 937
			get_cmd_string(cmd->id));

938
	cmd_idx = iwl_enqueue_hcmd(trans, cmd);
939 940
	if (cmd_idx < 0) {
		ret = cmd_idx;
941
		clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
942 943
		IWL_DEBUG_QUIET_RFKILL(trans,
			"Error sending %s: enqueue_hcmd failed: %d\n",
944 945 946 947
			  get_cmd_string(cmd->id), ret);
		return ret;
	}

948
	ret = wait_event_timeout(trans->shrd->wait_command_queue,
949
			!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
950 951
			HOST_COMPLETE_TIMEOUT);
	if (!ret) {
952
		if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
953
			struct iwl_tx_queue *txq =
954
				&trans_pcie->txq[trans->shrd->cmd_queue];
955 956
			struct iwl_queue *q = &txq->q;

957
			IWL_DEBUG_QUIET_RFKILL(trans,
958 959 960 961
				"Error sending %s: time out after %dms.\n",
				get_cmd_string(cmd->id),
				jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));

962
			IWL_DEBUG_QUIET_RFKILL(trans,
963 964 965
				"Current CMD queue read_ptr %d write_ptr %d\n",
				q->read_ptr, q->write_ptr);

966 967
			clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
			IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
968 969 970 971 972 973 974
				 "%s\n", get_cmd_string(cmd->id));
			ret = -ETIMEDOUT;
			goto cancel;
		}
	}

	if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
975
		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
976 977 978 979 980 981 982 983 984 985 986 987 988 989 990
			  get_cmd_string(cmd->id));
		ret = -EIO;
		goto cancel;
	}

	return 0;

cancel:
	if (cmd->flags & CMD_WANT_SKB) {
		/*
		 * Cancel the CMD_WANT_SKB flag for the cmd in the
		 * TX cmd queue. Otherwise in case the cmd comes
		 * in later, it will possibly set an invalid
		 * address (cmd->meta.source).
		 */
991
		trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
992 993
							~CMD_WANT_SKB;
	}
994

995
	if (cmd->reply_page) {
996
		iwl_free_pages(trans->shrd, cmd->reply_page);
997 998 999 1000 1001 1002
		cmd->reply_page = 0;
	}

	return ret;
}

1003
int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1004 1005
{
	if (cmd->flags & CMD_ASYNC)
1006
		return iwl_send_cmd_async(trans, cmd);
1007

1008
	return iwl_send_cmd_sync(trans, cmd);
1009 1010
}

1011
/* Frees buffers until index _not_ inclusive */
1012 1013
int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
			 struct sk_buff_head *skbs)
1014
{
1015 1016
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1017 1018
	struct iwl_queue *q = &txq->q;
	int last_to_free;
1019
	int freed = 0;
1020

1021 1022 1023 1024
	/* This function is not meant to release cmd queue*/
	if (WARN_ON(txq_id == trans->shrd->cmd_queue))
		return 0;

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	/*Since we free until index _not_ inclusive, the one before index is
	 * the last we will free. This one must be used */
	last_to_free = iwl_queue_dec_wrap(index, q->n_bd);

	if ((index >= q->n_bd) ||
	   (iwl_queue_used(q, last_to_free) == 0)) {
		IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
			  "last_to_free %d is out of range [0-%d] %d %d.\n",
			  __func__, txq_id, last_to_free, q->n_bd,
			  q->write_ptr, q->read_ptr);
1035
		return 0;
1036 1037 1038
	}

	if (WARN_ON(!skb_queue_empty(skbs)))
1039
		return 0;
1040 1041 1042 1043 1044

	for (;
	     q->read_ptr != index;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {

1045
		if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
1046 1047
			continue;

1048
		__skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
1049

1050
		txq->skbs[txq->q.read_ptr] = NULL;
1051

1052
		iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
1053

1054
		iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
1055
		freed++;
1056
	}
1057
	return freed;
1058
}