intel_display.c 262.1 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
45
static void intel_increase_pllclock(struct drm_crtc *crtc);
46
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
47 48

typedef struct {
49
	int	min, max;
J
Jesse Barnes 已提交
50 51 52
} intel_range_t;

typedef struct {
53 54
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
55 56 57
} intel_p2_t;

#define INTEL_P2_NUM		      2
58 59
typedef struct intel_limit intel_limit_t;
struct intel_limit {
60 61
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
	/**
	 * find_pll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_pll)(const intel_limit_t *limit,
			 struct drm_crtc *crtc,
			 int target, int refclk,
			 intel_clock_t *match_clock,
			 intel_clock_t *best_clock);
80
};
J
Jesse Barnes 已提交
81

J
Jesse Barnes 已提交
82 83 84
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

85 86 87 88 89 90 91 92 93 94
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

95 96
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
97 98
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock);
99 100
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
101 102
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);
J
Jesse Barnes 已提交
103

104 105
static bool
intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
106 107
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock);
108
static bool
109
intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
110 111
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock);
112

113 114 115 116 117
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);

118 119 120
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
121 122 123 124 125
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
126 127
}

128
static const intel_limit_t intel_limits_i8xx_dvo = {
129 130 131 132 133 134 135 136
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
137 138
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
139
	.find_pll = intel_find_best_PLL,
140 141 142
};

static const intel_limit_t intel_limits_i8xx_lvds = {
143 144 145 146 147 148 149 150
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
151 152
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
153
	.find_pll = intel_find_best_PLL,
154
};
155

156
static const intel_limit_t intel_limits_i9xx_sdvo = {
157 158 159 160
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
161 162
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
163 164
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
165 166
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
167
	.find_pll = intel_find_best_PLL,
168 169 170
};

static const intel_limit_t intel_limits_i9xx_lvds = {
171 172 173 174
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
175 176
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
177 178
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
179 180
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
181
	.find_pll = intel_find_best_PLL,
182 183
};

184

185
static const intel_limit_t intel_limits_g4x_sdvo = {
186 187 188 189 190 191 192 193 194 195 196
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
197
	},
198
	.find_pll = intel_g4x_find_best_PLL,
199 200 201
};

static const intel_limit_t intel_limits_g4x_hdmi = {
202 203 204 205 206 207 208 209 210 211
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
212
	.find_pll = intel_g4x_find_best_PLL,
213 214 215
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
216 217 218 219 220 221 222 223 224 225
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
226
	},
227
	.find_pll = intel_g4x_find_best_PLL,
228 229 230
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
231 232 233 234 235 236 237 238 239 240
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
241
	},
242
	.find_pll = intel_g4x_find_best_PLL,
243 244 245
};

static const intel_limit_t intel_limits_g4x_display_port = {
246 247 248 249 250 251 252 253 254
	.dot = { .min = 161670, .max = 227000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 97, .max = 108 },
	.m1 = { .min = 0x10, .max = 0x12 },
	.m2 = { .min = 0x05, .max = 0x06 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
255
		.p2_slow = 10, .p2_fast = 10 },
256
	.find_pll = intel_find_pll_g4x_dp,
257 258
};

259
static const intel_limit_t intel_limits_pineview_sdvo = {
260 261
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
262
	/* Pineview's Ncounter is a ring counter */
263 264
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
265
	/* Pineview only has one combined m divider, which we treat as m2. */
266 267 268 269
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
270 271
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
272
	.find_pll = intel_find_best_PLL,
273 274
};

275
static const intel_limit_t intel_limits_pineview_lvds = {
276 277 278 279 280 281 282 283
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
284 285
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
286
	.find_pll = intel_find_best_PLL,
287 288
};

289 290 291 292 293
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
294
static const intel_limit_t intel_limits_ironlake_dac = {
295 296 297 298 299 300 301 302 303 304
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
305
	.find_pll = intel_g4x_find_best_PLL,
306 307
};

308
static const intel_limit_t intel_limits_ironlake_single_lvds = {
309 310 311 312 313 314 315 316 317 318
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
319 320 321 322
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
323 324 325 326 327 328 329 330 331 332
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
333 334 335
	.find_pll = intel_g4x_find_best_PLL,
};

336
/* LVDS 100mhz refclk limits. */
337
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
338 339 340 341 342 343 344
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
345
	.p1 = { .min = 2, .max = 8 },
346 347
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
348 349 350 351
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
352 353 354 355 356 357 358
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
359
	.p1 = { .min = 2, .max = 6 },
360 361
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
362 363 364 365
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_display_port = {
366 367 368 369 370 371 372 373 374
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 81, .max = 90 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
375
		.p2_slow = 10, .p2_fast = 10 },
376
	.find_pll = intel_find_pll_ironlake_dp,
J
Jesse Barnes 已提交
377 378
};

379 380 381 382 383 384 385 386
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
387
	.p1 = { .min = 1, .max = 3 },
388 389 390 391 392 393
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_hdmi = {
D
Daniel Vetter 已提交
394 395
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
396 397 398 399 400 401 402 403 404 405 406 407
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_dp = {
408 409
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
410
	.n = { .min = 1, .max = 7 },
411
	.m = { .min = 22, .max = 450 },
412 413 414
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
415
	.p1 = { .min = 1, .max = 3 },
416 417 418 419 420
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

J
Jesse Barnes 已提交
421 422
u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
{
423
	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
J
Jesse Barnes 已提交
424 425 426

	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
427
		return 0;
J
Jesse Barnes 已提交
428 429 430 431 432 433 434
	}

	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO read wait timed out\n");
435
		return 0;
J
Jesse Barnes 已提交
436 437
	}

438
	return I915_READ(DPIO_DATA);
J
Jesse Barnes 已提交
439 440
}

441
void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
442
{
443
	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
444 445 446

	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
447
		return;
448 449 450 451 452 453 454 455 456 457
	}

	I915_WRITE(DPIO_DATA, val);
	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
		DRM_ERROR("DPIO write wait timed out\n");
}

458 459
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
460
{
461
	struct drm_device *dev = crtc->dev;
462
	const intel_limit_t *limit;
463 464

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
465
		if (intel_is_dual_link_lvds(dev)) {
466
			if (refclk == 100000)
467 468 469 470
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
471
			if (refclk == 100000)
472 473 474 475 476
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
477
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
478
		limit = &intel_limits_ironlake_display_port;
479
	else
480
		limit = &intel_limits_ironlake_dac;
481 482 483 484

	return limit;
}

485 486 487 488 489 490
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
491
		if (intel_is_dual_link_lvds(dev))
492
			limit = &intel_limits_g4x_dual_channel_lvds;
493
		else
494
			limit = &intel_limits_g4x_single_channel_lvds;
495 496
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
497
		limit = &intel_limits_g4x_hdmi;
498
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
499
		limit = &intel_limits_g4x_sdvo;
500
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
501
		limit = &intel_limits_g4x_display_port;
502
	} else /* The option is for other outputs */
503
		limit = &intel_limits_i9xx_sdvo;
504 505 506 507

	return limit;
}

508
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
509 510 511 512
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

513
	if (HAS_PCH_SPLIT(dev))
514
		limit = intel_ironlake_limit(crtc, refclk);
515
	else if (IS_G4X(dev)) {
516
		limit = intel_g4x_limit(crtc);
517
	} else if (IS_PINEVIEW(dev)) {
518
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
519
			limit = &intel_limits_pineview_lvds;
520
		else
521
			limit = &intel_limits_pineview_sdvo;
522 523 524 525 526 527 528
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
			limit = &intel_limits_vlv_hdmi;
		else
			limit = &intel_limits_vlv_dp;
529 530 531 532 533
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
534 535
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
536
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
537
		else
538
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
539 540 541 542
	}
	return limit;
}

543 544
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
545
{
546 547 548 549 550 551 552 553
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
{
554 555
	if (IS_PINEVIEW(dev)) {
		pineview_clock(refclk, clock);
556 557
		return;
	}
J
Jesse Barnes 已提交
558 559 560 561 562 563 564 565 566
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
567
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
568
{
569 570 571
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

572 573
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
574 575 576
			return true;

	return false;
J
Jesse Barnes 已提交
577 578
}

579
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
580 581 582 583 584
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

585 586 587
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
588 589
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
590
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
591
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
592
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
593
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
594
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
595
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
596
		INTELPllInvalid("m1 out of range\n");
597
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
598
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
599
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
600
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
601
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
602
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
603
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
604
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
605 606 607 608
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
609
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
610 611 612 613

	return true;
}

614 615
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
616 617
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
618

J
Jesse Barnes 已提交
619 620 621 622 623
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

624
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
625
		/*
626 627 628
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
629
		 */
630
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
631 632 633 634 635 636 637 638 639 640
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

641
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
642

643 644 645 646
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
647 648
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
649 650 651 652 653
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
654 655
					int this_err;

656
					intel_clock(dev, refclk, &clock);
657 658
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
659
						continue;
660 661 662
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
663 664 665 666 667 668 669 670 671 672 673 674 675 676

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

677 678
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
679 680
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
681 682 683 684 685
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
686 687
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
688 689 690
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
691 692
		int lvds_reg;

693
		if (HAS_PCH_SPLIT(dev))
694 695 696
			lvds_reg = PCH_LVDS;
		else
			lvds_reg = LVDS;
697
		if (intel_is_dual_link_lvds(dev))
698 699 700 701 702 703 704 705 706 707 708 709
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
710
	/* based on hardware requirement, prefer smaller n to precision */
711
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
712
		/* based on hardware requirement, prefere larger m1,m2 */
713 714 715 716 717 718 719 720
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

721
					intel_clock(dev, refclk, &clock);
722 723
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
724
						continue;
725 726 727
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
728 729

					this_err = abs(clock.dot - target);
730 731 732 733 734 735 736 737 738 739
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
740 741 742
	return found;
}

743
static bool
744
intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
745 746
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock)
747 748 749
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
750

751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
	if (target < 200000) {
		clock.n = 1;
		clock.p1 = 2;
		clock.p2 = 10;
		clock.m1 = 12;
		clock.m2 = 9;
	} else {
		clock.n = 2;
		clock.p1 = 1;
		clock.p2 = 10;
		clock.m1 = 14;
		clock.m2 = 8;
	}
	intel_clock(dev, refclk, &clock);
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
}

769 770 771
/* DisplayPort has only two frequencies, 162MHz and 270MHz */
static bool
intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
772 773
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock)
774
{
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794
	intel_clock_t clock;
	if (target < 200000) {
		clock.p1 = 2;
		clock.p2 = 10;
		clock.n = 2;
		clock.m1 = 23;
		clock.m2 = 8;
	} else {
		clock.p1 = 1;
		clock.p2 = 10;
		clock.n = 1;
		clock.m1 = 14;
		clock.m2 = 2;
	}
	clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
	clock.p = (clock.p1 * clock.p2);
	clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
	clock.vco = 0;
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
795
}
796 797 798 799 800 801 802 803 804 805 806
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
	u32 updrate, minupdate, fracbits, p;
	unsigned long bestppm, ppm, absppm;
	int dotclk, flag;

807
	flag = 0;
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
	dotclk = target * 1000;
	bestppm = 1000000;
	ppm = absppm = 0;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	fracbits = 1;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
					m2 = (((2*(fastclk * p * n / m1 )) +
					       refclk) / (2*refclk));
					m = m1 * m2;
					vco = updrate * m;
					if (vco >= limit->vco.min && vco < limit->vco.max) {
						ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
						absppm = (ppm > 0) ? ppm : (-ppm);
						if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
							bestppm = 0;
							flag = 1;
						}
						if (absppm < bestppm - 10) {
							bestppm = absppm;
							flag = 1;
						}
						if (flag) {
							bestn = n;
							bestm1 = m1;
							bestm2 = m2;
							bestp1 = p1;
							bestp2 = p2;
							flag = 0;
						}
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
864

P
Paulo Zanoni 已提交
865 866 867 868 869 870
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

871
	return intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
872 873
}

874 875 876 877 878 879 880 881 882 883 884
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

885 886 887 888 889 890 891 892 893
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
894
{
895
	struct drm_i915_private *dev_priv = dev->dev_private;
896
	int pipestat_reg = PIPESTAT(pipe);
897

898 899 900 901 902
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

919
	/* Wait for vblank interrupt bit to set */
920 921 922
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
923 924 925
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

926 927
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
928 929 930 931 932 933 934
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
935 936 937 938 939 940
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
941
 *
942
 */
943
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
944 945
{
	struct drm_i915_private *dev_priv = dev->dev_private;
946 947
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
948 949

	if (INTEL_INFO(dev)->gen >= 4) {
950
		int reg = PIPECONF(cpu_transcoder);
951 952

		/* Wait for the Pipe State to go off */
953 954
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
955
			WARN(1, "pipe_off wait timed out\n");
956
	} else {
957
		u32 last_line, line_mask;
958
		int reg = PIPEDSL(pipe);
959 960
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

961 962 963 964 965
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

966 967
		/* Wait for the display line to settle */
		do {
968
			last_line = I915_READ(reg) & line_mask;
969
			mdelay(5);
970
		} while (((I915_READ(reg) & line_mask) != last_line) &&
971 972
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
973
			WARN(1, "pipe_off wait timed out\n");
974
	}
J
Jesse Barnes 已提交
975 976
}

977 978 979 980 981 982 983 984 985 986 987 988
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
1017 1018 1019 1020 1021
	}

	return I915_READ(SDEISR) & bit;
}

1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

1045 1046
/* For ILK+ */
static void assert_pch_pll(struct drm_i915_private *dev_priv,
1047 1048 1049
			   struct intel_pch_pll *pll,
			   struct intel_crtc *crtc,
			   bool state)
1050 1051 1052 1053
{
	u32 val;
	bool cur_state;

E
Eugeni Dodonov 已提交
1054 1055 1056 1057 1058
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

1059 1060
	if (WARN (!pll,
		  "asserting PCH PLL %s with no PLL\n", state_string(state)))
1061 1062
		return;

1063 1064 1065 1066 1067 1068 1069 1070
	val = I915_READ(pll->pll_reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
	     pll->pll_reg, state_string(state), state_string(cur_state), val);

	/* Make sure the selected PLL is correctly attached to the transcoder */
	if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
1071 1072 1073
		u32 pch_dpll;

		pch_dpll = I915_READ(PCH_DPLL_SEL);
1074 1075
		cur_state = pll->pll_reg == _PCH_DPLL_B;
		if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1076 1077
			  "PLL[%d] not attached to this transcoder %c: %08x\n",
			  cur_state, pipe_name(crtc->pipe), pch_dpll)) {
1078 1079
			cur_state = !!(val >> (4*crtc->pipe + 3));
			WARN(cur_state != state,
1080
			     "PLL[%d] not %s on this transcoder %c: %08x\n",
1081 1082
			     pll->pll_reg == _PCH_DPLL_B,
			     state_string(state),
1083
			     pipe_name(crtc->pipe),
1084 1085
			     val);
		}
1086
	}
1087
}
1088 1089
#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
1090 1091 1092 1093 1094 1095 1096

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
1097 1098
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1099

P
Paulo Zanoni 已提交
1100 1101
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
1102
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1103
		val = I915_READ(reg);
1104
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
1105 1106 1107 1108 1109
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1124 1125 1126
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1144
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1145
	if (HAS_DDI(dev_priv->dev))
1146 1147
		return;

1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

1164 1165 1166 1167 1168 1169
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1170
	bool locked = true;
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1190
	     pipe_name(pipe));
1191 1192
}

1193 1194
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1195 1196 1197
{
	int reg;
	u32 val;
1198
	bool cur_state;
1199 1200
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1201

1202 1203 1204 1205
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1206 1207
	if (!intel_using_power_well(dev_priv->dev) &&
	    cpu_transcoder != TRANSCODER_EDP) {
1208 1209 1210 1211 1212 1213 1214
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1215 1216
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1217
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1218 1219
}

1220 1221
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1222 1223 1224
{
	int reg;
	u32 val;
1225
	bool cur_state;
1226 1227 1228

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1229 1230 1231 1232
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1233 1234
}

1235 1236 1237
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1238 1239 1240 1241 1242 1243 1244
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
	int reg, i;
	u32 val;
	int cur_pipe;

1245
	/* Planes are fixed to pipes on ILK+ */
1246
	if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
1247 1248 1249 1250 1251
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1252
		return;
1253
	}
1254

1255 1256 1257 1258 1259 1260 1261
	/* Need to check both planes against the pipe */
	for (i = 0; i < 2; i++) {
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1262 1263
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1264 1265 1266
	}
}

1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	int reg, i;
	u32 val;

	if (!IS_VALLEYVIEW(dev_priv->dev))
		return;

	/* Need to check both planes against the pipe */
	for (i = 0; i < dev_priv->num_plane; i++) {
		reg = SPCNTR(pipe, i);
		val = I915_READ(reg);
		WARN((val & SP_ENABLE),
1281 1282
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
		     sprite_name(pipe, i), pipe_name(pipe));
1283 1284 1285
	}
}

1286 1287 1288 1289 1290
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1291 1292 1293 1294 1295
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
				       enum pipe pipe)
{
	int reg;
	u32 val;
	bool enabled;

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1312 1313 1314
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1315 1316
}

1317 1318
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1335 1336 1337
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1338
	if ((val & SDVO_ENABLE) == 0)
1339 1340 1341
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1342
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1343 1344
			return false;
	} else {
1345
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1382
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1383
				   enum pipe pipe, int reg, u32 port_sel)
1384
{
1385
	u32 val = I915_READ(reg);
1386
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1387
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1388
	     reg, pipe_name(pipe));
1389

1390 1391
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1392
	     "IBX PCH dp port still using transcoder B\n");
1393 1394 1395 1396 1397
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1398
	u32 val = I915_READ(reg);
1399
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1400
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1401
	     reg, pipe_name(pipe));
1402

1403
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1404
	     && (val & SDVO_PIPE_B_SELECT),
1405
	     "IBX PCH hdmi port still using transcoder B\n");
1406 1407 1408 1409 1410 1411 1412 1413
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1414 1415 1416
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1417 1418 1419

	reg = PCH_ADPA;
	val = I915_READ(reg);
1420
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1421
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1422
	     pipe_name(pipe));
1423 1424 1425

	reg = PCH_LVDS;
	val = I915_READ(reg);
1426
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1427
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1428
	     pipe_name(pipe));
1429

1430 1431 1432
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1433 1434
}

1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
1445 1446
 *
 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
1447 1448 1449 1450 1451 1452
 */
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

1453 1454
	assert_pipe_disabled(dev_priv, pipe);

1455
	/* No really, not for ILK+ */
1456
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1506 1507
/* SBI access */
static void
1508 1509
intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		enum intel_sbi_destination destination)
1510
{
1511
	u32 tmp;
1512

1513
	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1514

1515
	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1516 1517
				100)) {
		DRM_ERROR("timeout waiting for SBI to become ready\n");
1518
		return;
1519 1520
	}

1521 1522 1523 1524 1525 1526 1527 1528
	I915_WRITE(SBI_ADDR, (reg << 16));
	I915_WRITE(SBI_DATA, value);

	if (destination == SBI_ICLK)
		tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
	else
		tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
	I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
1529

1530
	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1531 1532
				100)) {
		DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1533
		return;
1534 1535 1536 1537
	}
}

static u32
1538 1539
intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
	       enum intel_sbi_destination destination)
1540
{
1541
	u32 value = 0;
1542
	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1543

1544
	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1545 1546
				100)) {
		DRM_ERROR("timeout waiting for SBI to become ready\n");
1547
		return 0;
1548 1549
	}

1550 1551 1552 1553 1554 1555 1556
	I915_WRITE(SBI_ADDR, (reg << 16));

	if (destination == SBI_ICLK)
		value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
	else
		value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
	I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
1557

1558
	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1559 1560
				100)) {
		DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1561
		return 0;
1562 1563
	}

1564
	return I915_READ(SBI_DATA);
1565 1566
}

1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
{
	u32 port_mask;

	if (!port)
		port_mask = DPLL_PORTB_READY_MASK;
	else
		port_mask = DPLL_PORTC_READY_MASK;

	if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
		WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
		     'B' + port, I915_READ(DPLL(0)));
}

1581
/**
1582
 * ironlake_enable_pch_pll - enable PCH PLL
1583 1584 1585 1586 1587 1588
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1589
static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
1590
{
1591
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1592
	struct intel_pch_pll *pll;
1593 1594 1595
	int reg;
	u32 val;

1596
	/* PCH PLLs only available on ILK, SNB and IVB */
1597
	BUG_ON(dev_priv->info->gen < 5);
1598 1599 1600 1601 1602 1603
	pll = intel_crtc->pch_pll;
	if (pll == NULL)
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1604 1605 1606 1607

	DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1608 1609 1610 1611

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

1612
	if (pll->active++ && pll->on) {
1613
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1614 1615 1616 1617 1618 1619
		return;
	}

	DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);

	reg = pll->pll_reg;
1620 1621 1622 1623 1624
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1625 1626

	pll->on = true;
1627 1628
}

1629
static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
1630
{
1631 1632
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll = intel_crtc->pch_pll;
1633
	int reg;
1634
	u32 val;
1635

1636 1637
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1638 1639
	if (pll == NULL)
	       return;
1640

1641 1642
	if (WARN_ON(pll->refcount == 0))
		return;
1643

1644 1645 1646
	DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1647

1648
	if (WARN_ON(pll->active == 0)) {
1649
		assert_pch_pll_disabled(dev_priv, pll, NULL);
1650 1651 1652
		return;
	}

1653
	if (--pll->active) {
1654
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1655
		return;
1656 1657 1658 1659 1660 1661
	}

	DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);

	/* Make sure transcoder isn't still depending on us */
	assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
1662

1663
	reg = pll->pll_reg;
1664 1665 1666 1667 1668
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1669 1670

	pll->on = false;
1671 1672
}

1673 1674
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1675
{
1676
	struct drm_device *dev = dev_priv->dev;
1677
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1678
	uint32_t reg, val, pipeconf_val;
1679 1680 1681 1682 1683

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
1684 1685 1686
	assert_pch_pll_enabled(dev_priv,
			       to_intel_crtc(crtc)->pch_pll,
			       to_intel_crtc(crtc));
1687 1688 1689 1690 1691

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1692 1693 1694 1695 1696 1697 1698
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1699
	}
1700

1701 1702
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
1703
	pipeconf_val = I915_READ(PIPECONF(pipe));
1704 1705 1706 1707 1708 1709

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1710 1711
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1712
	}
1713 1714 1715

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1716 1717 1718 1719 1720
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1721 1722 1723
	else
		val |= TRANS_PROGRESSIVE;

1724 1725
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1726
		DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1727 1728
}

1729
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1730
				      enum transcoder cpu_transcoder)
1731
{
1732 1733 1734 1735 1736 1737
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1738
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1739
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1740

1741 1742
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1743
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1744 1745
	I915_WRITE(_TRANSA_CHICKEN2, val);

1746
	val = TRANS_ENABLE;
1747
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1748

1749 1750
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1751
		val |= TRANS_INTERLACED;
1752 1753 1754
	else
		val |= TRANS_PROGRESSIVE;

1755
	I915_WRITE(TRANSCONF(TRANSCODER_A), val);
1756 1757
	if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("Failed to enable PCH transcoder\n");
1758 1759
}

1760 1761
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1762
{
1763 1764
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1765 1766 1767 1768 1769

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1770 1771 1772
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1773 1774 1775 1776 1777 1778
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1779
		DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1780 1781 1782 1783 1784 1785 1786 1787

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1788 1789
}

1790
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1791 1792 1793
{
	u32 val;

1794
	val = I915_READ(_TRANSACONF);
1795
	val &= ~TRANS_ENABLE;
1796
	I915_WRITE(_TRANSACONF, val);
1797
	/* wait for PCH transcoder off, transcoder state */
1798 1799
	if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
		DRM_ERROR("Failed to disable PCH transcoder\n");
1800 1801 1802

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1803
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1804
	I915_WRITE(_TRANSA_CHICKEN2, val);
1805 1806
}

1807
/**
1808
 * intel_enable_pipe - enable a pipe, asserting requirements
1809 1810
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1811
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1812 1813 1814 1815 1816 1817 1818 1819 1820
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1821 1822
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1823
{
1824 1825
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1826
	enum pipe pch_transcoder;
1827 1828 1829
	int reg;
	u32 val;

1830 1831 1832
	assert_planes_disabled(dev_priv, pipe);
	assert_sprites_disabled(dev_priv, pipe);

1833
	if (HAS_PCH_LPT(dev_priv->dev))
1834 1835 1836 1837
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1838 1839 1840 1841 1842 1843 1844
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1845 1846 1847
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
1848
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1849 1850
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1851 1852 1853
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1854

1855
	reg = PIPECONF(cpu_transcoder);
1856
	val = I915_READ(reg);
1857 1858 1859 1860
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1861 1862 1863 1864
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1865
 * intel_disable_pipe - disable a pipe, asserting requirements
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1879 1880
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1881 1882 1883 1884 1885 1886 1887 1888
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);
1889
	assert_sprites_disabled(dev_priv, pipe);
1890 1891 1892 1893 1894

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1895
	reg = PIPECONF(cpu_transcoder);
1896
	val = I915_READ(reg);
1897 1898 1899 1900
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1901 1902 1903
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1904 1905 1906 1907
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1908
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1909 1910
				      enum plane plane)
{
1911 1912 1913 1914
	if (dev_priv->info->gen >= 4)
		I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
	else
		I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1915 1916
}

1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1936 1937 1938 1939
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1940
	intel_flush_display_plane(dev_priv, plane);
1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1960 1961 1962 1963
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1964 1965 1966 1967
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1968 1969 1970 1971 1972 1973 1974 1975 1976
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1977
int
1978
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1979
			   struct drm_i915_gem_object *obj,
1980
			   struct intel_ring_buffer *pipelined)
1981
{
1982
	struct drm_i915_private *dev_priv = dev->dev_private;
1983 1984 1985
	u32 alignment;
	int ret;

1986
	switch (obj->tiling_mode) {
1987
	case I915_TILING_NONE:
1988 1989
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1990
		else if (INTEL_INFO(dev)->gen >= 4)
1991 1992 1993
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1994 1995 1996 1997 1998 1999
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
2000 2001 2002 2003
		/* Despite that we check this in framebuffer_init userspace can
		 * screw us over and change the tiling after the fact. Only
		 * pinned buffers can't change their tiling. */
		DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
2004 2005 2006 2007 2008
		return -EINVAL;
	default:
		BUG();
	}

2009 2010 2011 2012 2013 2014 2015 2016
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

2017
	dev_priv->mm.interruptible = false;
2018
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
2019
	if (ret)
2020
		goto err_interruptible;
2021 2022 2023 2024 2025 2026

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
2027
	ret = i915_gem_object_get_fence(obj);
2028 2029
	if (ret)
		goto err_unpin;
2030

2031
	i915_gem_object_pin_fence(obj);
2032

2033
	dev_priv->mm.interruptible = true;
2034
	return 0;
2035 2036 2037

err_unpin:
	i915_gem_object_unpin(obj);
2038 2039
err_interruptible:
	dev_priv->mm.interruptible = true;
2040
	return ret;
2041 2042
}

2043 2044 2045 2046 2047 2048
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

2049 2050
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
2051 2052 2053 2054
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
2055
{
2056 2057
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
2058

2059 2060
		tile_rows = *y / 8;
		*y %= 8;
2061

2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
2074 2075
}

2076 2077
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
2078 2079 2080 2081 2082
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
2083
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
2084
	int plane = intel_crtc->plane;
2085
	unsigned long linear_offset;
J
Jesse Barnes 已提交
2086
	u32 dspcntr;
2087
	u32 reg;
J
Jesse Barnes 已提交
2088 2089 2090 2091 2092 2093

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
2094
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
J
Jesse Barnes 已提交
2095 2096 2097 2098 2099 2100
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2101 2102
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2103 2104
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2105 2106
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
2107 2108
		dspcntr |= DISPPLANE_8BPP;
		break;
2109 2110 2111
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
2112
		break;
2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
2131 2132
		break;
	default:
2133
		BUG();
J
Jesse Barnes 已提交
2134
	}
2135

2136
	if (INTEL_INFO(dev)->gen >= 4) {
2137
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2138 2139 2140 2141 2142
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2143
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2144

2145
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2146

2147 2148
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
2149 2150 2151
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
2152 2153
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
2154
		intel_crtc->dspaddr_offset = linear_offset;
2155
	}
2156 2157 2158

	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2159
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2160
	if (INTEL_INFO(dev)->gen >= 4) {
2161 2162
		I915_MODIFY_DISPBASE(DSPSURF(plane),
				     obj->gtt_offset + intel_crtc->dspaddr_offset);
2163
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2164
		I915_WRITE(DSPLINOFF(plane), linear_offset);
2165
	} else
2166
		I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
2167
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2168

2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2181
	unsigned long linear_offset;
2182 2183 2184 2185 2186 2187
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2188
	case 2:
2189 2190
		break;
	default:
2191
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2202 2203
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2204 2205
		dspcntr |= DISPPLANE_8BPP;
		break;
2206 2207
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2208
		break;
2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2224 2225
		break;
	default:
2226
		BUG();
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

2239
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2240
	intel_crtc->dspaddr_offset =
2241 2242 2243
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2244
	linear_offset -= intel_crtc->dspaddr_offset;
2245

2246 2247
	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2248
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2249 2250
	I915_MODIFY_DISPBASE(DSPSURF(plane),
			     obj->gtt_offset + intel_crtc->dspaddr_offset);
2251 2252 2253 2254 2255 2256
	if (IS_HASWELL(dev)) {
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2270 2271
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2272
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2273

2274
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2275 2276
}

2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
		if (intel_crtc->active)
			dev_priv->display.update_plane(crtc, crtc->fb,
						       crtc->x, crtc->y);
		mutex_unlock(&crtc->mutex);
	}
}

2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2365
static int
2366
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2367
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2368 2369
{
	struct drm_device *dev = crtc->dev;
2370
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2371
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2372
	struct drm_framebuffer *old_fb;
2373
	int ret;
J
Jesse Barnes 已提交
2374 2375

	/* no fb bound */
2376
	if (!fb) {
2377
		DRM_ERROR("No FB bound\n");
2378 2379 2380
		return 0;
	}

2381
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2382 2383 2384
		DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
			  plane_name(intel_crtc->plane),
			  INTEL_INFO(dev)->num_pipes);
2385
		return -EINVAL;
J
Jesse Barnes 已提交
2386 2387
	}

2388
	mutex_lock(&dev->struct_mutex);
2389
	ret = intel_pin_and_fence_fb_obj(dev,
2390
					 to_intel_framebuffer(fb)->obj,
2391
					 NULL);
2392 2393
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2394
		DRM_ERROR("pin & fence failed\n");
2395 2396
		return ret;
	}
J
Jesse Barnes 已提交
2397

2398
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2399
	if (ret) {
2400
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2401
		mutex_unlock(&dev->struct_mutex);
2402
		DRM_ERROR("failed to update base address\n");
2403
		return ret;
J
Jesse Barnes 已提交
2404
	}
2405

2406 2407
	old_fb = crtc->fb;
	crtc->fb = fb;
2408 2409
	crtc->x = x;
	crtc->y = y;
2410

2411 2412
	if (old_fb) {
		intel_wait_for_vblank(dev, intel_crtc->pipe);
2413
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2414
	}
2415

2416
	intel_update_fbc(dev);
2417
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2418

2419
	intel_crtc_update_sarea_pos(crtc, x, y);
2420 2421

	return 0;
J
Jesse Barnes 已提交
2422 2423
}

2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2435
	if (IS_IVYBRIDGE(dev)) {
2436 2437
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2438 2439 2440
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2441
	}
2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2458 2459 2460 2461 2462

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2463 2464
}

2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

	/* When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. XXX: This misses the case where a pipe is not using
	 * any pch resources and so doesn't need any fdi lanes. */
	if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2488 2489 2490 2491 2492 2493 2494
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2495
	int plane = intel_crtc->plane;
2496
	u32 reg, temp, tries;
2497

2498 2499 2500 2501
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2502 2503
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2504 2505
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2506 2507
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2508 2509
	I915_WRITE(reg, temp);
	I915_READ(reg);
2510 2511
	udelay(150);

2512
	/* enable CPU FDI TX and PCH FDI RX */
2513 2514
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2515 2516
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2517 2518
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2519
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2520

2521 2522
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2523 2524
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2525 2526 2527
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2528 2529
	udelay(150);

2530
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2531 2532 2533
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2534

2535
	reg = FDI_RX_IIR(pipe);
2536
	for (tries = 0; tries < 5; tries++) {
2537
		temp = I915_READ(reg);
2538 2539 2540 2541
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2542
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2543 2544 2545
			break;
		}
	}
2546
	if (tries == 5)
2547
		DRM_ERROR("FDI train 1 fail!\n");
2548 2549

	/* Train 2 */
2550 2551
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2552 2553
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2554
	I915_WRITE(reg, temp);
2555

2556 2557
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2558 2559
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2560
	I915_WRITE(reg, temp);
2561

2562 2563
	POSTING_READ(reg);
	udelay(150);
2564

2565
	reg = FDI_RX_IIR(pipe);
2566
	for (tries = 0; tries < 5; tries++) {
2567
		temp = I915_READ(reg);
2568 2569 2570
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2571
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2572 2573 2574 2575
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2576
	if (tries == 5)
2577
		DRM_ERROR("FDI train 2 fail!\n");
2578 2579

	DRM_DEBUG_KMS("FDI train done\n");
2580

2581 2582
}

2583
static const int snb_b_fdi_train_param[] = {
2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2597
	u32 reg, temp, i, retry;
2598

2599 2600
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2601 2602
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2603 2604
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2605 2606 2607
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2608 2609
	udelay(150);

2610
	/* enable CPU FDI TX and PCH FDI RX */
2611 2612
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2613 2614
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2615 2616 2617 2618 2619
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2620
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2621

2622 2623 2624
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2625 2626
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2627 2628 2629 2630 2631 2632 2633
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2634 2635 2636
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2637 2638
	udelay(150);

2639
	for (i = 0; i < 4; i++) {
2640 2641
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2642 2643
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2644 2645 2646
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2647 2648
		udelay(500);

2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2659
		}
2660 2661
		if (retry < 5)
			break;
2662 2663
	}
	if (i == 4)
2664
		DRM_ERROR("FDI train 1 fail!\n");
2665 2666

	/* Train 2 */
2667 2668
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2669 2670 2671 2672 2673 2674 2675
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2676
	I915_WRITE(reg, temp);
2677

2678 2679
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2680 2681 2682 2683 2684 2685 2686
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2687 2688 2689
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2690 2691
	udelay(150);

2692
	for (i = 0; i < 4; i++) {
2693 2694
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2695 2696
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2697 2698 2699
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2700 2701
		udelay(500);

2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2712
		}
2713 2714
		if (retry < 5)
			break;
2715 2716
	}
	if (i == 4)
2717
		DRM_ERROR("FDI train 2 fail!\n");
2718 2719 2720 2721

	DRM_DEBUG_KMS("FDI train done.\n");
}

2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2742 2743 2744
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2745 2746 2747 2748 2749 2750 2751 2752 2753
	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2754
	temp |= FDI_COMPOSITE_SYNC;
2755 2756
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

2757 2758 2759
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2760 2761 2762 2763 2764
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2765
	temp |= FDI_COMPOSITE_SYNC;
2766 2767 2768 2769 2770
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2771
	for (i = 0; i < 4; i++) {
2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2788
			DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2813
	for (i = 0; i < 4; i++) {
2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2829
			DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
2830 2831 2832 2833 2834 2835 2836 2837 2838
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

2839
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2840
{
2841
	struct drm_device *dev = intel_crtc->base.dev;
2842 2843
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2844
	u32 reg, temp;
J
Jesse Barnes 已提交
2845

2846

2847
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2848 2849 2850
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~((0x7 << 19) | (0x7 << 16));
2851
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2852
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2853 2854 2855
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2856 2857 2858
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2859 2860 2861 2862
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2863 2864
	udelay(200);

2865 2866 2867 2868 2869
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2870

2871 2872
		POSTING_READ(reg);
		udelay(100);
2873
	}
2874 2875
}

2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
2922
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2923 2924 2925 2926 2927 2928
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2929 2930 2931
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
2951
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2952 2953 2954 2955 2956 2957
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2958 2959 2960 2961
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2962
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2963 2964 2965
	unsigned long flags;
	bool pending;

2966 2967
	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2968 2969 2970 2971 2972 2973 2974 2975 2976
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2977 2978
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2979
	struct drm_device *dev = crtc->dev;
2980
	struct drm_i915_private *dev_priv = dev->dev_private;
2981 2982 2983 2984

	if (crtc->fb == NULL)
		return;

2985 2986
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

2987 2988 2989
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2990 2991 2992
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2993 2994
}

2995 2996 2997 2998 2999 3000 3001 3002
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

3003 3004
	mutex_lock(&dev_priv->dpio_lock);

3005 3006 3007 3008 3009 3010 3011
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
3012 3013 3014
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
	if (crtc->mode.clock == 20000) {
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
		 * but the crtc->mode.clock in in KHz. To get the divisors,
		 * it is necessary to divide one by another, so we
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

		desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
			crtc->mode.clock,
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
3055
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3056 3057 3058 3059 3060 3061
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3062
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
3063 3064

	/* Program SSCAUXDIV */
3065
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3066 3067
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3068
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
3069 3070

	/* Enable modulator and associated divider */
3071
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3072
	temp &= ~SBI_SSCCTL_DISABLE;
3073
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3074 3075 3076 3077 3078

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3079 3080

	mutex_unlock(&dev_priv->dpio_lock);
3081 3082
}

3083 3084 3085 3086 3087 3088 3089 3090 3091
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
3092 3093 3094 3095 3096
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3097
	u32 reg, temp;
3098

3099 3100
	assert_transcoder_disabled(dev_priv, pipe);

3101 3102 3103 3104 3105
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

3106
	/* For PCH output, training FDI link */
3107
	dev_priv->display.fdi_link_train(crtc);
3108

3109 3110 3111 3112 3113 3114 3115
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
	 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
	 * unconditionally resets the pll - we need that to have the right LVDS
	 * enable sequence. */
3116
	ironlake_enable_pch_pll(intel_crtc);
3117

3118
	if (HAS_PCH_CPT(dev)) {
3119
		u32 sel;
3120

3121
		temp = I915_READ(PCH_DPLL_SEL);
3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135
		switch (pipe) {
		default:
		case 0:
			temp |= TRANSA_DPLL_ENABLE;
			sel = TRANSA_DPLLB_SEL;
			break;
		case 1:
			temp |= TRANSB_DPLL_ENABLE;
			sel = TRANSB_DPLLB_SEL;
			break;
		case 2:
			temp |= TRANSC_DPLL_ENABLE;
			sel = TRANSC_DPLLB_SEL;
			break;
3136
		}
3137 3138 3139 3140
		if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
			temp |= sel;
		else
			temp &= ~sel;
3141 3142
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3143

3144 3145
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3146 3147 3148
	I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
	I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
	I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
3149

3150 3151 3152
	I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
	I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
	I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
3153
	I915_WRITE(TRANS_VSYNCSHIFT(pipe),  I915_READ(VSYNCSHIFT(pipe)));
3154

3155
	intel_fdi_normal_train(crtc);
3156

3157 3158
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3159 3160
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3161
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3162 3163 3164
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3165 3166
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3167 3168
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3169
		temp |= bpc << 9; /* same format but at 11:9 */
3170 3171

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3172
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3173
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3174
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3175 3176 3177

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3178
			temp |= TRANS_DP_PORT_SEL_B;
3179 3180
			break;
		case PCH_DP_C:
3181
			temp |= TRANS_DP_PORT_SEL_C;
3182 3183
			break;
		case PCH_DP_D:
3184
			temp |= TRANS_DP_PORT_SEL_D;
3185 3186
			break;
		default:
3187
			BUG();
3188
		}
3189

3190
		I915_WRITE(reg, temp);
3191
	}
3192

3193
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3194 3195
}

P
Paulo Zanoni 已提交
3196 3197 3198 3199 3200
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3201
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
3202

3203
	assert_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3204

3205
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3206

3207
	/* Set transcoder timing. */
3208 3209 3210
	I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(_TRANS_HSYNC_A,  I915_READ(HSYNC(cpu_transcoder)));
P
Paulo Zanoni 已提交
3211

3212 3213 3214 3215
	I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(_TRANS_VSYNC_A,  I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
P
Paulo Zanoni 已提交
3216

3217
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3218 3219
}

3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
{
	struct intel_pch_pll *pll = intel_crtc->pch_pll;

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
		WARN(1, "bad PCH PLL refcount\n");
		return;
	}

	--pll->refcount;
	intel_crtc->pch_pll = NULL;
}

static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
{
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll;
	int i;

	pll = intel_crtc->pch_pll;
	if (pll) {
		DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);
		goto prepare;
	}

3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
		i = intel_crtc->pipe;
		pll = &dev_priv->pch_plls[i];

		DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);

		goto found;
	}

3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

		if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
		    fp == I915_READ(pll->fp0_reg)) {
			DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
				      intel_crtc->base.base.id,
				      pll->pll_reg, pll->refcount, pll->active);

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];
		if (pll->refcount == 0) {
			DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
				      intel_crtc->base.base.id, pll->pll_reg);
			goto found;
		}
	}

	return NULL;

found:
	intel_crtc->pch_pll = pll;
	pll->refcount++;
3292
	DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
3293 3294 3295
prepare: /* separate function? */
	DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);

3296 3297
	/* Wait for the clocks to stabilize before rewriting the regs */
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3298 3299
	POSTING_READ(pll->pll_reg);
	udelay(150);
3300 3301 3302

	I915_WRITE(pll->fp0_reg, fp);
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3303 3304 3305 3306
	pll->on = false;
	return pll;
}

3307 3308 3309
void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3310
	int dslreg = PIPEDSL(pipe);
3311 3312 3313 3314 3315 3316
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
3317
			DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3318 3319 3320
	}
}

3321 3322 3323 3324 3325
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3326
	struct intel_encoder *encoder;
3327 3328 3329 3330
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;

3331 3332
	WARN_ON(!crtc->enabled);

3333 3334 3335 3336
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3337 3338 3339 3340

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);

3341 3342 3343 3344 3345 3346 3347 3348 3349
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}


3350
	if (intel_crtc->config.has_pch_encoder) {
3351 3352 3353
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3354
		ironlake_fdi_pll_enable(intel_crtc);
3355 3356 3357 3358
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3359

3360 3361 3362
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3363 3364 3365

	/* Enable panel fitting for LVDS */
	if (dev_priv->pch_pf_size &&
3366 3367
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3368 3369 3370 3371
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
3372 3373 3374 3375 3376
		if (IS_IVYBRIDGE(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3377 3378
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3379 3380
	}

3381 3382 3383 3384 3385 3386
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3387 3388
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3389 3390
	intel_enable_plane(dev_priv, plane, pipe);

3391
	if (intel_crtc->config.has_pch_encoder)
3392
		ironlake_pch_enable(crtc);
3393

3394
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3395
	intel_update_fbc(dev);
3396 3397
	mutex_unlock(&dev->struct_mutex);

3398
	intel_crtc_update_cursor(crtc, true);
3399

3400 3401
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3402 3403 3404

	if (HAS_PCH_CPT(dev))
		intel_cpt_verify_modeset(dev, intel_crtc->pipe);
3405 3406 3407 3408 3409 3410 3411 3412 3413 3414

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3415 3416
}

3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3432 3433 3434 3435 3436

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);

3437 3438
	intel_update_watermarks(dev);

3439
	if (intel_crtc->config.has_pch_encoder)
3440
		dev_priv->display.fdi_link_train(crtc);
3441 3442 3443 3444 3445

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3446
	intel_ddi_enable_pipe_clock(intel_crtc);
3447

3448
	/* Enable panel fitting for eDP */
3449 3450
	if (dev_priv->pch_pf_size &&
	    intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
3451 3452 3453 3454
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
3455 3456
		I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
					 PF_PIPE_SEL_IVB(pipe));
3457 3458 3459 3460 3461 3462 3463 3464 3465 3466
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
	}

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3467
	intel_ddi_set_pipe_settings(crtc);
3468
	intel_ddi_enable_transcoder_func(crtc);
3469

3470 3471
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3472 3473
	intel_enable_plane(dev_priv, plane, pipe);

3474
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3475
		lpt_pch_enable(crtc);
3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	intel_crtc_update_cursor(crtc, true);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3497 3498 3499 3500 3501
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3502
	struct intel_encoder *encoder;
3503 3504
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3505
	u32 reg, temp;
3506

3507

3508 3509 3510
	if (!intel_crtc->active)
		return;

3511 3512 3513
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3514
	intel_crtc_wait_for_pending_flips(crtc);
3515
	drm_vblank_off(dev, pipe);
3516
	intel_crtc_update_cursor(crtc, false);
3517

3518
	intel_disable_plane(dev_priv, plane, pipe);
3519

3520 3521
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
3522

3523
	intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3524
	intel_disable_pipe(dev_priv, pipe);
3525

3526
	/* Disable PF */
3527 3528
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);
3529

3530 3531 3532
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3533

3534
	ironlake_fdi_disable(crtc);
3535

3536
	ironlake_disable_pch_transcoder(dev_priv, pipe);
3537
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3538

3539 3540
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
3541 3542 3543
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
3544
		temp |= TRANS_DP_PORT_SEL_NONE;
3545
		I915_WRITE(reg, temp);
3546 3547 3548

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
3549 3550
		switch (pipe) {
		case 0:
3551
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
3552 3553
			break;
		case 1:
3554
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3555 3556
			break;
		case 2:
3557
			/* C shares PLL A or B */
3558
			temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
3559 3560 3561 3562
			break;
		default:
			BUG(); /* wtf */
		}
3563 3564
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3565

3566
	/* disable PCH DPLL */
3567
	intel_disable_pch_pll(intel_crtc);
3568

3569
	ironlake_fdi_pll_disable(intel_crtc);
3570

3571
	intel_crtc->active = false;
3572
	intel_update_watermarks(dev);
3573 3574

	mutex_lock(&dev->struct_mutex);
3575
	intel_update_fbc(dev);
3576
	mutex_unlock(&dev->struct_mutex);
3577
}
3578

3579
static void haswell_crtc_disable(struct drm_crtc *crtc)
3580
{
3581 3582
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3583
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3584 3585 3586
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3587
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3588

3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
	if (!intel_crtc->active)
		return;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
	intel_crtc_update_cursor(crtc, false);

	intel_disable_plane(dev_priv, plane, pipe);

	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);

3604 3605
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
3606 3607
	intel_disable_pipe(dev_priv, pipe);

3608
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3609

3610 3611 3612 3613 3614 3615 3616
	/* XXX: Once we have proper panel fitter state tracking implemented with
	 * hardware state read/check support we should switch to only disable
	 * the panel fitter when we know it's used. */
	if (intel_using_power_well(dev)) {
		I915_WRITE(PF_CTL(pipe), 0);
		I915_WRITE(PF_WIN_SZ(pipe), 0);
	}
3617

3618
	intel_ddi_disable_pipe_clock(intel_crtc);
3619 3620 3621 3622 3623

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3624
	if (intel_crtc->config.has_pch_encoder) {
3625
		lpt_disable_pch_transcoder(dev_priv);
3626
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3627
		intel_ddi_fdi_disable(crtc);
3628
	}
3629 3630 3631 3632 3633 3634 3635 3636 3637

	intel_crtc->active = false;
	intel_update_watermarks(dev);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3638 3639 3640 3641 3642 3643
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	intel_put_pch_pll(intel_crtc);
}

3644 3645
static void haswell_crtc_off(struct drm_crtc *crtc)
{
P
Paulo Zanoni 已提交
3646 3647 3648 3649
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Stop saying we're using TRANSCODER_EDP because some other CRTC might
	 * start using it. */
3650
	intel_crtc->config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
P
Paulo Zanoni 已提交
3651

3652 3653 3654
	intel_ddi_put_crtc_pll(crtc);
}

3655 3656 3657
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3658
		struct drm_device *dev = intel_crtc->base.dev;
3659
		struct drm_i915_private *dev_priv = dev->dev_private;
3660

3661
		mutex_lock(&dev->struct_mutex);
3662 3663 3664
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3665
		mutex_unlock(&dev->struct_mutex);
3666 3667
	}

3668 3669 3670
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3671 3672
}

3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742
static void valleyview_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	mutex_lock(&dev_priv->dpio_lock);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);

	intel_enable_pll(dev_priv, pipe);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

	/* VLV wants encoder enabling _before_ the pipe is up. */
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

	intel_enable_pipe(dev_priv, pipe, false);
	intel_enable_plane(dev_priv, plane, pipe);

	intel_crtc_load_lut(crtc);
	intel_update_fbc(dev);

	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
	intel_crtc_update_cursor(crtc, true);

	mutex_unlock(&dev_priv->dpio_lock);
}

3743
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3744 3745 3746 3747
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3748
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
3749
	int pipe = intel_crtc->pipe;
3750
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3751

3752 3753
	WARN_ON(!crtc->enabled);

3754 3755 3756 3757
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3758 3759
	intel_update_watermarks(dev);

3760
	intel_enable_pll(dev_priv, pipe);
3761 3762 3763 3764 3765

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3766
	intel_enable_pipe(dev_priv, pipe, false);
3767
	intel_enable_plane(dev_priv, plane, pipe);
3768 3769
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
J
Jesse Barnes 已提交
3770

3771
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
3772
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
3773

3774 3775
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3776
	intel_crtc_update_cursor(crtc, true);
3777

3778 3779
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3780
}
J
Jesse Barnes 已提交
3781

3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801
static void i9xx_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	uint32_t pctl = I915_READ(PFIT_CONTROL);

	assert_pipe_disabled(dev_priv, crtc->pipe);

	if (INTEL_INFO(dev)->gen >= 4)
		pipe = (pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT;
	else
		pipe = PIPE_B;

	if (pipe == crtc->pipe) {
		DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", pctl);
		I915_WRITE(PFIT_CONTROL, 0);
	}
}

3802 3803 3804 3805 3806
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3807
	struct intel_encoder *encoder;
3808 3809
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3810

3811 3812 3813
	if (!intel_crtc->active)
		return;

3814 3815 3816
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3817
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3818 3819
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3820
	intel_crtc_dpms_overlay(intel_crtc, false);
3821
	intel_crtc_update_cursor(crtc, false);
3822

3823 3824
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3825

3826 3827
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
3828

3829
	i9xx_pfit_disable(intel_crtc);
3830

3831 3832 3833 3834
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3835
	intel_disable_pll(dev_priv, pipe);
3836

3837
	intel_crtc->active = false;
3838 3839
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
3840 3841
}

3842 3843 3844 3845
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3846 3847
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
3848 3849 3850 3851 3852
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3871
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3872 3873 3874 3875
		break;
	}
}

3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

3897 3898 3899
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
3900
	struct drm_connector *connector;
3901
	struct drm_i915_private *dev_priv = dev->dev_private;
3902
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3903

3904 3905 3906
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

3907
	intel_crtc->eld_vld = false;
3908 3909
	dev_priv->display.crtc_disable(crtc);
	intel_crtc_update_sarea(crtc, false);
3910 3911
	dev_priv->display.off(crtc);

3912 3913
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3914 3915 3916

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3917
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3918
		mutex_unlock(&dev->struct_mutex);
3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
3932 3933 3934
	}
}

3935
void intel_modeset_disable(struct drm_device *dev)
J
Jesse Barnes 已提交
3936
{
3937 3938 3939 3940 3941 3942
	struct drm_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled)
			intel_crtc_disable(crtc);
	}
J
Jesse Barnes 已提交
3943 3944
}

C
Chris Wilson 已提交
3945
void intel_encoder_destroy(struct drm_encoder *encoder)
3946
{
3947
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3948 3949 3950

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
3951 3952
}

3953 3954 3955 3956
/* Simple dpms helper for encodres with just one connector, no cloning and only
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3957
{
3958 3959 3960
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

3961
		intel_crtc_update_dpms(encoder->base.crtc);
3962 3963 3964
	} else {
		encoder->connectors_active = false;

3965
		intel_crtc_update_dpms(encoder->base.crtc);
3966
	}
J
Jesse Barnes 已提交
3967 3968
}

3969 3970
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
3971
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
3972
{
3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
4002 4003
}

4004 4005 4006
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
4007
{
4008
	struct intel_encoder *encoder = intel_attached_encoder(connector);
4009

4010 4011 4012
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
4013

4014 4015 4016 4017 4018 4019 4020 4021 4022
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	if (encoder->base.crtc)
		intel_encoder_dpms(encoder, mode);
	else
4023
		WARN_ON(encoder->connectors_active != false);
4024

4025
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
4026 4027
}

4028 4029 4030 4031
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
4032
{
4033
	enum pipe pipe = 0;
4034
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
4035

4036
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
4037 4038
}

4039 4040
static bool intel_crtc_compute_config(struct drm_crtc *crtc,
				      struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
4041
{
4042
	struct drm_device *dev = crtc->dev;
4043
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4044

4045
	if (HAS_PCH_SPLIT(dev)) {
4046
		/* FDI link clock is fixed at 2.7G */
4047 4048
		if (pipe_config->requested_mode.clock * 3
		    > IRONLAKE_FDI_FREQ * 4)
J
Jesse Barnes 已提交
4049
			return false;
4050
	}
4051

4052 4053 4054
	/* All interlaced capable intel hw wants timings in frames. Note though
	 * that intel_lvds_mode_fixup does some funny tricks with the crtc
	 * timings, so we need to be careful not to clobber these.*/
4055
	if (!pipe_config->timings_set)
4056
		drm_mode_set_crtcinfo(adjusted_mode, 0);
4057

4058 4059 4060 4061 4062 4063 4064
	/* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
	 * with a hsync front porch of 0.
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
		return false;

4065
	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4066
		pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4067
	} else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4068 4069 4070 4071 4072
		/* only a 8bpc pipe, with 6bpc dither through the panel fitter
		 * for lvds. */
		pipe_config->pipe_bpp = 8*3;
	}

J
Jesse Barnes 已提交
4073 4074 4075
	return true;
}

J
Jesse Barnes 已提交
4076 4077 4078 4079 4080
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

4081 4082 4083 4084
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
4085

4086
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4087
{
4088 4089
	return 333000;
}
J
Jesse Barnes 已提交
4090

4091 4092 4093 4094
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4095

4096 4097 4098
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4099

4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4111
		}
4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4133
		return 133000;
4134
	}
J
Jesse Barnes 已提交
4135

4136 4137 4138
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4139

4140 4141 4142
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4143 4144
}

4145
static void
4146
intel_reduce_ratio(uint32_t *num, uint32_t *den)
4147 4148 4149 4150 4151 4152 4153
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

4154 4155 4156 4157
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4158
{
4159
	m_n->tu = 64;
4160 4161
	m_n->gmch_m = bits_per_pixel * pixel_clock;
	m_n->gmch_n = link_clock * nlanes * 8;
4162
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
4163 4164
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
4165
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
4166 4167
}

4168 4169
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4170 4171 4172
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
	return dev_priv->lvds_use_ssc
4173
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4174 4175
}

4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197
static int vlv_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk = 27000; /* for DP & HDMI */

	return 100000; /* only one validated so far */

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
		refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if (intel_panel_use_ssc(dev_priv))
			refclk = 100000;
		else
			refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		refclk = 100000;
	}

	return refclk;
}

4198 4199 4200 4201 4202 4203
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4204 4205 4206
	if (IS_VALLEYVIEW(dev)) {
		refclk = vlv_get_refclk(crtc);
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		refclk = dev_priv->lvds_ssc_freq * 1000;
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

4220
static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc *crtc)
4221
{
4222 4223 4224
	unsigned dotclock = crtc->config.adjusted_mode.clock;
	struct dpll *clock = &crtc->config.dpll;

4225 4226
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
4227
	if (dotclock >= 100000 && dotclock < 140500) {
4228 4229 4230 4231 4232
		clock->p1 = 2;
		clock->p2 = 10;
		clock->n = 3;
		clock->m1 = 16;
		clock->m2 = 8;
4233
	} else if (dotclock >= 140500 && dotclock <= 200000) {
4234 4235 4236 4237 4238 4239
		clock->p1 = 1;
		clock->p2 = 10;
		clock->n = 6;
		clock->m1 = 12;
		clock->m2 = 8;
	}
4240 4241

	crtc->config.clock_set = true;
4242 4243
}

4244
static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
4245 4246
				     intel_clock_t *reduced_clock)
{
4247
	struct drm_device *dev = crtc->base.dev;
4248
	struct drm_i915_private *dev_priv = dev->dev_private;
4249
	int pipe = crtc->pipe;
4250
	u32 fp, fp2 = 0;
4251
	struct dpll *clock = &crtc->config.dpll;
4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266

	if (IS_PINEVIEW(dev)) {
		fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = (1 << reduced_clock->n) << 16 |
				reduced_clock->m1 << 8 | reduced_clock->m2;
	} else {
		fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
				reduced_clock->m2;
	}

	I915_WRITE(FP0(pipe), fp);

4267 4268
	crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4269 4270
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
4271
		crtc->lowfreq_avail = true;
4272 4273 4274 4275 4276
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304
static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
{
	u32 reg_val;

	/*
	 * PLLB opamp always calibrates to max value of 0x3f, force enable it
	 * and set it to a reasonable value instead.
	 */
	reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
	reg_val &= 0xffffff00;
	reg_val |= 0x00000030;
	intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);

	reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
	reg_val &= 0x8cffffff;
	reg_val = 0x8c000000;
	intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);

	reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
	reg_val &= 0xffffff00;
	intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);

	reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
	reg_val &= 0x00ffffff;
	reg_val |= 0xb0000000;
	intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
}

4305 4306 4307 4308 4309 4310 4311 4312
static void intel_dp_set_m_n(struct intel_crtc *crtc)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
	else
		intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
}

4313
static void vlv_update_pll(struct intel_crtc *crtc)
4314
{
4315
	struct drm_device *dev = crtc->base.dev;
4316
	struct drm_i915_private *dev_priv = dev->dev_private;
4317 4318 4319
	struct drm_display_mode *adjusted_mode =
		&crtc->config.adjusted_mode;
	struct intel_encoder *encoder;
4320
	int pipe = crtc->pipe;
4321
	u32 dpll, mdiv;
4322
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4323 4324
	bool is_hdmi;
	u32 coreclk, reg_val, temp;
4325

4326 4327
	mutex_lock(&dev_priv->dpio_lock);

4328
	is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4329

4330 4331 4332 4333 4334
	bestn = crtc->config.dpll.n;
	bestm1 = crtc->config.dpll.m1;
	bestm2 = crtc->config.dpll.m2;
	bestp1 = crtc->config.dpll.p1;
	bestp2 = crtc->config.dpll.p2;
4335

4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353
	/* See eDP HDMI DPIO driver vbios notes doc */

	/* PLL B needs special handling */
	if (pipe)
		vlv_pllb_recal_opamp(dev_priv);

	/* Set up Tx target for periodic Rcomp update */
	intel_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);

	/* Disable target IRef on PLL */
	reg_val = intel_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
	reg_val &= 0x00ffffff;
	intel_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);

	/* Disable fast lock */
	intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);

	/* Set idtafcrecal before PLL is enabled */
4354 4355 4356 4357
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_K_SHIFT);
4358 4359 4360 4361
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
		mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4362 4363
	intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);

4364 4365
	mdiv |= DPIO_ENABLE_CALIBRATION;
	intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4366

4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393
	/* Set HBR and RBR LPF coefficients */
	if (adjusted_mode->clock == 162000 ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
		intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
				 0x005f0021);
	else
		intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
				 0x00d0000f);

	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
		/* Use SSC source */
		if (!pipe)
			intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
					 0x0df40000);
		else
			intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
					 0x0df70000);
	} else { /* HDMI or VGA */
		/* Use bend source */
		if (!pipe)
			intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
					 0x0df70000);
		else
			intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
					 0x0df40000);
	}
4394

4395 4396 4397 4398 4399 4400
	coreclk = intel_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
	coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
		coreclk |= 0x01000000;
	intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4401

4402
	intel_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4403

4404 4405 4406
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4407

4408 4409 4410 4411 4412
	/* Enable DPIO clock input */
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
	if (pipe)
		dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
4413

4414
	dpll |= DPLL_VCO_ENABLE;
4415 4416 4417
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
	udelay(150);
4418

4419 4420 4421 4422
	if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", pipe);

	if (is_hdmi) {
4423
		temp = 0;
4424 4425
		if (crtc->config.pixel_multiplier > 1) {
			temp = (crtc->config.pixel_multiplier - 1)
4426 4427
				<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
		}
4428

4429 4430
		I915_WRITE(DPLL_MD(pipe), temp);
		POSTING_READ(DPLL_MD(pipe));
4431
	}
4432

4433 4434
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4435 4436

	mutex_unlock(&dev_priv->dpio_lock);
4437 4438
}

4439 4440
static void i9xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4441 4442
			    int num_connectors)
{
4443
	struct drm_device *dev = crtc->base.dev;
4444
	struct drm_i915_private *dev_priv = dev->dev_private;
4445
	struct intel_encoder *encoder;
4446
	int pipe = crtc->pipe;
4447 4448
	u32 dpll;
	bool is_sdvo;
4449
	struct dpll *clock = &crtc->config.dpll;
4450

4451
	i9xx_update_pll_dividers(crtc, reduced_clock);
4452

4453 4454
	is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4455 4456 4457

	dpll = DPLL_VGA_MODE_DIS;

4458
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
4459 4460 4461
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
4462

4463
	if (is_sdvo) {
4464
		if ((crtc->config.pixel_multiplier > 1) &&
4465
		    (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
4466
			dpll |= (crtc->config.pixel_multiplier - 1)
4467
				<< SDVO_MULTIPLIER_SHIFT_HIRES;
4468 4469 4470
		}
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
4471
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

4499
	if (is_sdvo && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
4500
		dpll |= PLL_REF_INPUT_TVCLKINBC;
4501
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
4502 4503 4504
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
4505
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4516
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4517 4518
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4519

4520 4521
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4522 4523 4524 4525 4526 4527 4528 4529 4530 4531

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		u32 temp = 0;
		if (is_sdvo) {
4532
			temp = 0;
4533 4534
			if (crtc->config.pixel_multiplier > 1) {
				temp = (crtc->config.pixel_multiplier - 1)
4535 4536
					<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
			}
4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548
		}
		I915_WRITE(DPLL_MD(pipe), temp);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(DPLL(pipe), dpll);
	}
}

4549
static void i8xx_update_pll(struct intel_crtc *crtc,
4550
			    struct drm_display_mode *adjusted_mode,
4551
			    intel_clock_t *reduced_clock,
4552 4553
			    int num_connectors)
{
4554
	struct drm_device *dev = crtc->base.dev;
4555
	struct drm_i915_private *dev_priv = dev->dev_private;
4556
	struct intel_encoder *encoder;
4557
	int pipe = crtc->pipe;
4558
	u32 dpll;
4559
	struct dpll *clock = &crtc->config.dpll;
4560

4561
	i9xx_update_pll_dividers(crtc, reduced_clock);
4562

4563 4564
	dpll = DPLL_VGA_MODE_DIS;

4565
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
4566 4567 4568 4569 4570 4571 4572 4573 4574 4575
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

4576
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4577 4578 4579 4580 4581 4582 4583 4584 4585 4586
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4587
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4588 4589
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4590

4591 4592 4593 4594 4595 4596
	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

4597 4598 4599 4600 4601 4602 4603 4604
	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(DPLL(pipe), dpll);
}

4605 4606 4607 4608 4609 4610 4611
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
				   struct drm_display_mode *mode,
				   struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
4612
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625
	uint32_t vsyncshift;

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
4626
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
4627

4628
	I915_WRITE(HTOTAL(cpu_transcoder),
4629 4630
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4631
	I915_WRITE(HBLANK(cpu_transcoder),
4632 4633
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4634
	I915_WRITE(HSYNC(cpu_transcoder),
4635 4636 4637
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

4638
	I915_WRITE(VTOTAL(cpu_transcoder),
4639 4640
		   (adjusted_mode->crtc_vdisplay - 1) |
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
4641
	I915_WRITE(VBLANK(cpu_transcoder),
4642 4643
		   (adjusted_mode->crtc_vblank_start - 1) |
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
4644
	I915_WRITE(VSYNC(cpu_transcoder),
4645 4646 4647
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

4648 4649 4650 4651 4652 4653 4654 4655
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

4656 4657 4658 4659 4660 4661 4662
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
}

4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720
static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t pipeconf;

	pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));

	if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
		if (intel_crtc->config.requested_mode.clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
			pipeconf |= PIPECONF_DOUBLE_WIDE;
		else
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
	}

	/* default to 8bpc */
	pipeconf &= ~(PIPECONF_BPC_MASK | PIPECONF_DITHER_EN);
	if (intel_crtc->config.has_dp_encoder) {
		if (intel_crtc->config.dither) {
			pipeconf |= PIPECONF_6BPC |
				    PIPECONF_DITHER_EN |
				    PIPECONF_DITHER_TYPE_SP;
		}
	}

	if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(&intel_crtc->base,
						      INTEL_OUTPUT_EDP)) {
		if (intel_crtc->config.dither) {
			pipeconf |= PIPECONF_6BPC |
					PIPECONF_ENABLE |
					I965_PIPECONF_ACTIVE;
		}
	}

	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		} else {
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

	pipeconf &= ~PIPECONF_INTERLACE_MASK;
	if (!IS_GEN2(dev) &&
	    intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
	else
		pipeconf |= PIPECONF_PROGRESSIVE;

4721 4722 4723 4724 4725 4726 4727
	if (IS_VALLEYVIEW(dev)) {
		if (intel_crtc->config.limited_color_range)
			pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
		else
			pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
	}

4728 4729 4730 4731
	I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
	POSTING_READ(PIPECONF(intel_crtc->pipe));
}

4732 4733
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
4734
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
4735 4736 4737 4738
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4739 4740 4741
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
J
Jesse Barnes 已提交
4742
	int pipe = intel_crtc->pipe;
4743
	int plane = intel_crtc->plane;
4744
	int refclk, num_connectors = 0;
4745
	intel_clock_t clock, reduced_clock;
4746
	u32 dspcntr;
4747
	bool ok, has_reduced_clock = false, is_sdvo = false;
4748
	bool is_lvds = false, is_tv = false;
4749
	struct intel_encoder *encoder;
4750
	const intel_limit_t *limit;
4751
	int ret;
J
Jesse Barnes 已提交
4752

4753
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4754
		switch (encoder->type) {
J
Jesse Barnes 已提交
4755 4756 4757 4758
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
4759
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
4760
			is_sdvo = true;
4761
			if (encoder->needs_tv_clock)
4762
				is_tv = true;
J
Jesse Barnes 已提交
4763 4764 4765 4766 4767
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		}
4768

4769
		num_connectors++;
J
Jesse Barnes 已提交
4770 4771
	}

4772
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
4773

4774 4775 4776 4777 4778
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4779
	limit = intel_limit(crtc, refclk);
4780 4781
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
4782 4783
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4784
		return -EINVAL;
J
Jesse Barnes 已提交
4785 4786
	}

4787
	/* Ensure that the cursor is valid for the new mode before changing... */
4788
	intel_crtc_update_cursor(crtc, true);
4789

4790
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4791 4792 4793 4794 4795 4796
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4797
		has_reduced_clock = limit->find_pll(limit, crtc,
4798 4799
						    dev_priv->lvds_downclock,
						    refclk,
4800
						    &clock,
4801
						    &reduced_clock);
Z
Zhenyu Wang 已提交
4802
	}
4803 4804 4805 4806 4807 4808 4809 4810
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
Z
Zhenyu Wang 已提交
4811

4812
	if (is_sdvo && is_tv)
4813
		i9xx_adjust_sdvo_tv_clock(intel_crtc);
Z
Zhenyu Wang 已提交
4814

4815
	if (IS_GEN2(dev))
4816
		i8xx_update_pll(intel_crtc, adjusted_mode,
4817 4818
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
4819
	else if (IS_VALLEYVIEW(dev))
4820
		vlv_update_pll(intel_crtc);
J
Jesse Barnes 已提交
4821
	else
4822
		i9xx_update_pll(intel_crtc,
4823
				has_reduced_clock ? &reduced_clock : NULL,
4824
                                num_connectors);
J
Jesse Barnes 已提交
4825 4826 4827 4828

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4829 4830 4831 4832 4833 4834
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
4835

4836
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
J
Jesse Barnes 已提交
4837 4838
	drm_mode_debug_printmodeline(mode);

4839
	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
4840 4841 4842

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4843
	 */
4844 4845 4846 4847
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
4848

4849 4850
	i9xx_set_pipeconf(intel_crtc);

4851 4852 4853
	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

4854
	ret = intel_pipe_set_base(crtc, x, y, fb);
4855 4856 4857 4858 4859 4860

	intel_update_watermarks(dev);

	return ret;
}

4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874
static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

	return true;
}

P
Paulo Zanoni 已提交
4875
static void ironlake_init_pch_refclk(struct drm_device *dev)
4876 4877 4878 4879
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
4880
	u32 val, final;
4881
	bool has_lvds = false;
4882 4883 4884
	bool has_cpu_edp = false;
	bool has_pch_edp = false;
	bool has_panel = false;
4885 4886
	bool has_ck505 = false;
	bool can_ssc = false;
4887 4888

	/* We need to take the global config into account */
4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
			if (intel_encoder_is_pch_edp(&encoder->base))
				has_pch_edp = true;
			else
				has_cpu_edp = true;
			break;
4903 4904 4905
		}
	}

4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916
	if (HAS_PCH_IBX(dev)) {
		has_ck505 = dev_priv->display_clock_mode;
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
		      has_panel, has_lvds, has_pch_edp, has_cpu_edp,
		      has_ck505);
4917 4918 4919 4920 4921 4922

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960
	val = I915_READ(PCH_DREF_CONTROL);

	/* As we must carefully and slowly disable/enable each source in turn,
	 * compute the final state we want first and check if we need to
	 * make any changes at all.
	 */
	final = val;
	final &= ~DREF_NONSPREAD_SOURCE_MASK;
	if (has_ck505)
		final |= DREF_NONSPREAD_CK505_ENABLE;
	else
		final |= DREF_NONSPREAD_SOURCE_ENABLE;

	final &= ~DREF_SSC_SOURCE_MASK;
	final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
	final &= ~DREF_SSC1_ENABLE;

	if (has_panel) {
		final |= DREF_SSC_SOURCE_ENABLE;

		if (intel_panel_use_ssc(dev_priv) && can_ssc)
			final |= DREF_SSC1_ENABLE;

		if (has_cpu_edp) {
			if (intel_panel_use_ssc(dev_priv) && can_ssc)
				final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else
			final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	} else {
		final |= DREF_SSC_SOURCE_DISABLE;
		final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	}

	if (final == val)
		return;

4961
	/* Always enable nonspread source */
4962
	val &= ~DREF_NONSPREAD_SOURCE_MASK;
4963

4964
	if (has_ck505)
4965
		val |= DREF_NONSPREAD_CK505_ENABLE;
4966
	else
4967
		val |= DREF_NONSPREAD_SOURCE_ENABLE;
4968

4969
	if (has_panel) {
4970 4971
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_ENABLE;
4972

4973
		/* SSC must be turned on before enabling the CPU output  */
4974
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4975
			DRM_DEBUG_KMS("Using SSC on panel\n");
4976
			val |= DREF_SSC1_ENABLE;
4977
		} else
4978
			val &= ~DREF_SSC1_ENABLE;
4979 4980

		/* Get SSC going before enabling the outputs */
4981
		I915_WRITE(PCH_DREF_CONTROL, val);
4982 4983 4984
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

4985
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4986 4987

		/* Enable CPU source on CPU attached eDP */
4988
		if (has_cpu_edp) {
4989
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4990
				DRM_DEBUG_KMS("Using SSC on eDP\n");
4991
				val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4992
			}
4993
			else
4994
				val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4995
		} else
4996
			val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4997

4998
		I915_WRITE(PCH_DREF_CONTROL, val);
4999 5000 5001 5002 5003
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

5004
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5005 5006

		/* Turn off CPU output */
5007
		val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5008

5009
		I915_WRITE(PCH_DREF_CONTROL, val);
5010 5011 5012 5013
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
5014 5015
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_DISABLE;
5016 5017

		/* Turn off SSC1 */
5018
		val &= ~DREF_SSC1_ENABLE;
5019

5020
		I915_WRITE(PCH_DREF_CONTROL, val);
5021 5022 5023
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
5024 5025

	BUG_ON(val != final);
5026 5027
}

P
Paulo Zanoni 已提交
5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048
/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;
	bool is_sdv = false;
	u32 tmp;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

	if (!has_vga)
		return;

5049 5050
	mutex_lock(&dev_priv->dpio_lock);

P
Paulo Zanoni 已提交
5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185
	/* XXX: Rip out SDV support once Haswell ships for real. */
	if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
		is_sdv = true;

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	if (!is_sdv) {
		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
				       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
			DRM_ERROR("FDI mPHY reset assert timeout\n");

		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				        FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
				       100))
			DRM_ERROR("FDI mPHY reset de-assert timeout\n");
	}

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
		tmp |= 0x7FFF;
		intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
	}

	/* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
	tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
	tmp |= SBI_DBUFF0_ENABLE;
	intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
5186 5187

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200
}

/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

5201 5202 5203 5204 5205 5206 5207 5208 5209
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_encoder *edp_encoder = NULL;
	int num_connectors = 0;
	bool is_lvds = false;

5210
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			edp_encoder = encoder;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      dev_priv->lvds_ssc_freq);
		return dev_priv->lvds_ssc_freq * 1000;
	}

	return 120000;
}

5231
static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5232
				  struct drm_display_mode *adjusted_mode,
5233
				  bool dither)
J
Jesse Barnes 已提交
5234
{
5235
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
5236 5237
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5238 5239 5240 5241
	uint32_t val;

	val = I915_READ(PIPECONF(pipe));

5242
	val &= ~PIPECONF_BPC_MASK;
5243
	switch (intel_crtc->config.pipe_bpp) {
5244
	case 18:
5245
		val |= PIPECONF_6BPC;
5246 5247
		break;
	case 24:
5248
		val |= PIPECONF_8BPC;
5249 5250
		break;
	case 30:
5251
		val |= PIPECONF_10BPC;
5252 5253
		break;
	case 36:
5254
		val |= PIPECONF_12BPC;
5255 5256
		break;
	default:
5257 5258
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270
	}

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
	if (dither)
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK;
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5271
	if (intel_crtc->config.limited_color_range)
5272 5273 5274 5275
		val |= PIPECONF_COLOR_RANGE_SELECT;
	else
		val &= ~PIPECONF_COLOR_RANGE_SELECT;

5276 5277 5278 5279
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

5280 5281 5282 5283 5284 5285 5286
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
5287
static void intel_set_pipe_csc(struct drm_crtc *crtc)
5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

5302
	if (intel_crtc->config.limited_color_range)
5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

5326
		if (intel_crtc->config.limited_color_range)
5327 5328 5329 5330 5331 5332 5333 5334 5335 5336
			postoff = (16 * (1 << 13) / 255) & 0x1fff;

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

5337
		if (intel_crtc->config.limited_color_range)
5338 5339 5340 5341 5342 5343
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

P
Paulo Zanoni 已提交
5344 5345 5346 5347 5348 5349
static void haswell_set_pipeconf(struct drm_crtc *crtc,
				 struct drm_display_mode *adjusted_mode,
				 bool dither)
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5350
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
5351 5352
	uint32_t val;

5353
	val = I915_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
	if (dither)
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK_HSW;
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5365 5366
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5367 5368
}

5369 5370 5371 5372 5373 5374 5375 5376 5377 5378
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    struct drm_display_mode *adjusted_mode,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
5379
	const intel_limit_t *limit;
5380
	bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
J
Jesse Barnes 已提交
5381

5382 5383
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5384 5385 5386 5387
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5388
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5389
			is_sdvo = true;
5390
			if (intel_encoder->needs_tv_clock)
5391
				is_tv = true;
J
Jesse Barnes 已提交
5392 5393 5394 5395 5396 5397 5398
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		}
	}

5399
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
5400

5401 5402 5403 5404 5405
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5406
	limit = intel_limit(crtc, refclk);
5407 5408 5409 5410
	ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			      clock);
	if (!ret)
		return false;
5411

5412
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5413 5414 5415 5416 5417 5418
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5419 5420 5421 5422 5423
		*has_reduced_clock = limit->find_pll(limit, crtc,
						     dev_priv->lvds_downclock,
						     refclk,
						     clock,
						     reduced_clock);
5424
	}
5425 5426

	if (is_sdvo && is_tv)
5427
		i9xx_adjust_sdvo_tv_clock(to_intel_crtc(crtc));
5428 5429 5430 5431

	return true;
}

5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

5457 5458
	DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
		      pipe_name(intel_crtc->pipe), intel_crtc->fdi_lanes);
5459
	if (intel_crtc->fdi_lanes > 4) {
5460 5461
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
			      pipe_name(intel_crtc->pipe), intel_crtc->fdi_lanes);
5462 5463 5464 5465 5466 5467
		/* Clamp lanes to avoid programming the hw with bogus values. */
		intel_crtc->fdi_lanes = 4;

		return false;
	}

5468
	if (INTEL_INFO(dev)->num_pipes == 2)
5469 5470 5471 5472 5473 5474 5475 5476
		return true;

	switch (intel_crtc->pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    intel_crtc->fdi_lanes > 2) {
5477 5478
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
				      pipe_name(intel_crtc->pipe), intel_crtc->fdi_lanes);
5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493
			/* Clamp lanes to avoid programming the hw with bogus values. */
			intel_crtc->fdi_lanes = 2;

			return false;
		}

		if (intel_crtc->fdi_lanes > 2)
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

		return true;
	case PIPE_C:
		if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
			if (intel_crtc->fdi_lanes > 2) {
5494 5495
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
					      pipe_name(intel_crtc->pipe), intel_crtc->fdi_lanes);
5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513
				/* Clamp lanes to avoid programming the hw with bogus values. */
				intel_crtc->fdi_lanes = 2;

				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}

		cpt_enable_fdi_bc_bifurcation(dev);

		return true;
	default:
		BUG();
	}
}

5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
	return bps / (link_bw * 8) + 1;
}

5525 5526
void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
				  struct intel_link_m_n *m_n)
J
Jesse Barnes 已提交
5527
{
5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

	I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(TRANSDATA_N1(pipe), m_n->gmch_n);
	I915_WRITE(TRANSDPLINK_M1(pipe), m_n->link_m);
	I915_WRITE(TRANSDPLINK_N1(pipe), m_n->link_n);
}

void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
				  struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
5542
	struct drm_i915_private *dev_priv = dev->dev_private;
5543
	int pipe = crtc->pipe;
5544
	enum transcoder transcoder = crtc->config.cpu_transcoder;
5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561

	if (INTEL_INFO(dev)->gen >= 5) {
		I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
		I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
	} else {
		I915_WRITE(PIPE_GMCH_DATA_M(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n->gmch_n);
		I915_WRITE(PIPE_DP_LINK_M(pipe), m_n->link_m);
		I915_WRITE(PIPE_DP_LINK_N(pipe), m_n->link_n);
	}
}

static void ironlake_fdi_set_m_n(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
J
Jesse Barnes 已提交
5562
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5563 5564
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
5565
	struct intel_link_m_n m_n = {0};
5566
	int target_clock, lane, link_bw;
5567

5568 5569 5570 5571 5572 5573 5574 5575
	/* FDI is a binary signal running at ~2.7GHz, encoding
	 * each output octet as 10 bits. The actual frequency
	 * is stored as a divider into a 100MHz clock, and the
	 * mode pixel clock is stored in units of 1KHz.
	 * Hence the bw of each lane in terms of the mode signal
	 * is:
	 */
	link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5576

5577 5578
	if (intel_crtc->config.pixel_target_clock)
		target_clock = intel_crtc->config.pixel_target_clock;
5579 5580 5581
	else
		target_clock = adjusted_mode->clock;

5582 5583
	lane = ironlake_get_lanes_required(target_clock, link_bw,
					   intel_crtc->config.pipe_bpp);
5584

5585 5586
	intel_crtc->fdi_lanes = lane;

5587 5588
	if (intel_crtc->config.pixel_multiplier > 1)
		link_bw *= intel_crtc->config.pixel_multiplier;
5589 5590
	intel_link_compute_m_n(intel_crtc->config.pipe_bpp, lane, target_clock,
			       link_bw, &m_n);
5591

5592
	intel_cpu_transcoder_set_m_n(intel_crtc, &m_n);
5593 5594
}

5595
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5596 5597
				      intel_clock_t *clock, u32 *fp,
				      intel_clock_t *reduced_clock, u32 *fp2)
J
Jesse Barnes 已提交
5598
{
5599
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
5600 5601
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5602 5603
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
5604
	int factor, num_connectors = 0;
5605
	bool is_lvds = false, is_sdvo = false, is_tv = false;
J
Jesse Barnes 已提交
5606

5607 5608
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5609 5610 5611 5612
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5613
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5614
			is_sdvo = true;
5615
			if (intel_encoder->needs_tv_clock)
5616
				is_tv = true;
J
Jesse Barnes 已提交
5617 5618 5619 5620 5621
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		}
5622

5623
		num_connectors++;
J
Jesse Barnes 已提交
5624 5625
	}

5626
	/* Enable autotuning of the PLL clock (if permissible) */
5627 5628 5629 5630
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
		     dev_priv->lvds_ssc_freq == 100) ||
5631
		    (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
5632 5633 5634
			factor = 25;
	} else if (is_sdvo && is_tv)
		factor = 20;
5635

5636
	if (clock->m < factor * clock->n)
5637
		*fp |= FP_CB_TUNE;
5638

5639 5640 5641
	if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
		*fp2 |= FP_CB_TUNE;

5642
	dpll = 0;
5643

5644 5645 5646 5647 5648
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
5649 5650 5651
		if (intel_crtc->config.pixel_multiplier > 1) {
			dpll |= (intel_crtc->config.pixel_multiplier - 1)
				<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
J
Jesse Barnes 已提交
5652
		}
5653 5654
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
5655 5656
	if (intel_crtc->config.has_dp_encoder &&
	    intel_crtc->config.has_pch_encoder)
5657
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5658

5659
	/* compute bitmask from p1 value */
5660
	dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5661
	/* also FPA1 */
5662
	dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5663

5664
	switch (clock->p2) {
5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5677 5678
	}

5679 5680 5681
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
5682
		/* XXX: just matching BIOS for now */
5683
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
5684
		dpll |= 3;
5685
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5686
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5687 5688 5689
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

5690 5691 5692 5693 5694 5695 5696 5697 5698 5699
	return dpll;
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5700 5701 5702
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
5703 5704 5705 5706 5707
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
	u32 dpll, fp = 0, fp2 = 0;
5708
	bool ok, has_reduced_clock = false;
5709
	bool is_lvds = false;
5710 5711
	struct intel_encoder *encoder;
	int ret;
5712
	bool dither, fdi_config_ok;
5713 5714 5715 5716 5717 5718 5719 5720 5721

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}

		num_connectors++;
5722
	}
J
Jesse Barnes 已提交
5723

5724 5725
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5726

5727
	intel_crtc->config.cpu_transcoder = pipe;
5728

5729 5730 5731 5732 5733
	ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
				     &has_reduced_clock, &reduced_clock);
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
5734
	}
5735 5736 5737 5738 5739 5740 5741 5742
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
J
Jesse Barnes 已提交
5743

5744 5745 5746 5747
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

	/* determine panel color depth */
5748
	dither = intel_crtc->config.dither;
5749 5750 5751 5752 5753 5754 5755 5756
	if (is_lvds && dev_priv->lvds_dither)
		dither = true;

	fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
	if (has_reduced_clock)
		fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
			reduced_clock.m2;

5757 5758
	dpll = ironlake_compute_dpll(intel_crtc, &clock, &fp, &reduced_clock,
				     has_reduced_clock ? &fp2 : NULL);
J
Jesse Barnes 已提交
5759

5760
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
J
Jesse Barnes 已提交
5761 5762
	drm_mode_debug_printmodeline(mode);

5763
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5764
	if (intel_crtc->config.has_pch_encoder) {
5765
		struct intel_pch_pll *pll;
5766

5767 5768
		pll = intel_get_pch_pll(intel_crtc, dpll, fp);
		if (pll == NULL) {
5769 5770
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
					 pipe_name(pipe));
5771 5772
			return -EINVAL;
		}
5773 5774
	} else
		intel_put_pch_pll(intel_crtc);
J
Jesse Barnes 已提交
5775

5776 5777
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
J
Jesse Barnes 已提交
5778

5779 5780 5781
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
J
Jesse Barnes 已提交
5782

5783 5784
	if (intel_crtc->pch_pll) {
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5785

5786
		/* Wait for the clocks to stabilize. */
5787
		POSTING_READ(intel_crtc->pch_pll->pll_reg);
5788 5789
		udelay(150);

5790 5791 5792 5793 5794
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
5795
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
J
Jesse Barnes 已提交
5796 5797
	}

5798
	intel_crtc->lowfreq_avail = false;
5799
	if (intel_crtc->pch_pll) {
5800
		if (is_lvds && has_reduced_clock && i915_powersave) {
5801
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5802 5803
			intel_crtc->lowfreq_avail = true;
		} else {
5804
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5805 5806 5807
		}
	}

5808
	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5809

5810 5811
	/* Note, this also computes intel_crtc->fdi_lanes which is used below in
	 * ironlake_check_fdi_lanes. */
5812 5813 5814
	intel_crtc->fdi_lanes = 0;
	if (intel_crtc->config.has_pch_encoder)
		ironlake_fdi_set_m_n(crtc);
5815

5816
	fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
5817

5818
	ironlake_set_pipeconf(crtc, adjusted_mode, dither);
J
Jesse Barnes 已提交
5819

5820 5821
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5822
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
5823

5824
	ret = intel_pipe_set_base(crtc, x, y, fb);
5825 5826 5827

	intel_update_watermarks(dev);

5828 5829
	intel_update_linetime_watermarks(dev, pipe, adjusted_mode);

5830
	return fdi_config_ok ? ret : -EINVAL;
J
Jesse Barnes 已提交
5831 5832
}

5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843
static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5844 5845 5846
	if (I915_READ(TRANSCONF(crtc->pipe)) & TRANS_ENABLE)
		pipe_config->has_pch_encoder = true;

5847 5848 5849
	return true;
}

5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878
static void haswell_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool enable = false;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (crtc->pipe != PIPE_A && crtc->base.enabled)
			enable = true;
		/* XXX: Should check for edp transcoder here, but thanks to init
		 * sequence that's not yet available. Just in case desktop eDP
		 * on PORT D is possible on haswell, too. */
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->type != INTEL_OUTPUT_EDP &&
		    encoder->connectors_active)
			enable = true;
	}

	/* Even the eDP panel fitter is outside the always-on well. */
	if (dev_priv->pch_pf_size)
		enable = true;

	intel_set_power_well(dev, enable);
}

P
Paulo Zanoni 已提交
5879 5880 5881 5882 5883 5884 5885
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5886 5887 5888
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
P
Paulo Zanoni 已提交
5889 5890 5891
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
5892
	bool is_cpu_edp = false;
P
Paulo Zanoni 已提交
5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907
	struct intel_encoder *encoder;
	int ret;
	bool dither;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_EDP:
			if (!intel_encoder_is_pch_edp(&encoder->base))
				is_cpu_edp = true;
			break;
		}

		num_connectors++;
	}

5908
	if (is_cpu_edp)
5909
		intel_crtc->config.cpu_transcoder = TRANSCODER_EDP;
5910
	else
5911
		intel_crtc->config.cpu_transcoder = pipe;
5912

5913 5914 5915 5916 5917 5918 5919
	/* We are not sure yet this won't happen. */
	WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
	     INTEL_PCH_TYPE(dev));

	WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
	     num_connectors, pipe_name(pipe));

5920
	WARN_ON(I915_READ(PIPECONF(intel_crtc->config.cpu_transcoder)) &
5921 5922 5923 5924
		(PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));

	WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);

5925 5926 5927
	if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
		return -EINVAL;

P
Paulo Zanoni 已提交
5928 5929 5930 5931
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

	/* determine panel color depth */
5932
	dither = intel_crtc->config.dither;
P
Paulo Zanoni 已提交
5933

5934
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
P
Paulo Zanoni 已提交
5935 5936
	drm_mode_debug_printmodeline(mode);

5937 5938
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
P
Paulo Zanoni 已提交
5939 5940 5941 5942 5943

	intel_crtc->lowfreq_avail = false;

	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);

5944 5945
	if (intel_crtc->config.has_pch_encoder)
		ironlake_fdi_set_m_n(crtc);
P
Paulo Zanoni 已提交
5946

P
Paulo Zanoni 已提交
5947
	haswell_set_pipeconf(crtc, adjusted_mode, dither);
P
Paulo Zanoni 已提交
5948

5949
	intel_set_pipe_csc(crtc);
5950

P
Paulo Zanoni 已提交
5951
	/* Set up the display plane register */
5952
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
5953 5954 5955 5956 5957 5958 5959 5960
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

	intel_update_watermarks(dev);

	intel_update_linetime_watermarks(dev, pipe, adjusted_mode);

5961
	return ret;
J
Jesse Barnes 已提交
5962 5963
}

5964 5965 5966 5967 5968
static bool haswell_get_pipe_config(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5969
	enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
5970 5971
	uint32_t tmp;

5972 5973 5974 5975 5976
	if (!intel_using_power_well(dev_priv->dev) &&
	    cpu_transcoder != TRANSCODER_EDP)
		return false;

	tmp = I915_READ(PIPECONF(cpu_transcoder));
5977 5978 5979
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5980
	/*
5981
	 * Haswell has only FDI/PCH transcoder A. It is which is connected to
5982 5983 5984
	 * DDI E. So just check whether this pipe is wired to DDI E and whether
	 * the PCH transcoder is on.
	 */
5985
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
5986 5987 5988 5989
	if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
	    I915_READ(TRANSCONF(PIPE_A)) & TRANS_ENABLE)
		pipe_config->has_pch_encoder = true;

5990 5991 5992
	return true;
}

5993 5994
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
5995
			       struct drm_framebuffer *fb)
5996 5997 5998
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5999 6000
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
6001
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6002 6003 6004
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6005
	int pipe = intel_crtc->pipe;
6006 6007
	int ret;

6008
	drm_vblank_pre_modeset(dev, pipe);
6009

6010 6011
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
6012
	drm_vblank_post_modeset(dev, pipe);
6013

6014 6015 6016 6017 6018 6019 6020 6021
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
6022 6023 6024 6025 6026 6027
		if (encoder->mode_set) {
			encoder->mode_set(encoder);
		} else {
			encoder_funcs = encoder->base.helper_private;
			encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
		}
6028 6029 6030
	}

	return 0;
J
Jesse Barnes 已提交
6031 6032
}

6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

6078 6079 6080 6081 6082 6083
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

6102 6103 6104 6105 6106 6107
static void haswell_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
6108
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
6150
	intel_crtc->eld_vld = true;
6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

6189 6190 6191 6192 6193 6194 6195 6196 6197
static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
6198
	int aud_config;
6199 6200
	int aud_cntl_st;
	int aud_cntrl_st2;
6201
	int pipe = to_intel_crtc(crtc)->pipe;
6202

6203
	if (HAS_PCH_IBX(connector->dev)) {
6204 6205 6206
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
6207
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
6208
	} else {
6209 6210 6211
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
6212
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
6213 6214
	}

6215
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6216 6217

	i = I915_READ(aud_cntl_st);
6218
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
6219 6220 6221
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
6222 6223 6224
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
6225
	} else {
6226
		DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
6227
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
6228 6229
	}

6230 6231 6232
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
6233 6234 6235
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
6236

6237 6238 6239 6240 6241 6242
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

6243 6244 6245 6246 6247 6248 6249 6250
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
6251
	i &= ~IBX_ELD_ADDRESS;
6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
6288 6289 6290 6291 6292 6293
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6294
	int palreg = PALETTE(intel_crtc->pipe);
J
Jesse Barnes 已提交
6295 6296 6297
	int i;

	/* The clocks have to be on to load the palette. */
6298
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
6299 6300
		return;

6301
	/* use legacy palette for Ironlake */
6302
	if (HAS_PCH_SPLIT(dev))
6303
		palreg = LGC_PALETTE(intel_crtc->pipe);
6304

J
Jesse Barnes 已提交
6305 6306 6307 6308 6309 6310 6311 6312
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
}

6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6324
	cntl = I915_READ(_CURACNTR);
6325 6326 6327 6328
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6329
		I915_WRITE(_CURABASE, base);
6330 6331 6332 6333 6334 6335 6336 6337

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6338
	I915_WRITE(_CURACNTR, cntl);
6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
6352
		uint32_t cntl = I915_READ(CURCNTR(pipe));
6353 6354 6355 6356 6357 6358 6359 6360
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6361
		I915_WRITE(CURCNTR(pipe), cntl);
6362 6363 6364 6365

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
6366
	I915_WRITE(CURBASE(pipe), base);
6367 6368
}

J
Jesse Barnes 已提交
6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6386 6387
		if (IS_HASWELL(dev))
			cntl |= CURSOR_PIPE_CSC_ENABLE;
J
Jesse Barnes 已提交
6388 6389 6390 6391 6392 6393 6394 6395
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

6396
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6397 6398
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
6399 6400 6401 6402 6403 6404 6405
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
6406
	u32 base, pos;
6407 6408 6409 6410
	bool visible;

	pos = 0;

6411
	if (on && crtc->enabled && crtc->fb) {
6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
6440
	if (!visible && !intel_crtc->cursor_visible)
6441 6442
		return;

6443
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
6444 6445 6446 6447 6448 6449 6450 6451 6452
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
6453 6454
}

J
Jesse Barnes 已提交
6455
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6456
				 struct drm_file *file,
J
Jesse Barnes 已提交
6457 6458 6459 6460 6461 6462
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6463
	struct drm_i915_gem_object *obj;
6464
	uint32_t addr;
6465
	int ret;
J
Jesse Barnes 已提交
6466 6467 6468

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
6469
		DRM_DEBUG_KMS("cursor off\n");
6470
		addr = 0;
6471
		obj = NULL;
6472
		mutex_lock(&dev->struct_mutex);
6473
		goto finish;
J
Jesse Barnes 已提交
6474 6475 6476 6477 6478 6479 6480 6481
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

6482
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6483
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
6484 6485
		return -ENOENT;

6486
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
6487
		DRM_ERROR("buffer is to small\n");
6488 6489
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
6490 6491
	}

6492
	/* we only need to pin inside GTT if cursor is non-phy */
6493
	mutex_lock(&dev->struct_mutex);
6494
	if (!dev_priv->info->cursor_needs_physical) {
6495 6496
		unsigned alignment;

6497 6498 6499 6500 6501 6502
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

6503 6504 6505 6506 6507 6508 6509 6510 6511 6512
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
6513 6514
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
6515
			goto fail_locked;
6516 6517
		}

6518 6519
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
6520
			DRM_ERROR("failed to release fence for cursor");
6521 6522 6523
			goto fail_unpin;
		}

6524
		addr = obj->gtt_offset;
6525
	} else {
6526
		int align = IS_I830(dev) ? 16 * 1024 : 256;
6527
		ret = i915_gem_attach_phys_object(dev, obj,
6528 6529
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
6530 6531
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
6532
			goto fail_locked;
6533
		}
6534
		addr = obj->phys_obj->handle->busaddr;
6535 6536
	}

6537
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6538 6539
		I915_WRITE(CURSIZE, (height << 12) | width);

6540 6541
 finish:
	if (intel_crtc->cursor_bo) {
6542
		if (dev_priv->info->cursor_needs_physical) {
6543
			if (intel_crtc->cursor_bo != obj)
6544 6545 6546
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
6547
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
6548
	}
6549

6550
	mutex_unlock(&dev->struct_mutex);
6551 6552

	intel_crtc->cursor_addr = addr;
6553
	intel_crtc->cursor_bo = obj;
6554 6555 6556
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

6557
	intel_crtc_update_cursor(crtc, true);
6558

J
Jesse Barnes 已提交
6559
	return 0;
6560
fail_unpin:
6561
	i915_gem_object_unpin(obj);
6562
fail_locked:
6563
	mutex_unlock(&dev->struct_mutex);
6564
fail:
6565
	drm_gem_object_unreference_unlocked(&obj->base);
6566
	return ret;
J
Jesse Barnes 已提交
6567 6568 6569 6570 6571 6572
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6573 6574
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
6575

6576
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

6592 6593 6594 6595 6596 6597 6598 6599 6600 6601
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
6602
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
6603
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
6604
{
J
James Simmons 已提交
6605
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
6606 6607
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
6608
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

6623 6624
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
6625
			 struct drm_mode_fb_cmd2 *mode_cmd,
6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
6667
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
6668 6669 6670 6671 6672 6673 6674 6675

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
6676 6677
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
6678
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
6699 6700
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
6701 6702
		return NULL;

6703
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
6704 6705 6706 6707 6708
		return NULL;

	return fb;
}

6709
bool intel_get_load_detect_pipe(struct drm_connector *connector,
6710
				struct drm_display_mode *mode,
6711
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6712 6713
{
	struct intel_crtc *intel_crtc;
6714 6715
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
6716
	struct drm_crtc *possible_crtc;
6717
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6718 6719
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
6720
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
6721 6722
	int i = -1;

6723 6724 6725 6726
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
6727 6728
	/*
	 * Algorithm gets a little messy:
6729
	 *
J
Jesse Barnes 已提交
6730 6731
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
6732
	 *
J
Jesse Barnes 已提交
6733 6734 6735 6736 6737 6738 6739
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
6740

6741 6742
		mutex_lock(&crtc->mutex);

6743
		old->dpms_mode = connector->dpms;
6744 6745 6746
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
6747 6748
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
6749

6750
		return true;
J
Jesse Barnes 已提交
6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
6768 6769
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
6770 6771
	}

6772
	mutex_lock(&crtc->mutex);
6773 6774
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
6775 6776

	intel_crtc = to_intel_crtc(crtc);
6777
	old->dpms_mode = connector->dpms;
6778
	old->load_detect_temp = true;
6779
	old->release_fb = NULL;
J
Jesse Barnes 已提交
6780

6781 6782
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
6783

6784 6785 6786 6787 6788 6789 6790
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
6791 6792
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
6793
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6794 6795
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
6796 6797
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6798
	if (IS_ERR(fb)) {
6799
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6800
		mutex_unlock(&crtc->mutex);
6801
		return false;
J
Jesse Barnes 已提交
6802 6803
	}

6804
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6805
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
6806 6807
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
6808
		mutex_unlock(&crtc->mutex);
6809
		return false;
J
Jesse Barnes 已提交
6810
	}
6811

J
Jesse Barnes 已提交
6812
	/* let the connector get through one full cycle before testing */
6813
	intel_wait_for_vblank(dev, intel_crtc->pipe);
6814
	return true;
J
Jesse Barnes 已提交
6815 6816
}

6817
void intel_release_load_detect_pipe(struct drm_connector *connector,
6818
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6819
{
6820 6821
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
6822
	struct drm_encoder *encoder = &intel_encoder->base;
6823
	struct drm_crtc *crtc = encoder->crtc;
J
Jesse Barnes 已提交
6824

6825 6826 6827 6828
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

6829
	if (old->load_detect_temp) {
6830 6831 6832
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
6833

6834 6835 6836 6837
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
6838

6839
		mutex_unlock(&crtc->mutex);
6840
		return;
J
Jesse Barnes 已提交
6841 6842
	}

6843
	/* Switch crtc and encoder back off if necessary */
6844 6845
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
6846 6847

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
6848 6849 6850 6851 6852 6853 6854 6855
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6856
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
6857 6858 6859 6860
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
6861
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
6862
	else
6863
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
6864 6865

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
6866 6867 6868
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
6869 6870 6871 6872 6873
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

6874
	if (!IS_GEN2(dev)) {
6875 6876 6877
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
6878 6879
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
6892
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
6893 6894 6895 6896 6897
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

		/* XXX: Handle the 100Mhz refclk */
6898
		intel_clock(dev, 96000, &clock);
J
Jesse Barnes 已提交
6899 6900 6901 6902 6903 6904 6905 6906 6907 6908 6909
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
6910
				intel_clock(dev, 66000, &clock);
J
Jesse Barnes 已提交
6911
			} else
6912
				intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

6925
			intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
6941
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
6942
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6943
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
J
Jesse Barnes 已提交
6944
	struct drm_display_mode *mode;
6945 6946 6947 6948
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
J
Jesse Barnes 已提交
6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

6969
static void intel_increase_pllclock(struct drm_crtc *crtc)
6970 6971 6972 6973 6974
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6975 6976
	int dpll_reg = DPLL(pipe);
	int dpll;
6977

6978
	if (HAS_PCH_SPLIT(dev))
6979 6980 6981 6982 6983
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

6984
	dpll = I915_READ(dpll_reg);
6985
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
6986
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
6987

6988
		assert_panel_unlocked(dev_priv, pipe);
6989 6990 6991

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
6992
		intel_wait_for_vblank(dev, pipe);
6993

6994 6995
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
6996
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
6997 6998 6999 7000 7001 7002 7003 7004 7005
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7006
	if (HAS_PCH_SPLIT(dev))
7007 7008 7009 7010 7011 7012 7013 7014 7015 7016
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
7017 7018 7019
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
7020

7021
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
7022

7023
		assert_panel_unlocked(dev_priv, pipe);
7024

7025
		dpll = I915_READ(dpll_reg);
7026 7027
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7028
		intel_wait_for_vblank(dev, pipe);
7029 7030
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
7031
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
7032 7033 7034 7035
	}

}

7036 7037 7038 7039 7040 7041
void intel_mark_busy(struct drm_device *dev)
{
	i915_update_gfx_val(dev->dev_private);
}

void intel_mark_idle(struct drm_device *dev)
7042 7043 7044 7045 7046 7047 7048 7049 7050 7051
{
	struct drm_crtc *crtc;

	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7052
		intel_decrease_pllclock(crtc);
7053 7054 7055
	}
}

7056
void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7057
{
7058 7059
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
7060

7061
	if (!i915_powersave)
7062 7063
		return;

7064 7065 7066 7067
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7068
		if (to_intel_framebuffer(crtc->fb)->obj == obj)
7069
			intel_increase_pllclock(crtc);
7070 7071 7072
	}
}

J
Jesse Barnes 已提交
7073 7074 7075
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
7089 7090

	drm_crtc_cleanup(crtc);
7091

J
Jesse Barnes 已提交
7092 7093 7094
	kfree(intel_crtc);
}

7095 7096 7097 7098
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
7099
	struct drm_device *dev = work->crtc->dev;
7100

7101
	mutex_lock(&dev->struct_mutex);
7102
	intel_unpin_fb_obj(work->old_fb_obj);
7103 7104
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
7105

7106 7107 7108 7109 7110 7111
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

7112 7113 7114
	kfree(work);
}

7115
static void do_intel_finish_page_flip(struct drm_device *dev,
7116
				      struct drm_crtc *crtc)
7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
7129 7130 7131 7132 7133

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
7134 7135 7136 7137
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

7138 7139 7140
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

7141 7142
	intel_crtc->unpin_work = NULL;

7143 7144
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
7145

7146 7147
	drm_vblank_put(dev, intel_crtc->pipe);

7148 7149
	spin_unlock_irqrestore(&dev->event_lock, flags);

7150
	wake_up_all(&dev_priv->pending_flip_queue);
7151 7152

	queue_work(dev_priv->wq, &work->work);
7153 7154

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
7155 7156
}

7157 7158 7159 7160 7161
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

7162
	do_intel_finish_page_flip(dev, crtc);
7163 7164 7165 7166 7167 7168 7169
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

7170
	do_intel_finish_page_flip(dev, crtc);
7171 7172
}

7173 7174 7175 7176 7177 7178 7179
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

7180 7181 7182 7183
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
7184
	spin_lock_irqsave(&dev->event_lock, flags);
7185 7186
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
7187 7188 7189
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

7190 7191 7192 7193 7194 7195 7196 7197 7198
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

7199 7200 7201 7202 7203 7204 7205 7206
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7207
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7208 7209
	int ret;

7210
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7211
	if (ret)
7212
		goto err;
7213

7214
	ret = intel_ring_begin(ring, 6);
7215
	if (ret)
7216
		goto err_unpin;
7217 7218 7219 7220 7221 7222 7223 7224

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7225 7226 7227 7228 7229
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7230
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7231
	intel_ring_emit(ring, 0); /* aux display base address, unused */
7232 7233

	intel_mark_page_flip_active(intel_crtc);
7234
	intel_ring_advance(ring);
7235 7236 7237 7238 7239
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7251
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7252 7253
	int ret;

7254
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7255
	if (ret)
7256
		goto err;
7257

7258
	ret = intel_ring_begin(ring, 6);
7259
	if (ret)
7260
		goto err_unpin;
7261 7262 7263 7264 7265

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7266 7267 7268 7269 7270
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7271
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7272 7273
	intel_ring_emit(ring, MI_NOOP);

7274
	intel_mark_page_flip_active(intel_crtc);
7275
	intel_ring_advance(ring);
7276 7277 7278 7279 7280
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7281 7282 7283 7284 7285 7286 7287 7288 7289 7290 7291
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
7292
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7293 7294
	int ret;

7295
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7296
	if (ret)
7297
		goto err;
7298

7299
	ret = intel_ring_begin(ring, 4);
7300
	if (ret)
7301
		goto err_unpin;
7302 7303 7304 7305 7306

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
7307 7308 7309
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7310 7311 7312
	intel_ring_emit(ring,
			(obj->gtt_offset + intel_crtc->dspaddr_offset) |
			obj->tiling_mode);
7313 7314 7315 7316 7317 7318 7319

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7320
	intel_ring_emit(ring, pf | pipesrc);
7321 7322

	intel_mark_page_flip_active(intel_crtc);
7323
	intel_ring_advance(ring);
7324 7325 7326 7327 7328
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7329 7330 7331 7332 7333 7334 7335 7336 7337 7338
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7339
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7340 7341 7342
	uint32_t pf, pipesrc;
	int ret;

7343
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7344
	if (ret)
7345
		goto err;
7346

7347
	ret = intel_ring_begin(ring, 4);
7348
	if (ret)
7349
		goto err_unpin;
7350

7351 7352 7353
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
7354
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7355

7356 7357 7358 7359 7360 7361 7362
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
7363
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7364
	intel_ring_emit(ring, pf | pipesrc);
7365 7366

	intel_mark_page_flip_active(intel_crtc);
7367
	intel_ring_advance(ring);
7368 7369 7370 7371 7372
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7373 7374 7375
	return ret;
}

7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7390
	uint32_t plane_bit = 0;
7391 7392 7393 7394
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
7395
		goto err;
7396

7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
7410
		goto err_unpin;
7411 7412
	}

7413 7414
	ret = intel_ring_begin(ring, 4);
	if (ret)
7415
		goto err_unpin;
7416

7417
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
7418
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
7419
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7420
	intel_ring_emit(ring, (MI_NOOP));
7421 7422

	intel_mark_page_flip_active(intel_crtc);
7423
	intel_ring_advance(ring);
7424 7425 7426 7427 7428
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7429 7430 7431
	return ret;
}

7432 7433 7434 7435 7436 7437 7438 7439
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

7440 7441 7442 7443 7444 7445
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7446 7447
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
7448 7449
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7450
	unsigned long flags;
7451
	int ret;
7452

7453 7454 7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

7466 7467 7468 7469 7470
	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
7471
	work->crtc = crtc;
7472
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
7473 7474
	INIT_WORK(&work->work, intel_unpin_work_fn);

7475 7476 7477 7478
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

7479 7480 7481 7482 7483
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
7484
		drm_vblank_put(dev, intel_crtc->pipe);
7485 7486

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
7487 7488 7489 7490 7491
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7492 7493 7494
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

7495 7496 7497
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
7498

7499
	/* Reference the objects for the scheduled work. */
7500 7501
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
7502 7503

	crtc->fb = fb;
7504

7505 7506
	work->pending_flip_obj = obj;

7507 7508
	work->enable_stall_check = true;

7509
	atomic_inc(&intel_crtc->unpin_work_count);
7510
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
7511

7512 7513 7514
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
7515

7516
	intel_disable_fbc(dev);
7517
	intel_mark_fb_busy(obj);
7518 7519
	mutex_unlock(&dev->struct_mutex);

7520 7521
	trace_i915_flip_request(intel_crtc->plane, obj);

7522
	return 0;
7523

7524
cleanup_pending:
7525
	atomic_dec(&intel_crtc->unpin_work_count);
7526
	crtc->fb = old_fb;
7527 7528
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
7529 7530
	mutex_unlock(&dev->struct_mutex);

7531
cleanup:
7532 7533 7534 7535
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7536 7537
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
7538 7539 7540
	kfree(work);

	return ret;
7541 7542
}

7543 7544 7545 7546 7547
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

7548
bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7549
{
7550 7551
	struct intel_encoder *other_encoder;
	struct drm_crtc *crtc = &encoder->new_crtc->base;
7552

7553 7554 7555 7556 7557 7558 7559 7560 7561 7562 7563 7564
	if (WARN_ON(!crtc))
		return false;

	list_for_each_entry(other_encoder,
			    &crtc->dev->mode_config.encoder_list,
			    base.head) {

		if (&other_encoder->new_crtc->base != crtc ||
		    encoder == other_encoder)
			continue;
		else
			return true;
7565 7566
	}

7567 7568
	return false;
}
7569

7570 7571 7572 7573 7574 7575
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
7576

7577
	WARN(!crtc, "checking null crtc?\n");
7578

7579
	dev = crtc->dev;
7580

7581 7582 7583 7584 7585
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
7586

7587 7588 7589
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
7590
}
J
Jesse Barnes 已提交
7591

7592 7593 7594 7595 7596 7597 7598
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7599
{
7600 7601
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7602

7603 7604 7605 7606 7607
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
7608

7609 7610 7611 7612 7613
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
7614 7615
}

7616 7617 7618 7619 7620 7621 7622 7623 7624
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7625

7626 7627 7628 7629
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
7630

7631 7632 7633 7634 7635 7636
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

7637 7638 7639 7640 7641 7642 7643 7644 7645
static int
pipe_config_set_bpp(struct drm_crtc *crtc,
		    struct drm_framebuffer *fb,
		    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->dev;
	struct drm_connector *connector;
	int bpp;

7646 7647
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
7648 7649
		bpp = 8*3; /* since we go through a colormap */
		break;
7650 7651 7652 7653 7654 7655
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen > 3))
			return -EINVAL;
	case DRM_FORMAT_RGB565:
7656 7657
		bpp = 6*3; /* min is 18bpp */
		break;
7658 7659 7660 7661 7662 7663 7664
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
			return -EINVAL;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
7665 7666
		bpp = 8*3;
		break;
7667 7668 7669 7670 7671 7672
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7673
			return -EINVAL;
7674 7675
		bpp = 10*3;
		break;
7676
	/* TODO: gen4+ supports 16 bpc floating point, too. */
7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    head) {
		if (connector->encoder && connector->encoder->crtc != crtc)
			continue;

		/* Don't use an invalid EDID bpc value */
		if (connector->display_info.bpc &&
		    connector->display_info.bpc * 3 < bpp) {
			DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
				      bpp, connector->display_info.bpc*3);
			pipe_config->pipe_bpp = connector->display_info.bpc*3;
		}
7697 7698 7699 7700 7701 7702 7703

		/* Clamp bpp to 8 on screens without EDID 1.4 */
		if (connector->display_info.bpc == 0 && bpp > 24) {
			DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
				      bpp);
			pipe_config->pipe_bpp = 24;
		}
7704 7705 7706 7707 7708
	}

	return bpp;
}

7709 7710
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
7711
			  struct drm_framebuffer *fb,
7712
			  struct drm_display_mode *mode)
7713
{
7714 7715 7716
	struct drm_device *dev = crtc->dev;
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
7717
	struct intel_crtc_config *pipe_config;
7718
	int plane_bpp;
7719

7720 7721
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
7722 7723
		return ERR_PTR(-ENOMEM);

7724 7725 7726
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);

7727 7728 7729 7730
	plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
	if (plane_bpp < 0)
		goto fail;

7731 7732 7733
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
7734
	 */
7735 7736
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
7737

7738 7739
		if (&encoder->new_crtc->base != crtc)
			continue;
7740 7741 7742 7743 7744 7745 7746 7747 7748 7749

		if (encoder->compute_config) {
			if (!(encoder->compute_config(encoder, pipe_config))) {
				DRM_DEBUG_KMS("Encoder config failure\n");
				goto fail;
			}

			continue;
		}

7750
		encoder_funcs = encoder->base.helper_private;
7751 7752 7753
		if (!(encoder_funcs->mode_fixup(&encoder->base,
						&pipe_config->requested_mode,
						&pipe_config->adjusted_mode))) {
7754 7755 7756
			DRM_DEBUG_KMS("Encoder fixup failed\n");
			goto fail;
		}
7757
	}
7758

7759
	if (!(intel_crtc_compute_config(crtc, pipe_config))) {
7760 7761
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
7762
	}
7763
	DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7764

7765 7766 7767 7768
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

7769
	return pipe_config;
7770
fail:
7771
	kfree(pipe_config);
7772
	return ERR_PTR(-EINVAL);
7773
}
7774

7775 7776 7777 7778 7779
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
7780 7781
{
	struct intel_crtc *intel_crtc;
7782 7783 7784 7785
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
7786

7787
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
7788

7789 7790 7791 7792 7793 7794 7795 7796
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
7797

7798 7799 7800 7801 7802 7803 7804 7805 7806
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
7807 7808
	}

7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
7822 7823
	}

7824 7825 7826 7827
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
7828

7829 7830 7831
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
7832

7833 7834 7835 7836 7837 7838 7839 7840
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
7841 7842
	}

7843 7844 7845 7846 7847 7848

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

7849 7850 7851 7852 7853
	/*
	 * For simplicity do a full modeset on any pipe where the output routing
	 * changed. We could be more clever, but that would require us to be
	 * more careful with calling the relevant encoder->mode_set functions.
	 */
7854 7855 7856 7857 7858 7859
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
7860 7861 7862 7863 7864 7865 7866 7867

	/*
	 * HACK: We don't (yet) fully support global modesets. intel_set_config
	 * obies this rule, but the modeset restore mode of
	 * intel_modeset_setup_hw_state does not.
	 */
	*modeset_pipes &= 1 << intel_crtc->pipe;
	*prepare_pipes &= 1 << intel_crtc->pipe;
7868 7869 7870

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      *modeset_pipes, *prepare_pipes, *disable_pipes);
7871
}
J
Jesse Barnes 已提交
7872

7873
static bool intel_crtc_in_use(struct drm_crtc *crtc)
7874
{
7875
	struct drm_encoder *encoder;
7876 7877
	struct drm_device *dev = crtc->dev;

7878 7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890 7891 7892 7893 7894 7895 7896 7897 7898 7899 7900 7901 7902 7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916 7917
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
7918 7919 7920
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

7921
			connector->dpms = DRM_MODE_DPMS_ON;
7922
			drm_object_property_set_value(&connector->base,
7923 7924
							 dpms_property,
							 DRM_MODE_DPMS_ON);
7925 7926 7927 7928 7929 7930 7931 7932

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

7933 7934 7935 7936 7937 7938
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
		if (mask & (1 <<(intel_crtc)->pipe)) \

7939 7940 7941 7942
static bool
intel_pipe_config_compare(struct intel_crtc_config *current_config,
			  struct intel_crtc_config *pipe_config)
{
7943 7944 7945 7946 7947 7948 7949 7950
	if (current_config->has_pch_encoder != pipe_config->has_pch_encoder) {
		DRM_ERROR("mismatch in has_pch_encoder "
			  "(expected %i, found %i)\n",
			  current_config->has_pch_encoder,
			  pipe_config->has_pch_encoder);
		return false;
	}

7951 7952 7953
	return true;
}

7954
void
7955 7956
intel_modeset_check_state(struct drm_device *dev)
{
7957
	drm_i915_private_t *dev_priv = dev->dev_private;
7958 7959 7960
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7961
	struct intel_crtc_config pipe_config;
7962 7963 7964 7965 7966 7967 7968 7969 7970 7971 7972 7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008 8009 8010 8011 8012 8013 8014 8015 8016 8017 8018 8019 8020 8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

8050
		memset(&pipe_config, 0, sizeof(pipe_config));
8051 8052 8053 8054 8055 8056 8057 8058 8059
		active = dev_priv->display.get_pipe_config(crtc,
							   &pipe_config);
		WARN(crtc->active != active,
		     "crtc active state doesn't match with hw state "
		     "(expected %i, found %i)\n", crtc->active, active);

		WARN(active &&
		     !intel_pipe_config_compare(&crtc->config, &pipe_config),
		     "pipe state doesn't match!\n");
8060 8061 8062
	}
}

8063 8064 8065
static int __intel_set_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    int x, int y, struct drm_framebuffer *fb)
8066 8067
{
	struct drm_device *dev = crtc->dev;
8068
	drm_i915_private_t *dev_priv = dev->dev_private;
8069 8070
	struct drm_display_mode *saved_mode, *saved_hwmode;
	struct intel_crtc_config *pipe_config = NULL;
8071 8072
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
8073
	int ret = 0;
8074

8075
	saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
8076 8077
	if (!saved_mode)
		return -ENOMEM;
8078
	saved_hwmode = saved_mode + 1;
8079

8080
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
8081 8082
				     &prepare_pipes, &disable_pipes);

8083 8084
	*saved_hwmode = crtc->hwmode;
	*saved_mode = crtc->mode;
8085

8086 8087 8088 8089 8090 8091
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
8092
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
8093 8094 8095 8096
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

8097
			goto out;
8098 8099
		}
	}
8100

8101 8102 8103
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

8104 8105 8106 8107
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
8108

8109 8110
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
8111
	 */
8112
	if (modeset_pipes) {
8113
		enum transcoder tmp = to_intel_crtc(crtc)->config.cpu_transcoder;
8114
		crtc->mode = *mode;
8115 8116 8117
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
8118
		to_intel_crtc(crtc)->config.cpu_transcoder = tmp;
8119
	}
8120

8121 8122 8123
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
8124

8125 8126 8127
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

8128 8129
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
8130
	 */
8131
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
8132 8133 8134 8135
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
8136 8137 8138
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
8139 8140
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
8141

8142 8143
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
8144
		crtc->hwmode = pipe_config->adjusted_mode;
8145

8146 8147 8148 8149 8150 8151
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
8152 8153 8154

	/* FIXME: add subpixel order */
done:
8155
	if (ret && crtc->enabled) {
8156 8157
		crtc->hwmode = *saved_hwmode;
		crtc->mode = *saved_mode;
8158 8159
	}

8160
out:
8161
	kfree(pipe_config);
8162
	kfree(saved_mode);
8163
	return ret;
8164 8165
}

8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179
int intel_set_mode(struct drm_crtc *crtc,
		     struct drm_display_mode *mode,
		     int x, int y, struct drm_framebuffer *fb)
{
	int ret;

	ret = __intel_set_mode(crtc, mode, x, y, fb);

	if (ret == 0)
		intel_modeset_check_state(crtc->dev);

	return ret;
}

8180 8181 8182 8183 8184
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

8185 8186
#undef for_each_intel_crtc_masked

8187 8188 8189 8190 8191
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

8192 8193
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
8194 8195 8196
	kfree(config);
}

8197 8198 8199 8200 8201 8202 8203
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

8204 8205 8206 8207
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
8208 8209
		return -ENOMEM;

8210 8211 8212 8213
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
8214 8215 8216 8217 8218 8219 8220 8221
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
8222
		config->save_encoder_crtcs[count++] = encoder->crtc;
8223 8224 8225 8226
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8227
		config->save_connector_encoders[count++] = connector->encoder;
8228 8229 8230 8231 8232 8233 8234 8235
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
8236 8237
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8238 8239 8240
	int count;

	count = 0;
8241 8242 8243
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
8244 8245 8246
	}

	count = 0;
8247 8248 8249
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
8250 8251 8252
	}
}

8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
	if (set->crtc->fb != set->fb) {
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
			DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
			config->mode_changed = true;
		} else if (set->fb == NULL) {
			config->mode_changed = true;
8267 8268
		} else if (set->fb->pixel_format !=
			   set->crtc->fb->pixel_format) {
8269 8270 8271 8272 8273
			config->mode_changed = true;
		} else
			config->fb_changed = true;
	}

8274
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
8275 8276 8277 8278 8279 8280 8281 8282 8283 8284
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
}

8285
static int
8286 8287 8288
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
8289
{
8290
	struct drm_crtc *new_crtc;
8291 8292
	struct intel_connector *connector;
	struct intel_encoder *encoder;
8293
	int count, ro;
8294

8295
	/* The upper layers ensure that we either disable a crtc or have a list
8296 8297 8298 8299
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

8300
	count = 0;
8301 8302 8303 8304
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
8305
		for (ro = 0; ro < set->num_connectors; ro++) {
8306 8307
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
8308 8309 8310 8311
				break;
			}
		}

8312 8313 8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
8327
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
8328
			config->mode_changed = true;
8329 8330
		}
	}
8331
	/* connector->new_encoder is now updated for all connectors. */
8332

8333
	/* Update crtc of enabled connectors. */
8334
	count = 0;
8335 8336 8337
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
8338 8339
			continue;

8340
		new_crtc = connector->new_encoder->base.crtc;
8341 8342

		for (ro = 0; ro < set->num_connectors; ro++) {
8343
			if (set->connectors[ro] == &connector->base)
8344 8345 8346 8347
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
8348 8349
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
8350
			return -EINVAL;
8351
		}
8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
8377
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
8378
			config->mode_changed = true;
8379 8380
		}
	}
8381
	/* Now we've also updated encoder->new_crtc for all encoders. */
8382

8383 8384 8385 8386 8387 8388 8389 8390 8391 8392
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

8393 8394 8395
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
8396

8397 8398 8399
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
8400

8401 8402 8403 8404 8405 8406 8407 8408 8409 8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

8432
	ret = intel_modeset_stage_output_state(dev, set, config);
8433 8434 8435
	if (ret)
		goto fail;

8436
	if (config->mode_changed) {
8437
		if (set->mode) {
8438 8439 8440
			DRM_DEBUG_KMS("attempting to set mode from"
					" userspace\n");
			drm_mode_debug_printmodeline(set->mode);
8441 8442
		}

8443 8444 8445 8446 8447
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
		if (ret) {
			DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
				  set->crtc->base.id, ret);
8448 8449
			goto fail;
		}
8450
	} else if (config->fb_changed) {
8451 8452
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
8453
		ret = intel_pipe_set_base(set->crtc,
8454
					  set->x, set->y, set->fb);
8455 8456
	}

8457 8458
	intel_set_config_free(config);

8459 8460 8461
	return 0;

fail:
8462
	intel_set_config_restore_state(dev, config);
8463 8464

	/* Try to restore the config */
8465
	if (config->mode_changed &&
8466 8467
	    intel_set_mode(save_set.crtc, save_set.mode,
			   save_set.x, save_set.y, save_set.fb))
8468 8469
		DRM_ERROR("failed to restore config after modeset failure\n");

8470 8471
out_config:
	intel_set_config_free(config);
8472 8473
	return ret;
}
8474 8475 8476 8477 8478

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
8479
	.set_config = intel_crtc_set_config,
8480 8481 8482 8483
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
8484 8485
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
8486
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
8487 8488 8489
		intel_ddi_pll_init(dev);
}

8490 8491 8492 8493 8494 8495 8496 8497 8498 8499 8500 8501 8502 8503 8504 8505 8506
static void intel_pch_pll_init(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int i;

	if (dev_priv->num_pch_pll == 0) {
		DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
		return;
	}

	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
		dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
		dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
	}
}

8507
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
8508
{
J
Jesse Barnes 已提交
8509
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
8510 8511 8512 8513 8514 8515 8516 8517 8518 8519 8520 8521 8522 8523 8524 8525
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

8526 8527 8528
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
8529
	intel_crtc->config.cpu_transcoder = pipe;
8530
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
8531
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
8532
		intel_crtc->plane = !pipe;
8533 8534
	}

J
Jesse Barnes 已提交
8535 8536 8537 8538 8539
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
8540 8541 8542
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

8543
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
8544
				struct drm_file *file)
8545 8546
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
8547 8548
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
8549

8550 8551
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
8552

8553 8554
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
8555

8556
	if (!drmmode_obj) {
8557 8558 8559 8560
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

8561 8562
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
8563

8564
	return 0;
8565 8566
}

8567
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
8568
{
8569 8570
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
8571 8572 8573
	int index_mask = 0;
	int entry = 0;

8574 8575 8576 8577
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
8578
			index_mask |= (1 << entry);
8579 8580 8581 8582 8583

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
8584 8585
		entry++;
	}
8586

J
Jesse Barnes 已提交
8587 8588 8589
	return index_mask;
}

8590 8591 8592 8593 8594 8595 8596 8597 8598 8599 8600 8601 8602 8603 8604 8605 8606
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
8607 8608
static void intel_setup_outputs(struct drm_device *dev)
{
8609
	struct drm_i915_private *dev_priv = dev->dev_private;
8610
	struct intel_encoder *encoder;
8611
	bool dpd_is_edp = false;
8612
	bool has_lvds;
J
Jesse Barnes 已提交
8613

8614
	has_lvds = intel_lvds_init(dev);
8615 8616 8617 8618
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
8619

8620
	if (!IS_ULT(dev))
8621
		intel_crt_init(dev);
8622

P
Paulo Zanoni 已提交
8623
	if (HAS_DDI(dev)) {
8624 8625 8626 8627 8628 8629 8630 8631 8632 8633 8634 8635 8636 8637 8638 8639 8640 8641 8642
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
8643
		int found;
8644 8645 8646 8647
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
8648

8649
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
8650
			/* PCH SDVOB multiplex with HDMIB */
8651
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
8652
			if (!found)
8653
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
8654
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
8655
				intel_dp_init(dev, PCH_DP_B, PORT_B);
8656 8657
		}

8658
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
8659
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
8660

8661
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
8662
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
8663

8664
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
8665
			intel_dp_init(dev, PCH_DP_C, PORT_C);
8666

8667
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
8668
			intel_dp_init(dev, PCH_DP_D, PORT_D);
8669
	} else if (IS_VALLEYVIEW(dev)) {
8670
		/* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8671 8672
		if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
			intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
8673

8674
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
8675 8676
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
8677 8678
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
8679
		}
8680
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
8681
		bool found = false;
8682

8683
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
8684
			DRM_DEBUG_KMS("probing SDVOB\n");
8685
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
8686 8687
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
8688
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
8689
			}
8690

8691 8692
			if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_B\n");
8693
				intel_dp_init(dev, DP_B, PORT_B);
8694
			}
8695
		}
8696 8697 8698

		/* Before G4X SDVOC doesn't have its own detect register */

8699
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
8700
			DRM_DEBUG_KMS("probing SDVOC\n");
8701
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
8702
		}
8703

8704
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
8705

8706 8707
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
8708
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
8709 8710 8711
			}
			if (SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_C\n");
8712
				intel_dp_init(dev, DP_C, PORT_C);
8713
			}
8714
		}
8715

8716 8717 8718
		if (SUPPORTS_INTEGRATED_DP(dev) &&
		    (I915_READ(DP_D) & DP_DETECTED)) {
			DRM_DEBUG_KMS("probing DP_D\n");
8719
			intel_dp_init(dev, DP_D, PORT_D);
8720
		}
8721
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
8722 8723
		intel_dvo_init(dev);

8724
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
8725 8726
		intel_tv_init(dev);

8727 8728 8729
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
8730
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
8731
	}
8732

P
Paulo Zanoni 已提交
8733
	intel_init_pch_refclk(dev);
8734 8735

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
8736 8737 8738 8739 8740 8741 8742
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
8743
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
8744 8745 8746 8747 8748

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
8749
						struct drm_file *file,
J
Jesse Barnes 已提交
8750 8751 8752
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
8753
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
8754

8755
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
8756 8757 8758 8759 8760 8761 8762
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

8763 8764
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
8765
			   struct drm_mode_fb_cmd2 *mode_cmd,
8766
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
8767 8768 8769
{
	int ret;

8770 8771
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
8772
		return -EINVAL;
8773
	}
8774

8775 8776 8777
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
8778
		return -EINVAL;
8779
	}
8780

8781
	/* FIXME <= Gen4 stride limits are bit unclear */
8782 8783 8784
	if (mode_cmd->pitches[0] > 32768) {
		DRM_DEBUG("pitch (%d) must be at less than 32768\n",
			  mode_cmd->pitches[0]);
8785
		return -EINVAL;
8786
	}
8787 8788

	if (obj->tiling_mode != I915_TILING_NONE &&
8789 8790 8791
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
8792
		return -EINVAL;
8793
	}
8794

8795
	/* Reject formats not supported by any plane early. */
8796
	switch (mode_cmd->pixel_format) {
8797
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
8798 8799 8800
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
8801 8802 8803
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
8804 8805
		if (INTEL_INFO(dev)->gen > 3) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
8806
			return -EINVAL;
8807
		}
8808 8809 8810
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
8811 8812
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
8813 8814
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
8815 8816
		if (INTEL_INFO(dev)->gen < 4) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
8817
			return -EINVAL;
8818
		}
8819
		break;
V
Ville Syrjälä 已提交
8820 8821 8822 8823
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
8824 8825
		if (INTEL_INFO(dev)->gen < 5) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
8826
			return -EINVAL;
8827
		}
8828 8829
		break;
	default:
8830
		DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
8831 8832 8833
		return -EINVAL;
	}

8834 8835 8836 8837
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

8838 8839 8840
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;

J
Jesse Barnes 已提交
8841 8842 8843 8844 8845 8846 8847 8848 8849 8850 8851 8852
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
8853
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
8854
{
8855
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
8856

8857 8858
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
8859
	if (&obj->base == NULL)
8860
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
8861

8862
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
8863 8864 8865 8866
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
8867
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
8868 8869
};

8870 8871 8872 8873 8874
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
8875
	if (HAS_DDI(dev)) {
8876
		dev_priv->display.get_pipe_config = haswell_get_pipe_config;
P
Paulo Zanoni 已提交
8877
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
8878 8879
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
8880
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
8881 8882
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
8883
		dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
8884
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
8885 8886
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
8887
		dev_priv->display.off = ironlake_crtc_off;
8888
		dev_priv->display.update_plane = ironlake_update_plane;
8889 8890 8891 8892 8893 8894 8895
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
		dev_priv->display.crtc_enable = valleyview_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
		dev_priv->display.off = i9xx_crtc_off;
		dev_priv->display.update_plane = i9xx_update_plane;
8896
	} else {
8897
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
8898
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
8899 8900
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
8901
		dev_priv->display.off = i9xx_crtc_off;
8902
		dev_priv->display.update_plane = i9xx_update_plane;
8903
	}
8904 8905

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
8906 8907 8908 8909
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
8910 8911 8912 8913 8914
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
8915
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
8916 8917 8918 8919 8920 8921 8922 8923
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
8924
	else if (IS_I85X(dev))
8925 8926 8927 8928 8929 8930
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

8931
	if (HAS_PCH_SPLIT(dev)) {
8932
		if (IS_GEN5(dev)) {
8933
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
8934
			dev_priv->display.write_eld = ironlake_write_eld;
8935
		} else if (IS_GEN6(dev)) {
8936
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
8937
			dev_priv->display.write_eld = ironlake_write_eld;
8938 8939 8940
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
8941
			dev_priv->display.write_eld = ironlake_write_eld;
8942 8943
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
8944 8945
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
8946
			dev_priv->display.write_eld = haswell_write_eld;
8947 8948
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
8949
		}
8950
	} else if (IS_G4X(dev)) {
8951
		dev_priv->display.write_eld = g4x_write_eld;
8952
	}
8953 8954 8955 8956 8957 8958 8959 8960 8961 8962 8963 8964 8965 8966 8967 8968 8969 8970 8971 8972 8973

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
8974 8975 8976
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
8977
	}
8978 8979
}

8980 8981 8982 8983 8984
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
8985
static void quirk_pipea_force(struct drm_device *dev)
8986 8987 8988 8989
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8990
	DRM_INFO("applying pipe a force quirk\n");
8991 8992
}

8993 8994 8995 8996 8997 8998 8999
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
9000
	DRM_INFO("applying lvds SSC disable quirk\n");
9001 9002
}

9003
/*
9004 9005
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
9006 9007 9008 9009 9010
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
9011
	DRM_INFO("applying inverted panel brightness quirk\n");
9012 9013
}

9014 9015 9016 9017 9018 9019 9020
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

9021 9022 9023 9024 9025 9026 9027 9028 9029 9030 9031 9032 9033 9034 9035 9036 9037 9038 9039 9040 9041 9042 9043 9044 9045 9046 9047 9048
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

9049
static struct intel_quirk intel_quirks[] = {
9050
	/* HP Mini needs pipe A force quirk (LP: #322104) */
9051
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
9052 9053 9054 9055 9056 9057 9058

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

9059
	/* 830/845 need to leave pipe A & dpll A up */
9060
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9061
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9062 9063 9064

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
9065 9066 9067

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
9068 9069 9070

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
9071 9072 9073

	/* Acer/eMachines G725 */
	{ 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
9074 9075 9076

	/* Acer/eMachines e725 */
	{ 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
9077 9078 9079

	/* Acer/Packard Bell NCL20 */
	{ 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
9080 9081 9082

	/* Acer Aspire 4736Z */
	{ 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
9083 9084 9085 9086 9087 9088 9089 9090 9091 9092 9093 9094 9095 9096 9097 9098 9099
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
9100 9101 9102 9103
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
9104 9105
}

9106 9107 9108 9109 9110
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
9111
	u32 vga_reg = i915_vgacntrl_reg(dev);
9112 9113

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
9114
	outb(SR01, VGA_SR_INDEX);
9115 9116 9117 9118 9119 9120 9121 9122 9123
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

9124 9125
void intel_modeset_init_hw(struct drm_device *dev)
{
9126
	intel_init_power_well(dev);
9127

9128 9129
	intel_prepare_ddi(dev);

9130 9131
	intel_init_clock_gating(dev);

9132
	mutex_lock(&dev->struct_mutex);
9133
	intel_enable_gt_powersave(dev);
9134
	mutex_unlock(&dev->struct_mutex);
9135 9136
}

J
Jesse Barnes 已提交
9137 9138
void intel_modeset_init(struct drm_device *dev)
{
9139
	struct drm_i915_private *dev_priv = dev->dev_private;
9140
	int i, j, ret;
J
Jesse Barnes 已提交
9141 9142 9143 9144 9145 9146

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

9147 9148 9149
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

9150
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
9151

9152 9153
	intel_init_quirks(dev);

9154 9155
	intel_init_pm(dev);

B
Ben Widawsky 已提交
9156 9157 9158
	if (INTEL_INFO(dev)->num_pipes == 0)
		return;

9159 9160
	intel_init_display(dev);

9161 9162 9163 9164
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
9165 9166
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
9167
	} else {
9168 9169
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
9170
	}
B
Ben Widawsky 已提交
9171
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
9172

9173
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
9174 9175
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
9176

9177
	for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
J
Jesse Barnes 已提交
9178
		intel_crtc_init(dev, i);
9179 9180 9181
		for (j = 0; j < dev_priv->num_plane; j++) {
			ret = intel_plane_init(dev, i, j);
			if (ret)
9182 9183
				DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
					      pipe_name(i), sprite_name(i, j), ret);
9184
		}
J
Jesse Barnes 已提交
9185 9186
	}

P
Paulo Zanoni 已提交
9187
	intel_cpu_pll_init(dev);
9188 9189
	intel_pch_pll_init(dev);

9190 9191
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
9192
	intel_setup_outputs(dev);
9193 9194 9195

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
9196 9197
}

9198 9199 9200 9201 9202 9203 9204 9205 9206
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

9207 9208 9209 9210 9211 9212 9213 9214 9215 9216 9217 9218 9219 9220 9221 9222 9223 9224 9225 9226 9227 9228 9229 9230
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

9231

9232 9233
}

9234 9235 9236
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
9237 9238
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
9239 9240
	u32 reg, val;

9241
	if (INTEL_INFO(dev)->num_pipes == 1)
9242 9243 9244 9245 9246 9247 9248 9249 9250 9251 9252 9253
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

9254 9255 9256 9257
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
9258
	u32 reg;
9259 9260

	/* Clear any frame start delays used for debugging left by the BIOS */
9261
	reg = PIPECONF(crtc->config.cpu_transcoder);
9262 9263 9264
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
9265 9266 9267
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
9268 9269 9270 9271 9272 9273 9274 9275 9276 9277 9278 9279 9280 9281 9282 9283 9284 9285 9286 9287 9288 9289 9290 9291 9292 9293 9294
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

9295 9296 9297 9298 9299 9300 9301 9302 9303
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

9304 9305 9306 9307 9308 9309 9310 9311 9312 9313 9314 9315 9316 9317 9318 9319 9320 9321 9322 9323 9324 9325 9326 9327 9328 9329 9330 9331 9332 9333 9334 9335 9336 9337 9338 9339 9340 9341 9342 9343 9344 9345 9346 9347 9348 9349 9350 9351 9352 9353 9354 9355 9356 9357 9358 9359 9360 9361 9362 9363 9364 9365 9366 9367 9368 9369 9370 9371 9372 9373 9374 9375 9376 9377
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

9378
void i915_redisable_vga(struct drm_device *dev)
9379 9380
{
	struct drm_i915_private *dev_priv = dev->dev_private;
9381
	u32 vga_reg = i915_vgacntrl_reg(dev);
9382 9383 9384

	if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
9385
		i915_disable_vga(dev);
9386 9387 9388
	}
}

9389 9390
/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
9391 9392
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
9393 9394 9395 9396
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	u32 tmp;
9397
	struct drm_plane *plane;
9398 9399 9400 9401
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

P
Paulo Zanoni 已提交
9402
	if (HAS_DDI(dev)) {
9403 9404 9405 9406 9407 9408 9409 9410 9411 9412 9413 9414 9415 9416
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));

		if (tmp & TRANS_DDI_FUNC_ENABLE) {
			switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
			case TRANS_DDI_EDP_INPUT_A_ON:
			case TRANS_DDI_EDP_INPUT_A_ONOFF:
				pipe = PIPE_A;
				break;
			case TRANS_DDI_EDP_INPUT_B_ONOFF:
				pipe = PIPE_B;
				break;
			case TRANS_DDI_EDP_INPUT_C_ONOFF:
				pipe = PIPE_C;
				break;
9417 9418 9419 9420 9421 9422 9423
			default:
				/* A bogus value has been programmed, disable
				 * the transcoder */
				WARN(1, "Bogus eDP source %08x\n", tmp);
				intel_ddi_disable_transcoder_func(dev_priv,
						TRANSCODER_EDP);
				goto setup_pipes;
9424 9425 9426
			}

			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9427
			crtc->config.cpu_transcoder = TRANSCODER_EDP;
9428 9429 9430 9431 9432 9433

			DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
				      pipe_name(pipe));
		}
	}

9434
setup_pipes:
9435 9436
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
9437
		enum transcoder tmp = crtc->config.cpu_transcoder;
9438
		memset(&crtc->config, 0, sizeof(crtc->config));
9439 9440
		crtc->config.cpu_transcoder = tmp;

9441 9442
		crtc->active = dev_priv->display.get_pipe_config(crtc,
								 &crtc->config);
9443 9444 9445 9446 9447 9448 9449 9450

		crtc->base.enabled = crtc->active;

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

P
Paulo Zanoni 已提交
9451
	if (HAS_DDI(dev))
9452 9453
		intel_ddi_setup_hw_pll_state(dev);

9454 9455 9456 9457 9458 9459 9460 9461 9462 9463 9464 9465 9466 9467 9468 9469 9470 9471 9472 9473 9474 9475 9476 9477 9478 9479 9480 9481 9482 9483 9484 9485 9486 9487 9488 9489 9490 9491 9492 9493 9494 9495 9496 9497 9498
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
			encoder->base.crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
			      pipe);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}

	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
	}
9499

9500
	if (force_restore) {
9501 9502 9503 9504
		/*
		 * We need to use raw interfaces for restoring state to avoid
		 * checking (bogus) intermediate states.
		 */
9505
		for_each_pipe(pipe) {
9506 9507
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
9508 9509 9510

			__intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
					 crtc->fb);
9511
		}
9512 9513
		list_for_each_entry(plane, &dev->mode_config.plane_list, head)
			intel_plane_restore(plane);
9514 9515

		i915_redisable_vga(dev);
9516 9517 9518
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
9519 9520

	intel_modeset_check_state(dev);
9521 9522

	drm_mode_config_reset(dev);
9523 9524 9525 9526
}

void intel_modeset_gem_init(struct drm_device *dev)
{
9527
	intel_modeset_init_hw(dev);
9528 9529

	intel_setup_overlay(dev);
9530

9531
	intel_modeset_setup_hw_state(dev, false);
J
Jesse Barnes 已提交
9532 9533 9534 9535
}

void intel_modeset_cleanup(struct drm_device *dev)
{
9536 9537 9538 9539
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

9540 9541 9542 9543 9544 9545 9546 9547 9548 9549 9550
	/*
	 * Interrupts and polling as the first thing to avoid creating havoc.
	 * Too much stuff here (turning of rps, connectors, ...) would
	 * experience fancy races otherwise.
	 */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
	/*
	 * Due to the hpd irq storm handling the hotplug work can re-arm the
	 * poll handlers. Hence disable polling after hpd handling is shut down.
	 */
9551
	drm_kms_helper_poll_fini(dev);
9552

9553 9554
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
9555 9556
	intel_unregister_dsm_handler();

9557 9558 9559 9560 9561 9562
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
9563
		intel_increase_pllclock(crtc);
9564 9565
	}

9566
	intel_disable_fbc(dev);
9567

9568
	intel_disable_gt_powersave(dev);
9569

9570 9571
	ironlake_teardown_rc6(dev);

9572 9573
	mutex_unlock(&dev->struct_mutex);

9574 9575 9576
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

9577 9578 9579
	/* destroy backlight, if any, before the connectors */
	intel_panel_destroy_backlight(dev);

J
Jesse Barnes 已提交
9580
	drm_mode_config_cleanup(dev);
9581 9582

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
9583 9584
}

9585 9586 9587
/*
 * Return which encoder is currently attached for connector.
 */
9588
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
9589
{
9590 9591
	return &intel_attached_encoder(connector)->base;
}
9592

9593 9594 9595 9596 9597 9598
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
9599
}
9600 9601 9602 9603 9604 9605 9606 9607 9608 9609 9610 9611 9612 9613 9614 9615 9616

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
9617 9618 9619 9620 9621 9622 9623 9624 9625 9626

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
9627
	} cursor[I915_MAX_PIPES];
9628 9629 9630 9631 9632 9633 9634 9635 9636 9637 9638

	struct intel_pipe_error_state {
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
9639
	} pipe[I915_MAX_PIPES];
9640 9641 9642 9643 9644 9645 9646 9647 9648

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
9649
	} plane[I915_MAX_PIPES];
9650 9651 9652 9653 9654
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
9655
	drm_i915_private_t *dev_priv = dev->dev_private;
9656
	struct intel_display_error_state *error;
9657
	enum transcoder cpu_transcoder;
9658 9659 9660 9661 9662 9663
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

9664
	for_each_pipe(i) {
9665 9666
		cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);

9667 9668 9669 9670 9671 9672 9673 9674 9675
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
9676 9677 9678

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9679
		if (INTEL_INFO(dev)->gen <= 3) {
9680
			error->plane[i].size = I915_READ(DSPSIZE(i));
9681 9682
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
9683 9684
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
9685 9686 9687 9688 9689
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

9690
		error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
9691
		error->pipe[i].source = I915_READ(PIPESRC(i));
9692 9693 9694 9695 9696 9697
		error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
9698 9699 9700 9701 9702 9703 9704 9705 9706 9707 9708 9709
	}

	return error;
}

void
intel_display_print_error_state(struct seq_file *m,
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

9710
	seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
9711
	for_each_pipe(i) {
9712 9713 9714 9715 9716 9717 9718 9719 9720 9721 9722 9723 9724
		seq_printf(m, "Pipe [%d]:\n", i);
		seq_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		seq_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		seq_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		seq_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		seq_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		seq_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		seq_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		seq_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		seq_printf(m, "Plane [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		seq_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
9725
		if (INTEL_INFO(dev)->gen <= 3) {
9726
			seq_printf(m, "  SIZE: %08x\n", error->plane[i].size);
9727 9728
			seq_printf(m, "  POS: %08x\n", error->plane[i].pos);
		}
P
Paulo Zanoni 已提交
9729
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9730
			seq_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
9731 9732 9733 9734 9735 9736 9737 9738 9739 9740 9741 9742
		if (INTEL_INFO(dev)->gen >= 4) {
			seq_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			seq_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
		}

		seq_printf(m, "Cursor [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		seq_printf(m, "  POS: %08x\n", error->cursor[i].position);
		seq_printf(m, "  BASE: %08x\n", error->cursor[i].base);
	}
}
#endif