amdgpu_dm.h 12.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef __AMDGPU_DM_H__
#define __AMDGPU_DM_H__

29
#include <drm/drm_atomic.h>
30 31 32 33
#include <drm/drm_connector.h>
#include <drm/drm_crtc.h>
#include <drm/drm_dp_mst_helper.h>
#include <drm/drm_plane.h>
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52

/*
 * This file contains the definition for amdgpu_display_manager
 * and its API for amdgpu driver's use.
 * This component provides all the display related functionality
 * and this is the only component that calls DAL API.
 * The API contained here intended for amdgpu driver use.
 * The API that is called directly from KMS framework is located
 * in amdgpu_dm_kms.h file
 */

#define AMDGPU_DM_MAX_DISPLAY_INDEX 31
/*
#include "include/amdgpu_dal_power_if.h"
#include "amdgpu_dm_irq.h"
*/

#include "irq_types.h"
#include "signal_types.h"
53
#include "amdgpu_dm_crc.h"
54 55 56 57 58

/* Forward declarations */
struct amdgpu_device;
struct drm_device;
struct amdgpu_dm_irq_handler_data;
59
struct dc;
60 61
struct amdgpu_bo;
struct dmub_srv;
62 63 64 65 66 67

struct common_irq_params {
	struct amdgpu_device *adev;
	enum dc_irq_source irq_src;
};

68 69 70 71 72 73
/**
 * struct irq_list_head - Linked-list for low context IRQ handlers.
 *
 * @head: The list_head within &struct handler_data
 * @work: A work_struct containing the deferred handler work
 */
74 75 76 77 78 79
struct irq_list_head {
	struct list_head head;
	/* In case this interrupt needs post-processing, 'work' will be queued*/
	struct work_struct work;
};

80 81 82 83 84 85
/**
 * struct dm_compressor_info - Buffer info used by frame buffer compression
 * @cpu_addr: MMIO cpu addr
 * @bo_ptr: Pointer to the buffer object
 * @gpu_addr: MMIO gpu addr
 */
86 87 88 89 90 91
struct dm_comressor_info {
	void *cpu_addr;
	struct amdgpu_bo *bo_ptr;
	uint64_t gpu_addr;
};

92
/**
93 94 95
 * struct amdgpu_dm_backlight_caps - Information about backlight
 *
 * Describe the backlight support for ACPI or eDP AUX.
96 97
 */
struct amdgpu_dm_backlight_caps {
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
	/**
	 * @ext_caps: Keep the data struct with all the information about the
	 * display support for HDR.
	 */
	union dpcd_sink_ext_caps *ext_caps;
	/**
	 * @aux_min_input_signal: Min brightness value supported by the display
	 */
	u32 aux_min_input_signal;
	/**
	 * @aux_max_input_signal: Max brightness value supported by the display
	 * in nits.
	 */
	u32 aux_max_input_signal;
	/**
	 * @min_input_signal: minimum possible input in range 0-255.
	 */
115
	int min_input_signal;
116 117 118
	/**
	 * @max_input_signal: maximum possible input in range 0-255.
	 */
119
	int max_input_signal;
120 121 122
	/**
	 * @caps_valid: true if these values are from the ACPI interface.
	 */
123
	bool caps_valid;
124 125 126 127
	/**
	 * @aux_support: Describes if the display supports AUX backlight.
	 */
	bool aux_support;
128 129
};

130 131 132 133 134 135 136 137 138
/**
 * struct amdgpu_display_manager - Central amdgpu display manager device
 *
 * @dc: Display Core control structure
 * @adev: AMDGPU base driver structure
 * @ddev: DRM base driver structure
 * @display_indexes_num: Max number of display streams supported
 * @irq_handler_list_table_lock: Synchronizes access to IRQ tables
 * @backlight_dev: Backlight control device
139 140 141 142 143 144
 * @backlight_link: Link on which to control backlight
 * @backlight_caps: Capabilities of the backlight device
 * @freesync_module: Module handling freesync calculations
 * @fw_dmcu: Reference to DMCU firmware
 * @dmcu_fw_version: Version of the DMCU firmware
 * @soc_bounding_box: SOC bounding box values provided by gpu_info FW
145 146 147
 * @cached_state: Caches device atomic state for suspend/resume
 * @compressor: Frame buffer compression buffer. See &struct dm_comressor_info
 */
148
struct amdgpu_display_manager {
149

150
	struct dc *dc;
151

152 153 154 155 156 157 158 159 160
	/**
	 * @dmub_srv:
	 *
	 * DMUB service, used for controlling the DMUB on hardware
	 * that supports it. The pointer to the dmub_srv will be
	 * NULL on hardware that does not support it.
	 */
	struct dmub_srv *dmub_srv;

161 162 163 164 165 166 167
	/**
	 * @dmub_fb_info:
	 *
	 * Framebuffer regions for the DMUB.
	 */
	struct dmub_srv_fb_info *dmub_fb_info;

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
	/**
	 * @dmub_fw:
	 *
	 * DMUB firmware, required on hardware that has DMUB support.
	 */
	const struct firmware *dmub_fw;

	/**
	 * @dmub_bo:
	 *
	 * Buffer object for the DMUB.
	 */
	struct amdgpu_bo *dmub_bo;

	/**
	 * @dmub_bo_gpu_addr:
	 *
	 * GPU virtual address for the DMUB buffer object.
	 */
	u64 dmub_bo_gpu_addr;

	/**
	 * @dmub_bo_cpu_addr:
	 *
	 * CPU address for the DMUB buffer object.
	 */
	void *dmub_bo_cpu_addr;

	/**
	 * @dmcub_fw_version:
	 *
	 * DMCUB firmware version.
	 */
	uint32_t dmcub_fw_version;

203 204 205 206 207 208
	/**
	 * @cgs_device:
	 *
	 * The Common Graphics Services device. It provides an interface for
	 * accessing registers.
	 */
209 210
	struct cgs_device *cgs_device;

211 212
	struct amdgpu_device *adev;
	struct drm_device *ddev;
213 214
	u16 display_indexes_num;

215
	/**
216
	 * @atomic_obj:
217 218 219 220 221 222 223
	 *
	 * In combination with &dm_atomic_state it helps manage
	 * global atomic state that doesn't map cleanly into existing
	 * drm resources, like &dc_context.
	 */
	struct drm_private_obj atomic_obj;

224 225 226 227 228 229 230 231
	/**
	 * @dc_lock:
	 *
	 * Guards access to DC functions that can issue register write
	 * sequences.
	 */
	struct mutex dc_lock;

232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
	/**
	 * @audio_lock:
	 *
	 * Guards access to audio instance changes.
	 */
	struct mutex audio_lock;

	/**
	 * @audio_component:
	 *
	 * Used to notify ELD changes to sound driver.
	 */
	struct drm_audio_component *audio_component;

	/**
	 * @audio_registered:
	 *
	 * True if the audio component has been registered
	 * successfully, false otherwise.
	 */
	bool audio_registered;

254 255 256 257
	/**
	 * @irq_handler_list_low_tab:
	 *
	 * Low priority IRQ handler table.
258
	 *
259 260 261
	 * It is a n*m table consisting of n IRQ sources, and m handlers per IRQ
	 * source. Low priority IRQ handlers are deferred to a workqueue to be
	 * processed. Hence, they can sleep.
262 263 264 265 266
	 *
	 * Note that handlers are called in the same order as they were
	 * registered (FIFO).
	 */
	struct irq_list_head irq_handler_list_low_tab[DAL_IRQ_SOURCES_NUMBER];
267 268 269 270 271 272 273 274 275

	/**
	 * @irq_handler_list_high_tab:
	 *
	 * High priority IRQ handler table.
	 *
	 * It is a n*m table, same as &irq_handler_list_low_tab. However,
	 * handlers in this table are not deferred and are called immediately.
	 */
276 277
	struct list_head irq_handler_list_high_tab[DAL_IRQ_SOURCES_NUMBER];

278 279 280 281 282 283
	/**
	 * @pflip_params:
	 *
	 * Page flip IRQ parameters, passed to registered handlers when
	 * triggered.
	 */
284 285 286
	struct common_irq_params
	pflip_params[DC_IRQ_SOURCE_PFLIP_LAST - DC_IRQ_SOURCE_PFLIP_FIRST + 1];

287 288 289 290 291 292
	/**
	 * @vblank_params:
	 *
	 * Vertical blanking IRQ parameters, passed to registered handlers when
	 * triggered.
	 */
293
	struct common_irq_params
294
	vblank_params[DC_IRQ_SOURCE_VBLANK6 - DC_IRQ_SOURCE_VBLANK1 + 1];
295

296 297 298 299 300 301 302 303 304
	/**
	 * @vupdate_params:
	 *
	 * Vertical update IRQ parameters, passed to registered handlers when
	 * triggered.
	 */
	struct common_irq_params
	vupdate_params[DC_IRQ_SOURCE_VUPDATE6 - DC_IRQ_SOURCE_VUPDATE1 + 1];

305 306 307 308 309
	spinlock_t irq_handler_list_table_lock;

	struct backlight_device *backlight_dev;

	const struct dc_link *backlight_link;
310
	struct amdgpu_dm_backlight_caps backlight_caps;
311 312

	struct mod_freesync *freesync_module;
313 314 315
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct hdcp_workqueue *hdcp_workqueue;
#endif
316 317

	struct drm_atomic_state *cached_state;
318

319
	struct dm_comressor_info compressor;
D
David Francis 已提交
320 321

	const struct firmware *fw_dmcu;
322
	uint32_t dmcu_fw_version;
323
	/**
324 325
	 * @soc_bounding_box:
	 *
326 327 328 329
	 * gpu_info FW provided soc bounding box struct or 0 if not
	 * available in FW
	 */
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
330 331
};

332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
struct amdgpu_dm_connector {

	struct drm_connector base;
	uint32_t connector_id;

	/* we need to mind the EDID between detect
	   and get modes due to analog/digital/tvencoder */
	struct edid *edid;

	/* shared with amdgpu */
	struct amdgpu_hpd hpd;

	/* number of modes generated from EDID at 'dc_sink' */
	int num_modes;

	/* The 'old' sink - before an HPD.
	 * The 'current' sink is in dc_link->sink. */
	struct dc_sink *dc_sink;
	struct dc_link *dc_link;
	struct dc_sink *dc_em_sink;

	/* DM only */
	struct drm_dp_mst_topology_mgr mst_mgr;
	struct amdgpu_dm_dp_aux dm_dp_aux;
	struct drm_dp_mst_port *port;
	struct amdgpu_dm_connector *mst_port;
	struct amdgpu_encoder *mst_encoder;
359
	struct drm_dp_aux *dsc_aux;
360 361 362 363 364 365 366 367 368

	/* TODO see if we can merge with ddc_bus or make a dm_connector */
	struct amdgpu_i2c_adapter *i2c;

	/* Monitor range limits */
	int min_vfreq ;
	int max_vfreq ;
	int pixel_clock_mhz;

369 370 371
	/* Audio instance - protected by audio_lock. */
	int audio_inst;

372
	struct mutex hpd_lock;
373 374

	bool fake_enable;
375 376 377 378
#ifdef CONFIG_DEBUG_FS
	uint32_t debugfs_dpcd_address;
	uint32_t debugfs_dpcd_size;
#endif
379
	bool force_yuv420_output;
380 381 382 383
};

#define to_amdgpu_dm_connector(x) container_of(x, struct amdgpu_dm_connector, base)

384 385
extern const struct amdgpu_ip_block_version dm_ip_block;

386 387 388
struct amdgpu_framebuffer;
struct amdgpu_display_manager;
struct dc_validation_set;
389
struct dc_plane_state;
390 391 392

struct dm_plane_state {
	struct drm_plane_state base;
393
	struct dc_plane_state *dc_state;
394 395 396 397
};

struct dm_crtc_state {
	struct drm_crtc_state base;
398
	struct dc_stream_state *stream;
399

400 401 402
	bool cm_has_degamma;
	bool cm_is_degamma_srgb;

403
	int update_type;
404 405 406
	int active_planes;
	bool interrupts_enabled;

407
	int crc_skip_count;
408
	enum amdgpu_dm_pipe_crc_source crc_src;
409

410 411 412 413 414
	bool freesync_timing_changed;
	bool freesync_vrr_info_changed;

	bool vrr_supported;
	struct mod_freesync_config freesync_config;
415
	struct mod_vrr_params vrr_params;
416
	struct dc_info_packet vrr_infopacket;
417 418

	int abm_level;
419 420
};

421
#define to_dm_crtc_state(x) container_of(x, struct dm_crtc_state, base)
422 423

struct dm_atomic_state {
424
	struct drm_private_state base;
425

426
	struct dc_state *context;
427 428 429 430
};

#define to_dm_atomic_state(x) container_of(x, struct dm_atomic_state, base)

431 432 433 434 435 436 437
struct dm_connector_state {
	struct drm_connector_state base;

	enum amdgpu_rmx_type scaling;
	uint8_t underscan_vborder;
	uint8_t underscan_hborder;
	bool underscan_enable;
438
	bool freesync_capable;
439
	uint8_t abm_level;
440 441
	int vcpi_slots;
	uint64_t pbn;
442 443 444 445
};

#define to_dm_connector_state(x)\
	container_of((x), struct dm_connector_state, base)
446 447

void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector);
448 449 450 451 452 453 454 455 456 457 458
struct drm_connector_state *
amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector);
int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
					    struct drm_connector_state *state,
					    struct drm_property *property,
					    uint64_t val);

int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
					    const struct drm_connector_state *state,
					    struct drm_property *property,
					    uint64_t *val);
459 460 461

int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev);

462 463 464 465 466
void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
				     struct amdgpu_dm_connector *aconnector,
				     int connector_type,
				     struct dc_link *link,
				     int link_index);
467

468
enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
469
				   struct drm_display_mode *mode);
470

471 472
void dm_restore_drm_connector_state(struct drm_device *dev,
				    struct drm_connector *connector);
473

474 475
void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
					struct edid *edid);
476

477 478 479
#define MAX_COLOR_LUT_ENTRIES 4096
/* Legacy gamm LUT users such as X doesn't like large LUT sizes */
#define MAX_COLOR_LEGACY_LUT_ENTRIES 256
480

481
void amdgpu_dm_init_color_mod(void);
482 483 484
int amdgpu_dm_update_crtc_color_mgmt(struct dm_crtc_state *crtc);
int amdgpu_dm_update_plane_color_mgmt(struct dm_crtc_state *crtc,
				      struct dc_plane_state *dc_plane_state);
485

486 487
extern const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs;

488
#endif /* __AMDGPU_DM_H__ */