amdgpu_dm.h 9.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef __AMDGPU_DM_H__
#define __AMDGPU_DM_H__

29 30
#include <drm/drmP.h>
#include <drm/drm_atomic.h>
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54

/*
 * This file contains the definition for amdgpu_display_manager
 * and its API for amdgpu driver's use.
 * This component provides all the display related functionality
 * and this is the only component that calls DAL API.
 * The API contained here intended for amdgpu driver use.
 * The API that is called directly from KMS framework is located
 * in amdgpu_dm_kms.h file
 */

#define AMDGPU_DM_MAX_DISPLAY_INDEX 31
/*
#include "include/amdgpu_dal_power_if.h"
#include "amdgpu_dm_irq.h"
*/

#include "irq_types.h"
#include "signal_types.h"

/* Forward declarations */
struct amdgpu_device;
struct drm_device;
struct amdgpu_dm_irq_handler_data;
55
struct dc;
56 57 58 59 60 61

struct common_irq_params {
	struct amdgpu_device *adev;
	enum dc_irq_source irq_src;
};

62 63 64 65 66 67
/**
 * struct irq_list_head - Linked-list for low context IRQ handlers.
 *
 * @head: The list_head within &struct handler_data
 * @work: A work_struct containing the deferred handler work
 */
68 69 70 71 72 73
struct irq_list_head {
	struct list_head head;
	/* In case this interrupt needs post-processing, 'work' will be queued*/
	struct work_struct work;
};

74 75 76 77 78 79
/**
 * struct dm_compressor_info - Buffer info used by frame buffer compression
 * @cpu_addr: MMIO cpu addr
 * @bo_ptr: Pointer to the buffer object
 * @gpu_addr: MMIO gpu addr
 */
80 81 82 83 84 85
struct dm_comressor_info {
	void *cpu_addr;
	struct amdgpu_bo *bo_ptr;
	uint64_t gpu_addr;
};

86 87 88 89 90 91 92 93 94 95 96 97
/**
 * struct amdgpu_dm_backlight_caps - Usable range of backlight values from ACPI
 * @min_input_signal: minimum possible input in range 0-255
 * @max_input_signal: maximum possible input in range 0-255
 * @caps_valid: true if these values are from the ACPI interface
 */
struct amdgpu_dm_backlight_caps {
	int min_input_signal;
	int max_input_signal;
	bool caps_valid;
};

98 99 100 101 102 103 104 105 106 107 108 109
/**
 * struct amdgpu_display_manager - Central amdgpu display manager device
 *
 * @dc: Display Core control structure
 * @adev: AMDGPU base driver structure
 * @ddev: DRM base driver structure
 * @display_indexes_num: Max number of display streams supported
 * @irq_handler_list_table_lock: Synchronizes access to IRQ tables
 * @backlight_dev: Backlight control device
 * @cached_state: Caches device atomic state for suspend/resume
 * @compressor: Frame buffer compression buffer. See &struct dm_comressor_info
 */
110
struct amdgpu_display_manager {
111

112
	struct dc *dc;
113 114 115 116 117 118 119

	/**
	 * @cgs_device:
	 *
	 * The Common Graphics Services device. It provides an interface for
	 * accessing registers.
	 */
120 121
	struct cgs_device *cgs_device;

122 123
	struct amdgpu_device *adev;
	struct drm_device *ddev;
124 125
	u16 display_indexes_num;

126 127 128 129 130 131 132 133 134 135 136
	/**
	 * @atomic_obj
	 *
	 * In combination with &dm_atomic_state it helps manage
	 * global atomic state that doesn't map cleanly into existing
	 * drm resources, like &dc_context.
	 */
	struct drm_private_obj atomic_obj;

	struct drm_modeset_lock atomic_obj_lock;

137 138 139 140
	/**
	 * @irq_handler_list_low_tab:
	 *
	 * Low priority IRQ handler table.
141
	 *
142 143 144
	 * It is a n*m table consisting of n IRQ sources, and m handlers per IRQ
	 * source. Low priority IRQ handlers are deferred to a workqueue to be
	 * processed. Hence, they can sleep.
145 146 147 148 149
	 *
	 * Note that handlers are called in the same order as they were
	 * registered (FIFO).
	 */
	struct irq_list_head irq_handler_list_low_tab[DAL_IRQ_SOURCES_NUMBER];
150 151 152 153 154 155 156 157 158

	/**
	 * @irq_handler_list_high_tab:
	 *
	 * High priority IRQ handler table.
	 *
	 * It is a n*m table, same as &irq_handler_list_low_tab. However,
	 * handlers in this table are not deferred and are called immediately.
	 */
159 160
	struct list_head irq_handler_list_high_tab[DAL_IRQ_SOURCES_NUMBER];

161 162 163 164 165 166
	/**
	 * @pflip_params:
	 *
	 * Page flip IRQ parameters, passed to registered handlers when
	 * triggered.
	 */
167 168 169
	struct common_irq_params
	pflip_params[DC_IRQ_SOURCE_PFLIP_LAST - DC_IRQ_SOURCE_PFLIP_FIRST + 1];

170 171 172 173 174 175
	/**
	 * @vblank_params:
	 *
	 * Vertical blanking IRQ parameters, passed to registered handlers when
	 * triggered.
	 */
176
	struct common_irq_params
177
	vblank_params[DC_IRQ_SOURCE_VBLANK6 - DC_IRQ_SOURCE_VBLANK1 + 1];
178 179 180 181 182 183

	spinlock_t irq_handler_list_table_lock;

	struct backlight_device *backlight_dev;

	const struct dc_link *backlight_link;
184
	struct amdgpu_dm_backlight_caps backlight_caps;
185 186

	struct mod_freesync *freesync_module;
187 188

	struct drm_atomic_state *cached_state;
189

190
	struct dm_comressor_info compressor;
D
David Francis 已提交
191 192

	const struct firmware *fw_dmcu;
193
	uint32_t dmcu_fw_version;
194 195
};

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
struct amdgpu_dm_connector {

	struct drm_connector base;
	uint32_t connector_id;

	/* we need to mind the EDID between detect
	   and get modes due to analog/digital/tvencoder */
	struct edid *edid;

	/* shared with amdgpu */
	struct amdgpu_hpd hpd;

	/* number of modes generated from EDID at 'dc_sink' */
	int num_modes;

	/* The 'old' sink - before an HPD.
	 * The 'current' sink is in dc_link->sink. */
	struct dc_sink *dc_sink;
	struct dc_link *dc_link;
	struct dc_sink *dc_em_sink;

	/* DM only */
	struct drm_dp_mst_topology_mgr mst_mgr;
	struct amdgpu_dm_dp_aux dm_dp_aux;
	struct drm_dp_mst_port *port;
	struct amdgpu_dm_connector *mst_port;
	struct amdgpu_encoder *mst_encoder;

	/* TODO see if we can merge with ddc_bus or make a dm_connector */
	struct amdgpu_i2c_adapter *i2c;

	/* Monitor range limits */
	int min_vfreq ;
	int max_vfreq ;
	int pixel_clock_mhz;

	struct mutex hpd_lock;
233 234

	bool fake_enable;
235 236 237 238
};

#define to_amdgpu_dm_connector(x) container_of(x, struct amdgpu_dm_connector, base)

239 240
extern const struct amdgpu_ip_block_version dm_ip_block;

241 242 243
struct amdgpu_framebuffer;
struct amdgpu_display_manager;
struct dc_validation_set;
244
struct dc_plane_state;
245 246 247

struct dm_plane_state {
	struct drm_plane_state base;
248
	struct dc_plane_state *dc_state;
249 250 251 252
};

struct dm_crtc_state {
	struct drm_crtc_state base;
253
	struct dc_stream_state *stream;
254

255
	int crc_skip_count;
256
	bool crc_enabled;
257 258 259 260

	bool freesync_enabled;
	struct dc_crtc_timing_adjust adjust;
	struct dc_info_packet vrr_infopacket;
261 262

	int abm_level;
263 264
};

265
#define to_dm_crtc_state(x) container_of(x, struct dm_crtc_state, base)
266 267

struct dm_atomic_state {
268
	struct drm_private_state base;
269

270
	struct dc_state *context;
271 272 273 274
};

#define to_dm_atomic_state(x) container_of(x, struct dm_atomic_state, base)

275 276 277 278 279 280
struct dm_connector_state {
	struct drm_connector_state base;

	enum amdgpu_rmx_type scaling;
	uint8_t underscan_vborder;
	uint8_t underscan_hborder;
281
	uint8_t max_bpc;
282
	bool underscan_enable;
283
	bool freesync_enable;
284
	bool freesync_capable;
285
	uint8_t abm_level;
286 287 288 289
};

#define to_dm_connector_state(x)\
	container_of((x), struct dm_connector_state, base)
290 291

void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector);
292 293 294 295 296 297 298 299 300 301 302
struct drm_connector_state *
amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector);
int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
					    struct drm_connector_state *state,
					    struct drm_property *property,
					    uint64_t val);

int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
					    const struct drm_connector_state *state,
					    struct drm_property *property,
					    uint64_t *val);
303 304 305

int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev);

306 307 308 309 310
void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
				     struct amdgpu_dm_connector *aconnector,
				     int connector_type,
				     struct dc_link *link,
				     int link_index);
311

312
enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
313
				   struct drm_display_mode *mode);
314

315 316
void dm_restore_drm_connector_state(struct drm_device *dev,
				    struct drm_connector *connector);
317

318 319
void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
					struct edid *edid);
320

321 322
/* amdgpu_dm_crc.c */
#ifdef CONFIG_DEBUG_FS
323
int amdgpu_dm_crtc_set_crc_source(struct drm_crtc *crtc, const char *src_name);
324 325 326
int amdgpu_dm_crtc_verify_crc_source(struct drm_crtc *crtc,
				     const char *src_name,
				     size_t *values_cnt);
327 328 329
void amdgpu_dm_crtc_handle_crc_irq(struct drm_crtc *crtc);
#else
#define amdgpu_dm_crtc_set_crc_source NULL
330
#define amdgpu_dm_crtc_verify_crc_source NULL
331
#define amdgpu_dm_crtc_handle_crc_irq(x)
332 333
#endif

334 335 336
#define MAX_COLOR_LUT_ENTRIES 4096
/* Legacy gamm LUT users such as X doesn't like large LUT sizes */
#define MAX_COLOR_LEGACY_LUT_ENTRIES 256
337

338
void amdgpu_dm_init_color_mod(void);
339 340 341 342 343
int amdgpu_dm_set_degamma_lut(struct drm_crtc_state *crtc_state,
			      struct dc_plane_state *dc_plane_state);
void amdgpu_dm_set_ctm(struct dm_crtc_state *crtc);
int amdgpu_dm_set_regamma_lut(struct dm_crtc_state *crtc);

344 345
extern const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs;

346
#endif /* __AMDGPU_DM_H__ */