ll_temac_main.c 41.6 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * Driver for Xilinx TEMAC Ethernet device
 *
 * Copyright (c) 2008 Nissin Systems Co., Ltd.,  Yoshio Kashiwagi
 * Copyright (c) 2005-2008 DLA Systems,  David H. Lynch Jr. <dhlii@dlasys.net>
 * Copyright (c) 2008-2009 Secret Lab Technologies Ltd.
 *
 * This is a driver for the Xilinx ll_temac ipcore which is often used
 * in the Virtex and Spartan series of chips.
 *
 * Notes:
 * - The ll_temac hardware uses indirect access for many of the TEMAC
 *   registers, include the MDIO bus.  However, indirect access to MDIO
 *   registers take considerably more clock cycles than to TEMAC registers.
 *   MDIO accesses are long, so threads doing them should probably sleep
 *   rather than busywait.  However, since only one indirect access can be
 *   in progress at any given time, that means that *all* indirect accesses
 *   could end up sleeping (to wait for an MDIO access to complete).
 *   Fortunately none of the indirect accesses are on the 'hot' path for tx
 *   or rx, so this should be okay.
 *
 * TODO:
 * - Factor out locallink DMA code into separate driver
 * - Fix support for hardware checksumming.
 * - Testing.  Lots and lots of testing.
 *
 */

#include <linux/delay.h>
#include <linux/etherdevice.h>
#include <linux/mii.h>
#include <linux/module.h>
#include <linux/mutex.h>
#include <linux/netdevice.h>
36
#include <linux/if_ether.h>
37 38
#include <linux/of.h>
#include <linux/of_device.h>
39
#include <linux/of_irq.h>
40
#include <linux/of_mdio.h>
41
#include <linux/of_net.h>
42
#include <linux/of_platform.h>
43
#include <linux/of_address.h>
44 45 46 47 48 49 50 51
#include <linux/skbuff.h>
#include <linux/spinlock.h>
#include <linux/tcp.h>      /* needed for sizeof(tcphdr) */
#include <linux/udp.h>      /* needed for sizeof(udphdr) */
#include <linux/phy.h>
#include <linux/in.h>
#include <linux/io.h>
#include <linux/ip.h>
52
#include <linux/slab.h>
S
Stephen Rothwell 已提交
53
#include <linux/interrupt.h>
54
#include <linux/workqueue.h>
55
#include <linux/dma-mapping.h>
56
#include <linux/processor.h>
57
#include <linux/platform_data/xilinx-ll-temac.h>
58 59 60 61 62 63 64 65 66 67

#include "ll_temac.h"

#define TX_BD_NUM   64
#define RX_BD_NUM   128

/* ---------------------------------------------------------------------
 * Low level register access functions
 */

68
static u32 _temac_ior_be(struct temac_local *lp, int offset)
69
{
70
	return ioread32be(lp->regs + offset);
71 72
}

73
static void _temac_iow_be(struct temac_local *lp, int offset, u32 value)
74
{
75 76 77
	return iowrite32be(value, lp->regs + offset);
}

78
static u32 _temac_ior_le(struct temac_local *lp, int offset)
79 80 81 82
{
	return ioread32(lp->regs + offset);
}

83
static void _temac_iow_le(struct temac_local *lp, int offset, u32 value)
84 85
{
	return iowrite32(value, lp->regs + offset);
86 87
}

88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
static bool hard_acs_rdy(struct temac_local *lp)
{
	return temac_ior(lp, XTE_RDY0_OFFSET) & XTE_RDY0_HARD_ACS_RDY_MASK;
}

static bool hard_acs_rdy_or_timeout(struct temac_local *lp, ktime_t timeout)
{
	ktime_t cur = ktime_get();

	return hard_acs_rdy(lp) || ktime_after(cur, timeout);
}

/* Poll for maximum 20 ms.  This is similar to the 2 jiffies @ 100 Hz
 * that was used before, and should cover MDIO bus speed down to 3200
 * Hz.
 */
#define HARD_ACS_RDY_POLL_NS (20 * NSEC_PER_MSEC)

/**
 * temac_indirect_busywait - Wait for current indirect register access
 * to complete.
 */
110 111
int temac_indirect_busywait(struct temac_local *lp)
{
112
	ktime_t timeout = ktime_add_ns(ktime_get(), HARD_ACS_RDY_POLL_NS);
113

114 115 116 117 118
	spin_until_cond(hard_acs_rdy_or_timeout(lp, timeout));
	if (WARN_ON(!hard_acs_rdy(lp)))
		return -ETIMEDOUT;
	else
		return 0;
119 120 121
}

/**
122 123
 * temac_indirect_in32 - Indirect register read access.  This function
 * must be called without lp->indirect_lock being held.
124 125 126
 */
u32 temac_indirect_in32(struct temac_local *lp, int reg)
{
127 128
	unsigned long flags;
	int val;
129

130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
	spin_lock_irqsave(lp->indirect_lock, flags);
	val = temac_indirect_in32_locked(lp, reg);
	spin_unlock_irqrestore(lp->indirect_lock, flags);
	return val;
}

/**
 * temac_indirect_in32_locked - Indirect register read access.  This
 * function must be called with lp->indirect_lock being held.  Use
 * this together with spin_lock_irqsave/spin_lock_irqrestore to avoid
 * repeated lock/unlock and to ensure uninterrupted access to indirect
 * registers.
 */
u32 temac_indirect_in32_locked(struct temac_local *lp, int reg)
{
	/* This initial wait should normally not spin, as we always
	 * try to wait for indirect access to complete before
	 * releasing the indirect_lock.
	 */
	if (WARN_ON(temac_indirect_busywait(lp)))
150
		return -ETIMEDOUT;
151
	/* Initiate read from indirect register */
152
	temac_iow(lp, XTE_CTL0_OFFSET, reg);
153 154 155 156 157 158
	/* Wait for indirect register access to complete.  We really
	 * should not see timeouts, and could even end up causing
	 * problem for following indirect access, so let's make a bit
	 * of WARN noise.
	 */
	if (WARN_ON(temac_indirect_busywait(lp)))
159
		return -ETIMEDOUT;
160 161
	/* Value is ready now */
	return temac_ior(lp, XTE_LSW0_OFFSET);
162 163 164
}

/**
165 166
 * temac_indirect_out32 - Indirect register write access.  This function
 * must be called without lp->indirect_lock being held.
167 168 169
 */
void temac_indirect_out32(struct temac_local *lp, int reg, u32 value)
{
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
	unsigned long flags;

	spin_lock_irqsave(lp->indirect_lock, flags);
	temac_indirect_out32_locked(lp, reg, value);
	spin_unlock_irqrestore(lp->indirect_lock, flags);
}

/**
 * temac_indirect_out32_locked - Indirect register write access.  This
 * function must be called with lp->indirect_lock being held.  Use
 * this together with spin_lock_irqsave/spin_lock_irqrestore to avoid
 * repeated lock/unlock and to ensure uninterrupted access to indirect
 * registers.
 */
void temac_indirect_out32_locked(struct temac_local *lp, int reg, u32 value)
{
	/* As in temac_indirect_in32_locked(), we should normally not
	 * spin here.  And if it happens, we actually end up silently
	 * ignoring the write request.  Ouch.
	 */
	if (WARN_ON(temac_indirect_busywait(lp)))
191
		return;
192
	/* Initiate write to indirect register */
193 194
	temac_iow(lp, XTE_LSW0_OFFSET, value);
	temac_iow(lp, XTE_CTL0_OFFSET, CNTLREG_WRITE_ENABLE_MASK | reg);
195 196 197 198 199
	/* As in temac_indirect_in32_locked(), we should not see timeouts
	 * here.  And if it happens, we continue before the write has
	 * completed.  Not good.
	 */
	WARN_ON(temac_indirect_busywait(lp));
200 201
}

202
/**
203 204 205 206
 * temac_dma_in32_* - Memory mapped DMA read, these function expects a
 * register input that is based on DCR word addresses which are then
 * converted to memory mapped byte addresses.  To be assigned to
 * lp->dma_in32.
207
 */
208
static u32 temac_dma_in32_be(struct temac_local *lp, int reg)
209
{
210 211 212 213 214 215
	return ioread32be(lp->sdma_regs + (reg << 2));
}

static u32 temac_dma_in32_le(struct temac_local *lp, int reg)
{
	return ioread32(lp->sdma_regs + (reg << 2));
216 217
}

218
/**
219 220 221 222
 * temac_dma_out32_* - Memory mapped DMA read, these function expects
 * a register input that is based on DCR word addresses which are then
 * converted to memory mapped byte addresses.  To be assigned to
 * lp->dma_out32.
223
 */
224 225 226 227 228 229
static void temac_dma_out32_be(struct temac_local *lp, int reg, u32 value)
{
	iowrite32be(value, lp->sdma_regs + (reg << 2));
}

static void temac_dma_out32_le(struct temac_local *lp, int reg, u32 value)
230
{
231
	iowrite32(value, lp->sdma_regs + (reg << 2));
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
}

/* DMA register access functions can be DCR based or memory mapped.
 * The PowerPC 440 is DCR based, the PowerPC 405 and MicroBlaze are both
 * memory mapped.
 */
#ifdef CONFIG_PPC_DCR

/**
 * temac_dma_dcr_in32 - DCR based DMA read
 */
static u32 temac_dma_dcr_in(struct temac_local *lp, int reg)
{
	return dcr_read(lp->sdma_dcrs, reg);
}

/**
 * temac_dma_dcr_out32 - DCR based DMA write
 */
static void temac_dma_dcr_out(struct temac_local *lp, int reg, u32 value)
252 253 254 255
{
	dcr_write(lp->sdma_dcrs, reg, value);
}

256 257 258 259
/**
 * temac_dcr_setup - If the DMA is DCR based, then setup the address and
 * I/O  functions
 */
260
static int temac_dcr_setup(struct temac_local *lp, struct platform_device *op,
261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
				struct device_node *np)
{
	unsigned int dcrs;

	/* setup the dcr address mapping if it's in the device tree */

	dcrs = dcr_resource_start(np, 0);
	if (dcrs != 0) {
		lp->sdma_dcrs = dcr_map(np, dcrs, dcr_resource_len(np, 0));
		lp->dma_in = temac_dma_dcr_in;
		lp->dma_out = temac_dma_dcr_out;
		dev_dbg(&op->dev, "DCR base: %x\n", dcrs);
		return 0;
	}
	/* no DCR in the device tree, indicate a failure */
	return -1;
}

#else

/*
 * temac_dcr_setup - This is a stub for when DCR is not supported,
283
 * such as with MicroBlaze and x86
284
 */
285
static int temac_dcr_setup(struct temac_local *lp, struct platform_device *op,
286 287 288 289 290 291 292
				struct device_node *np)
{
	return -1;
}

#endif

293
/**
294
 * temac_dma_bd_release - Release buffer descriptor rings
295 296 297 298 299 300
 */
static void temac_dma_bd_release(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
	int i;

301 302 303
	/* Reset Local Link (DMA) */
	lp->dma_out(lp, DMA_CONTROL_REG, DMA_CONTROL_RST);

304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
	for (i = 0; i < RX_BD_NUM; i++) {
		if (!lp->rx_skb[i])
			break;
		else {
			dma_unmap_single(ndev->dev.parent, lp->rx_bd_v[i].phys,
					XTE_MAX_JUMBO_FRAME_SIZE, DMA_FROM_DEVICE);
			dev_kfree_skb(lp->rx_skb[i]);
		}
	}
	if (lp->rx_bd_v)
		dma_free_coherent(ndev->dev.parent,
				sizeof(*lp->rx_bd_v) * RX_BD_NUM,
				lp->rx_bd_v, lp->rx_bd_p);
	if (lp->tx_bd_v)
		dma_free_coherent(ndev->dev.parent,
				sizeof(*lp->tx_bd_v) * TX_BD_NUM,
				lp->tx_bd_v, lp->tx_bd_p);
}

323 324 325 326 327 328 329
/**
 * temac_dma_bd_init - Setup buffer descriptor rings
 */
static int temac_dma_bd_init(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
	struct sk_buff *skb;
330
	dma_addr_t skb_dma_addr;
331 332
	int i;

333 334
	lp->rx_skb = devm_kcalloc(&ndev->dev, RX_BD_NUM, sizeof(*lp->rx_skb),
				  GFP_KERNEL);
335
	if (!lp->rx_skb)
336
		goto out;
337

338
	/* allocate the tx and rx ring buffer descriptors. */
339
	/* returns a virtual address and a physical address. */
340 341 342
	lp->tx_bd_v = dma_alloc_coherent(ndev->dev.parent,
					 sizeof(*lp->tx_bd_v) * TX_BD_NUM,
					 &lp->tx_bd_p, GFP_KERNEL);
343
	if (!lp->tx_bd_v)
344
		goto out;
345

346 347 348
	lp->rx_bd_v = dma_alloc_coherent(ndev->dev.parent,
					 sizeof(*lp->rx_bd_v) * RX_BD_NUM,
					 &lp->rx_bd_p, GFP_KERNEL);
349
	if (!lp->rx_bd_v)
350
		goto out;
351 352

	for (i = 0; i < TX_BD_NUM; i++) {
353 354
		lp->tx_bd_v[i].next = cpu_to_be32(lp->tx_bd_p
				+ sizeof(*lp->tx_bd_v) * ((i + 1) % TX_BD_NUM));
355 356 357
	}

	for (i = 0; i < RX_BD_NUM; i++) {
358 359
		lp->rx_bd_v[i].next = cpu_to_be32(lp->rx_bd_p
				+ sizeof(*lp->rx_bd_v) * ((i + 1) % RX_BD_NUM));
360

361 362
		skb = netdev_alloc_skb_ip_align(ndev,
						XTE_MAX_JUMBO_FRAME_SIZE);
363
		if (!skb)
364
			goto out;
365

366 367
		lp->rx_skb[i] = skb;
		/* returns physical address of skb->data */
368 369 370
		skb_dma_addr = dma_map_single(ndev->dev.parent, skb->data,
					      XTE_MAX_JUMBO_FRAME_SIZE,
					      DMA_FROM_DEVICE);
371 372
		if (dma_mapping_error(ndev->dev.parent, skb_dma_addr))
			goto out;
373 374 375
		lp->rx_bd_v[i].phys = cpu_to_be32(skb_dma_addr);
		lp->rx_bd_v[i].len = cpu_to_be32(XTE_MAX_JUMBO_FRAME_SIZE);
		lp->rx_bd_v[i].app0 = cpu_to_be32(STS_CTRL_APP0_IRQONEND);
376 377
	}

378 379 380 381 382 383 384 385 386
	/* Configure DMA channel (irq setup) */
	lp->dma_out(lp, TX_CHNL_CTRL, lp->tx_chnl_ctrl |
		    0x00000400 | // Use 1 Bit Wide Counters. Currently Not Used!
		    CHNL_CTRL_IRQ_EN | CHNL_CTRL_IRQ_ERR_EN |
		    CHNL_CTRL_IRQ_DLY_EN | CHNL_CTRL_IRQ_COAL_EN);
	lp->dma_out(lp, RX_CHNL_CTRL, lp->rx_chnl_ctrl |
		    CHNL_CTRL_IRQ_IOE |
		    CHNL_CTRL_IRQ_EN | CHNL_CTRL_IRQ_ERR_EN |
		    CHNL_CTRL_IRQ_DLY_EN | CHNL_CTRL_IRQ_COAL_EN);
387

388 389 390 391
	/* Init descriptor indexes */
	lp->tx_bd_ci = 0;
	lp->tx_bd_tail = 0;
	lp->rx_bd_ci = 0;
392
	lp->rx_bd_tail = RX_BD_NUM - 1;
393

394 395 396 397
	/* Enable RX DMA transfers */
	wmb();
	lp->dma_out(lp, RX_CURDESC_PTR,  lp->rx_bd_p);
	lp->dma_out(lp, RX_TAILDESC_PTR,
398
		       lp->rx_bd_p + (sizeof(*lp->rx_bd_v) * lp->rx_bd_tail));
399 400 401 402

	/* Prepare for TX DMA transfer */
	lp->dma_out(lp, TX_CURDESC_PTR, lp->tx_bd_p);

403
	return 0;
404 405

out:
406
	temac_dma_bd_release(ndev);
407
	return -ENOMEM;
408 409 410 411 412 413
}

/* ---------------------------------------------------------------------
 * net_device_ops
 */

J
Jiri Pirko 已提交
414
static void temac_do_set_mac_address(struct net_device *ndev)
415 416
{
	struct temac_local *lp = netdev_priv(ndev);
417
	unsigned long flags;
418 419

	/* set up unicast MAC address filter set its mac address */
420 421 422 423 424 425
	spin_lock_irqsave(lp->indirect_lock, flags);
	temac_indirect_out32_locked(lp, XTE_UAW0_OFFSET,
				    (ndev->dev_addr[0]) |
				    (ndev->dev_addr[1] << 8) |
				    (ndev->dev_addr[2] << 16) |
				    (ndev->dev_addr[3] << 24));
426 427
	/* There are reserved bits in EUAW1
	 * so don't affect them Set MAC bits [47:32] in EUAW1 */
428 429 430 431
	temac_indirect_out32_locked(lp, XTE_UAW1_OFFSET,
				    (ndev->dev_addr[4] & 0x000000ff) |
				    (ndev->dev_addr[5] << 8));
	spin_unlock_irqrestore(lp->indirect_lock, flags);
J
Jiri Pirko 已提交
432
}
433

434
static int temac_init_mac_address(struct net_device *ndev, const void *address)
J
Jiri Pirko 已提交
435
{
436
	ether_addr_copy(ndev->dev_addr, address);
J
Jiri Pirko 已提交
437 438 439
	if (!is_valid_ether_addr(ndev->dev_addr))
		eth_hw_addr_random(ndev);
	temac_do_set_mac_address(ndev);
440 441 442
	return 0;
}

J
Jiri Pirko 已提交
443
static int temac_set_mac_address(struct net_device *ndev, void *p)
444 445 446
{
	struct sockaddr *addr = p;

J
Jiri Pirko 已提交
447 448 449 450 451
	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;
	memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
	temac_do_set_mac_address(ndev);
	return 0;
452 453
}

454 455 456
static void temac_set_multicast_list(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
457
	u32 multi_addr_msw, multi_addr_lsw;
458
	int i = 0;
459 460
	unsigned long flags;
	bool promisc_mode_disabled = false;
461

462 463
	if (ndev->flags & (IFF_PROMISC | IFF_ALLMULTI) ||
	    (netdev_mc_count(ndev) > MULTICAST_CAM_TABLE_NUM)) {
464 465
		temac_indirect_out32(lp, XTE_AFM_OFFSET, XTE_AFM_EPPRM_MASK);
		dev_info(&ndev->dev, "Promiscuous mode enabled.\n");
466 467 468 469 470 471
		return;
	}

	spin_lock_irqsave(lp->indirect_lock, flags);

	if (!netdev_mc_empty(ndev)) {
472
		struct netdev_hw_addr *ha;
473

474
		netdev_for_each_mc_addr(ha, ndev) {
475
			if (WARN_ON(i >= MULTICAST_CAM_TABLE_NUM))
476
				break;
477 478 479 480
			multi_addr_msw = ((ha->addr[3] << 24) |
					  (ha->addr[2] << 16) |
					  (ha->addr[1] << 8) |
					  (ha->addr[0]));
481 482
			temac_indirect_out32_locked(lp, XTE_MAW0_OFFSET,
						    multi_addr_msw);
483 484
			multi_addr_lsw = ((ha->addr[5] << 8) |
					  (ha->addr[4]) | (i << 16));
485 486
			temac_indirect_out32_locked(lp, XTE_MAW1_OFFSET,
						    multi_addr_lsw);
487
			i++;
488
		}
489 490 491 492
	}

	/* Clear all or remaining/unused address table entries */
	while (i < MULTICAST_CAM_TABLE_NUM) {
493 494
		temac_indirect_out32_locked(lp, XTE_MAW0_OFFSET, 0);
		temac_indirect_out32_locked(lp, XTE_MAW1_OFFSET, i << 16);
495
		i++;
496 497 498 499 500 501 502
	}

	/* Enable address filter block if currently disabled */
	if (temac_indirect_in32_locked(lp, XTE_AFM_OFFSET)
	    & XTE_AFM_EPPRM_MASK) {
		temac_indirect_out32_locked(lp, XTE_AFM_OFFSET, 0);
		promisc_mode_disabled = true;
503
	}
504 505 506 507 508

	spin_unlock_irqrestore(lp->indirect_lock, flags);

	if (promisc_mode_disabled)
		dev_info(&ndev->dev, "Promiscuous mode disabled.\n");
509 510
}

511
static struct temac_option {
512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
	int flg;
	u32 opt;
	u32 reg;
	u32 m_or;
	u32 m_and;
} temac_options[] = {
	/* Turn on jumbo packet support for both Rx and Tx */
	{
		.opt = XTE_OPTION_JUMBO,
		.reg = XTE_TXC_OFFSET,
		.m_or = XTE_TXC_TXJMBO_MASK,
	},
	{
		.opt = XTE_OPTION_JUMBO,
		.reg = XTE_RXC1_OFFSET,
		.m_or =XTE_RXC1_RXJMBO_MASK,
	},
	/* Turn on VLAN packet support for both Rx and Tx */
	{
		.opt = XTE_OPTION_VLAN,
		.reg = XTE_TXC_OFFSET,
		.m_or =XTE_TXC_TXVLAN_MASK,
	},
	{
		.opt = XTE_OPTION_VLAN,
		.reg = XTE_RXC1_OFFSET,
		.m_or =XTE_RXC1_RXVLAN_MASK,
	},
	/* Turn on FCS stripping on receive packets */
	{
		.opt = XTE_OPTION_FCS_STRIP,
		.reg = XTE_RXC1_OFFSET,
		.m_or =XTE_RXC1_RXFCS_MASK,
	},
	/* Turn on FCS insertion on transmit packets */
	{
		.opt = XTE_OPTION_FCS_INSERT,
		.reg = XTE_TXC_OFFSET,
		.m_or =XTE_TXC_TXFCS_MASK,
	},
	/* Turn on length/type field checking on receive packets */
	{
		.opt = XTE_OPTION_LENTYPE_ERR,
		.reg = XTE_RXC1_OFFSET,
		.m_or =XTE_RXC1_RXLT_MASK,
	},
	/* Turn on flow control */
	{
		.opt = XTE_OPTION_FLOW_CONTROL,
		.reg = XTE_FCC_OFFSET,
		.m_or =XTE_FCC_RXFLO_MASK,
	},
	/* Turn on flow control */
	{
		.opt = XTE_OPTION_FLOW_CONTROL,
		.reg = XTE_FCC_OFFSET,
		.m_or =XTE_FCC_TXFLO_MASK,
	},
	/* Turn on promiscuous frame filtering (all frames are received ) */
	{
		.opt = XTE_OPTION_PROMISC,
		.reg = XTE_AFM_OFFSET,
		.m_or =XTE_AFM_EPPRM_MASK,
	},
	/* Enable transmitter if not already enabled */
	{
		.opt = XTE_OPTION_TXEN,
		.reg = XTE_TXC_OFFSET,
		.m_or =XTE_TXC_TXEN_MASK,
	},
	/* Enable receiver? */
	{
		.opt = XTE_OPTION_RXEN,
		.reg = XTE_RXC1_OFFSET,
		.m_or =XTE_RXC1_RXEN_MASK,
	},
	{}
};

/**
 * temac_setoptions
 */
static u32 temac_setoptions(struct net_device *ndev, u32 options)
{
	struct temac_local *lp = netdev_priv(ndev);
	struct temac_option *tp = &temac_options[0];
	int reg;
599
	unsigned long flags;
600

601
	spin_lock_irqsave(lp->indirect_lock, flags);
602
	while (tp->opt) {
603 604
		reg = temac_indirect_in32_locked(lp, tp->reg) & ~tp->m_or;
		if (options & tp->opt) {
605
			reg |= tp->m_or;
606 607
			temac_indirect_out32_locked(lp, tp->reg, reg);
		}
608 609
		tp++;
	}
610
	spin_unlock_irqrestore(lp->indirect_lock, flags);
611 612
	lp->options |= options;

613
	return 0;
614 615
}

616
/* Initialize temac */
617 618 619 620 621
static void temac_device_reset(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
	u32 timeout;
	u32 val;
622
	unsigned long flags;
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655

	/* Perform a software reset */

	/* 0x300 host enable bit ? */
	/* reset PHY through control register ?:1 */

	dev_dbg(&ndev->dev, "%s()\n", __func__);

	/* Reset the receiver and wait for it to finish reset */
	temac_indirect_out32(lp, XTE_RXC1_OFFSET, XTE_RXC1_RXRST_MASK);
	timeout = 1000;
	while (temac_indirect_in32(lp, XTE_RXC1_OFFSET) & XTE_RXC1_RXRST_MASK) {
		udelay(1);
		if (--timeout == 0) {
			dev_err(&ndev->dev,
				"temac_device_reset RX reset timeout!!\n");
			break;
		}
	}

	/* Reset the transmitter and wait for it to finish reset */
	temac_indirect_out32(lp, XTE_TXC_OFFSET, XTE_TXC_TXRST_MASK);
	timeout = 1000;
	while (temac_indirect_in32(lp, XTE_TXC_OFFSET) & XTE_TXC_TXRST_MASK) {
		udelay(1);
		if (--timeout == 0) {
			dev_err(&ndev->dev,
				"temac_device_reset TX reset timeout!!\n");
			break;
		}
	}

	/* Disable the receiver */
656 657 658 659 660
	spin_lock_irqsave(lp->indirect_lock, flags);
	val = temac_indirect_in32_locked(lp, XTE_RXC1_OFFSET);
	temac_indirect_out32_locked(lp, XTE_RXC1_OFFSET,
				    val & ~XTE_RXC1_RXEN_MASK);
	spin_unlock_irqrestore(lp->indirect_lock, flags);
661 662

	/* Reset Local Link (DMA) */
663
	lp->dma_out(lp, DMA_CONTROL_REG, DMA_CONTROL_RST);
664
	timeout = 1000;
665
	while (lp->dma_in(lp, DMA_CONTROL_REG) & DMA_CONTROL_RST) {
666 667 668 669 670 671 672
		udelay(1);
		if (--timeout == 0) {
			dev_err(&ndev->dev,
				"temac_device_reset DMA reset timeout!!\n");
			break;
		}
	}
673
	lp->dma_out(lp, DMA_CONTROL_REG, DMA_TAIL_ENABLE);
674

675 676 677 678
	if (temac_dma_bd_init(ndev)) {
		dev_err(&ndev->dev,
				"temac_device_reset descriptor allocation failed\n");
	}
679

680 681 682 683 684 685
	spin_lock_irqsave(lp->indirect_lock, flags);
	temac_indirect_out32_locked(lp, XTE_RXC0_OFFSET, 0);
	temac_indirect_out32_locked(lp, XTE_RXC1_OFFSET, 0);
	temac_indirect_out32_locked(lp, XTE_TXC_OFFSET, 0);
	temac_indirect_out32_locked(lp, XTE_FCC_OFFSET, XTE_FCC_RXFLO_MASK);
	spin_unlock_irqrestore(lp->indirect_lock, flags);
686 687 688 689 690 691

	/* Sync default options with HW
	 * but leave receiver and transmitter disabled.  */
	temac_setoptions(ndev,
			 lp->options & ~(XTE_OPTION_TXEN | XTE_OPTION_RXEN));

J
Jiri Pirko 已提交
692
	temac_do_set_mac_address(ndev);
693 694 695 696 697 698 699

	/* Set address filter table */
	temac_set_multicast_list(ndev);
	if (temac_setoptions(ndev, lp->options))
		dev_err(&ndev->dev, "Error setting TEMAC options\n");

	/* Init Driver variable */
700
	netif_trans_update(ndev); /* prevent tx timeout */
701 702
}

703
static void temac_adjust_link(struct net_device *ndev)
704 705
{
	struct temac_local *lp = netdev_priv(ndev);
706
	struct phy_device *phy = ndev->phydev;
707 708
	u32 mii_speed;
	int link_state;
709
	unsigned long flags;
710 711 712 713 714

	/* hash together the state values to decide if something has changed */
	link_state = phy->speed | (phy->duplex << 1) | phy->link;

	if (lp->last_link != link_state) {
715 716
		spin_lock_irqsave(lp->indirect_lock, flags);
		mii_speed = temac_indirect_in32_locked(lp, XTE_EMCFG_OFFSET);
717 718 719 720 721 722 723 724 725
		mii_speed &= ~XTE_EMCFG_LINKSPD_MASK;

		switch (phy->speed) {
		case SPEED_1000: mii_speed |= XTE_EMCFG_LINKSPD_1000; break;
		case SPEED_100: mii_speed |= XTE_EMCFG_LINKSPD_100; break;
		case SPEED_10: mii_speed |= XTE_EMCFG_LINKSPD_10; break;
		}

		/* Write new speed setting out to TEMAC */
726 727 728
		temac_indirect_out32_locked(lp, XTE_EMCFG_OFFSET, mii_speed);
		spin_unlock_irqrestore(lp->indirect_lock, flags);

729 730 731 732 733
		lp->last_link = link_state;
		phy_print_status(phy);
	}
}

734 735
#ifdef CONFIG_64BIT

736
static void ptr_to_txbd(void *p, struct cdmac_bd *bd)
737 738 739 740 741
{
	bd->app3 = (u32)(((u64)p) >> 32);
	bd->app4 = (u32)((u64)p & 0xFFFFFFFF);
}

742
static void *ptr_from_txbd(struct cdmac_bd *bd)
743 744 745 746 747 748
{
	return (void *)(((u64)(bd->app3) << 32) | bd->app4);
}

#else

749
static void ptr_to_txbd(void *p, struct cdmac_bd *bd)
750 751 752 753
{
	bd->app4 = (u32)p;
}

754
static void *ptr_from_txbd(struct cdmac_bd *bd)
755 756 757 758 759 760
{
	return (void *)(bd->app4);
}

#endif

761 762 763 764 765
static void temac_start_xmit_done(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
	struct cdmac_bd *cur_p;
	unsigned int stat = 0;
766
	struct sk_buff *skb;
767 768

	cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
769
	stat = be32_to_cpu(cur_p->app0);
770 771

	while (stat & STS_CTRL_APP0_CMPLT) {
772 773
		dma_unmap_single(ndev->dev.parent, be32_to_cpu(cur_p->phys),
				 be32_to_cpu(cur_p->len), DMA_TO_DEVICE);
774 775 776
		skb = (struct sk_buff *)ptr_from_txbd(cur_p);
		if (skb)
			dev_consume_skb_irq(skb);
777
		cur_p->app0 = 0;
778 779 780 781
		cur_p->app1 = 0;
		cur_p->app2 = 0;
		cur_p->app3 = 0;
		cur_p->app4 = 0;
782 783

		ndev->stats.tx_packets++;
784
		ndev->stats.tx_bytes += be32_to_cpu(cur_p->len);
785 786 787 788 789 790

		lp->tx_bd_ci++;
		if (lp->tx_bd_ci >= TX_BD_NUM)
			lp->tx_bd_ci = 0;

		cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
791
		stat = be32_to_cpu(cur_p->app0);
792 793
	}

794 795 796
	/* Matches barrier in temac_start_xmit */
	smp_mb();

797 798 799
	netif_wake_queue(ndev);
}

800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
static inline int temac_check_tx_bd_space(struct temac_local *lp, int num_frag)
{
	struct cdmac_bd *cur_p;
	int tail;

	tail = lp->tx_bd_tail;
	cur_p = &lp->tx_bd_v[tail];

	do {
		if (cur_p->app0)
			return NETDEV_TX_BUSY;

		tail++;
		if (tail >= TX_BD_NUM)
			tail = 0;

		cur_p = &lp->tx_bd_v[tail];
		num_frag--;
	} while (num_frag >= 0);

	return 0;
}

823 824
static netdev_tx_t
temac_start_xmit(struct sk_buff *skb, struct net_device *ndev)
825 826 827
{
	struct temac_local *lp = netdev_priv(ndev);
	struct cdmac_bd *cur_p;
828
	dma_addr_t start_p, tail_p, skb_dma_addr;
829 830 831 832 833 834 835 836 837
	int ii;
	unsigned long num_frag;
	skb_frag_t *frag;

	num_frag = skb_shinfo(skb)->nr_frags;
	frag = &skb_shinfo(skb)->frags[0];
	start_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
	cur_p = &lp->tx_bd_v[lp->tx_bd_tail];

838
	if (temac_check_tx_bd_space(lp, num_frag + 1)) {
839 840 841 842 843 844 845 846 847 848 849 850 851
		if (netif_queue_stopped(ndev))
			return NETDEV_TX_BUSY;

		netif_stop_queue(ndev);

		/* Matches barrier in temac_start_xmit_done */
		smp_mb();

		/* Space might have just been freed - check again */
		if (temac_check_tx_bd_space(lp, num_frag))
			return NETDEV_TX_BUSY;

		netif_wake_queue(ndev);
852 853 854 855
	}

	cur_p->app0 = 0;
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
856
		unsigned int csum_start_off = skb_checksum_start_offset(skb);
857 858
		unsigned int csum_index_off = csum_start_off + skb->csum_offset;

859 860 861
		cur_p->app0 |= cpu_to_be32(0x000001); /* TX Checksum Enabled */
		cur_p->app1 = cpu_to_be32((csum_start_off << 16)
					  | csum_index_off);
862
		cur_p->app2 = 0;  /* initial checksum seed */
863
	}
864

865 866 867 868
	cur_p->app0 |= cpu_to_be32(STS_CTRL_APP0_SOP);
	skb_dma_addr = dma_map_single(ndev->dev.parent, skb->data,
				      skb_headlen(skb), DMA_TO_DEVICE);
	cur_p->len = cpu_to_be32(skb_headlen(skb));
869 870 871 872 873
	if (WARN_ON_ONCE(dma_mapping_error(ndev->dev.parent, skb_dma_addr))) {
		dev_kfree_skb_any(skb);
		ndev->stats.tx_dropped++;
		return NETDEV_TX_OK;
	}
874
	cur_p->phys = cpu_to_be32(skb_dma_addr);
875
	ptr_to_txbd((void *)skb, cur_p);
876 877

	for (ii = 0; ii < num_frag; ii++) {
878
		if (++lp->tx_bd_tail >= TX_BD_NUM)
879 880 881
			lp->tx_bd_tail = 0;

		cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
882 883 884 885
		skb_dma_addr = dma_map_single(ndev->dev.parent,
					      skb_frag_address(frag),
					      skb_frag_size(frag),
					      DMA_TO_DEVICE);
886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902
		if (dma_mapping_error(ndev->dev.parent, skb_dma_addr)) {
			if (--lp->tx_bd_tail < 0)
				lp->tx_bd_tail = TX_BD_NUM - 1;
			cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
			while (--ii >= 0) {
				--frag;
				dma_unmap_single(ndev->dev.parent,
						 be32_to_cpu(cur_p->phys),
						 skb_frag_size(frag),
						 DMA_TO_DEVICE);
				if (--lp->tx_bd_tail < 0)
					lp->tx_bd_tail = TX_BD_NUM - 1;
				cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
			}
			dma_unmap_single(ndev->dev.parent,
					 be32_to_cpu(cur_p->phys),
					 skb_headlen(skb), DMA_TO_DEVICE);
903 904 905
			dev_kfree_skb_any(skb);
			ndev->stats.tx_dropped++;
			return NETDEV_TX_OK;
906
		}
907 908
		cur_p->phys = cpu_to_be32(skb_dma_addr);
		cur_p->len = cpu_to_be32(skb_frag_size(frag));
909 910 911
		cur_p->app0 = 0;
		frag++;
	}
912
	cur_p->app0 |= cpu_to_be32(STS_CTRL_APP0_EOP);
913 914 915 916 917 918

	tail_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
	lp->tx_bd_tail++;
	if (lp->tx_bd_tail >= TX_BD_NUM)
		lp->tx_bd_tail = 0;

919 920
	skb_tx_timestamp(skb);

921
	/* Kick off the transfer */
922
	wmb();
923
	lp->dma_out(lp, TX_TAILDESC_PTR, tail_p); /* DMA start */
924

925
	return NETDEV_TX_OK;
926 927
}

928 929 930 931 932 933 934 935 936 937 938
static int ll_temac_recv_buffers_available(struct temac_local *lp)
{
	int available;

	if (!lp->rx_skb[lp->rx_bd_ci])
		return 0;
	available = 1 + lp->rx_bd_tail - lp->rx_bd_ci;
	if (available <= 0)
		available += RX_BD_NUM;
	return available;
}
939 940 941 942 943

static void ll_temac_recv(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
	unsigned long flags;
944 945
	int rx_bd;
	bool update_tail = false;
946 947 948

	spin_lock_irqsave(&lp->rx_lock, flags);

949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
	/* Process all received buffers, passing them on network
	 * stack.  After this, the buffer descriptors will be in an
	 * un-allocated stage, where no skb is allocated for it, and
	 * they are therefore not available for TEMAC/DMA.
	 */
	do {
		struct cdmac_bd *bd = &lp->rx_bd_v[lp->rx_bd_ci];
		struct sk_buff *skb = lp->rx_skb[lp->rx_bd_ci];
		unsigned int bdstat = be32_to_cpu(bd->app0);
		int length;

		/* While this should not normally happen, we can end
		 * here when GFP_ATOMIC allocations fail, and we
		 * therefore have un-allocated buffers.
		 */
		if (!skb)
			break;
966

967 968 969
		/* Loop over all completed buffer descriptors */
		if (!(bdstat & STS_CTRL_APP0_CMPLT))
			break;
970

971
		dma_unmap_single(ndev->dev.parent, be32_to_cpu(bd->phys),
972
				 XTE_MAX_JUMBO_FRAME_SIZE, DMA_FROM_DEVICE);
973 974 975
		/* The buffer is not valid for DMA anymore */
		bd->phys = 0;
		bd->len = 0;
976

977
		length = be32_to_cpu(bd->app4) & 0x3FFF;
978 979
		skb_put(skb, length);
		skb->protocol = eth_type_trans(skb, ndev);
980
		skb_checksum_none_assert(skb);
981

982 983
		/* if we're doing rx csum offload, set it up */
		if (((lp->temac_features & TEMAC_FEATURE_RX_CSUM) != 0) &&
984 985
		    (skb->protocol == htons(ETH_P_IP)) &&
		    (skb->len > 64)) {
986

987 988 989 990 991
			/* Convert from device endianness (be32) to cpu
			 * endiannes, and if necessary swap the bytes
			 * (back) for proper IP checksum byte order
			 * (be16).
			 */
992
			skb->csum = htons(be32_to_cpu(bd->app3) & 0xFFFF);
993 994 995
			skb->ip_summed = CHECKSUM_COMPLETE;
		}

996 997
		if (!skb_defer_rx_timestamp(skb))
			netif_rx(skb);
998 999
		/* The skb buffer is now owned by network stack above */
		lp->rx_skb[lp->rx_bd_ci] = NULL;
1000 1001 1002 1003

		ndev->stats.rx_packets++;
		ndev->stats.rx_bytes += length;

1004 1005 1006 1007 1008
		rx_bd = lp->rx_bd_ci;
		if (++lp->rx_bd_ci >= RX_BD_NUM)
			lp->rx_bd_ci = 0;
	} while (rx_bd != lp->rx_bd_tail);

1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
	/* DMA operations will halt when the last buffer descriptor is
	 * processed (ie. the one pointed to by RX_TAILDESC_PTR).
	 * When that happens, no more interrupt events will be
	 * generated.  No IRQ_COAL or IRQ_DLY, and not even an
	 * IRQ_ERR.  To avoid stalling, we schedule a delayed work
	 * when there is a potential risk of that happening.  The work
	 * will call this function, and thus re-schedule itself until
	 * enough buffers are available again.
	 */
	if (ll_temac_recv_buffers_available(lp) < lp->coalesce_count_rx)
		schedule_delayed_work(&lp->restart_work, HZ / 1000);

1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	/* Allocate new buffers for those buffer descriptors that were
	 * passed to network stack.  Note that GFP_ATOMIC allocations
	 * can fail (e.g. when a larger burst of GFP_ATOMIC
	 * allocations occurs), so while we try to allocate all
	 * buffers in the same interrupt where they were processed, we
	 * continue with what we could get in case of allocation
	 * failure.  Allocation of remaining buffers will be retried
	 * in following calls.
	 */
	while (1) {
		struct sk_buff *skb;
		struct cdmac_bd *bd;
		dma_addr_t skb_dma_addr;

		rx_bd = lp->rx_bd_tail + 1;
		if (rx_bd >= RX_BD_NUM)
			rx_bd = 0;
		bd = &lp->rx_bd_v[rx_bd];

		if (bd->phys)
			break;	/* All skb's allocated */

		skb = netdev_alloc_skb_ip_align(ndev, XTE_MAX_JUMBO_FRAME_SIZE);
		if (!skb) {
			dev_warn(&ndev->dev, "skb alloc failed\n");
			break;
1047 1048
		}

1049
		skb_dma_addr = dma_map_single(ndev->dev.parent, skb->data,
1050 1051
					      XTE_MAX_JUMBO_FRAME_SIZE,
					      DMA_FROM_DEVICE);
1052 1053 1054 1055 1056
		if (WARN_ON_ONCE(dma_mapping_error(ndev->dev.parent,
						   skb_dma_addr))) {
			dev_kfree_skb_any(skb);
			break;
		}
1057

1058 1059 1060 1061 1062 1063 1064 1065
		bd->phys = cpu_to_be32(skb_dma_addr);
		bd->len = cpu_to_be32(XTE_MAX_JUMBO_FRAME_SIZE);
		bd->app0 = cpu_to_be32(STS_CTRL_APP0_IRQONEND);
		lp->rx_skb[rx_bd] = skb;

		lp->rx_bd_tail = rx_bd;
		update_tail = true;
	}
1066

1067 1068 1069 1070
	/* Move tail pointer when buffers have been allocated */
	if (update_tail) {
		lp->dma_out(lp, RX_TAILDESC_PTR,
			lp->rx_bd_p + sizeof(*lp->rx_bd_v) * lp->rx_bd_tail);
1071 1072 1073 1074 1075
	}

	spin_unlock_irqrestore(&lp->rx_lock, flags);
}

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
/* Function scheduled to ensure a restart in case of DMA halt
 * condition caused by running out of buffer descriptors.
 */
static void ll_temac_restart_work_func(struct work_struct *work)
{
	struct temac_local *lp = container_of(work, struct temac_local,
					      restart_work.work);
	struct net_device *ndev = lp->ndev;

	ll_temac_recv(ndev);
}

1088 1089 1090 1091 1092 1093
static irqreturn_t ll_temac_tx_irq(int irq, void *_ndev)
{
	struct net_device *ndev = _ndev;
	struct temac_local *lp = netdev_priv(ndev);
	unsigned int status;

1094 1095
	status = lp->dma_in(lp, TX_IRQ_REG);
	lp->dma_out(lp, TX_IRQ_REG, status);
1096 1097 1098

	if (status & (IRQ_COAL | IRQ_DLY))
		temac_start_xmit_done(lp->ndev);
1099 1100 1101 1102
	if (status & (IRQ_ERR | IRQ_DMAERR))
		dev_err_ratelimited(&ndev->dev,
				    "TX error 0x%x TX_CHNL_STS=0x%08x\n",
				    status, lp->dma_in(lp, TX_CHNL_STS));
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113

	return IRQ_HANDLED;
}

static irqreturn_t ll_temac_rx_irq(int irq, void *_ndev)
{
	struct net_device *ndev = _ndev;
	struct temac_local *lp = netdev_priv(ndev);
	unsigned int status;

	/* Read and clear the status registers */
1114 1115
	status = lp->dma_in(lp, RX_IRQ_REG);
	lp->dma_out(lp, RX_IRQ_REG, status);
1116 1117 1118

	if (status & (IRQ_COAL | IRQ_DLY))
		ll_temac_recv(lp->ndev);
1119 1120 1121 1122
	if (status & (IRQ_ERR | IRQ_DMAERR))
		dev_err_ratelimited(&ndev->dev,
				    "RX error 0x%x RX_CHNL_STS=0x%08x\n",
				    status, lp->dma_in(lp, RX_CHNL_STS));
1123 1124 1125 1126 1127 1128 1129

	return IRQ_HANDLED;
}

static int temac_open(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
1130
	struct phy_device *phydev = NULL;
1131 1132 1133 1134 1135
	int rc;

	dev_dbg(&ndev->dev, "temac_open()\n");

	if (lp->phy_node) {
1136 1137 1138
		phydev = of_phy_connect(lp->ndev, lp->phy_node,
					temac_adjust_link, 0, 0);
		if (!phydev) {
1139 1140 1141
			dev_err(lp->dev, "of_phy_connect() failed\n");
			return -ENODEV;
		}
1142 1143 1144 1145
		phy_start(phydev);
	} else if (strlen(lp->phy_name) > 0) {
		phydev = phy_connect(lp->ndev, lp->phy_name, temac_adjust_link,
				     lp->phy_interface);
1146
		if (IS_ERR(phydev)) {
1147
			dev_err(lp->dev, "phy_connect() failed\n");
1148
			return PTR_ERR(phydev);
1149
		}
1150
		phy_start(phydev);
1151 1152
	}

1153 1154
	temac_device_reset(ndev);

1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
	rc = request_irq(lp->tx_irq, ll_temac_tx_irq, 0, ndev->name, ndev);
	if (rc)
		goto err_tx_irq;
	rc = request_irq(lp->rx_irq, ll_temac_rx_irq, 0, ndev->name, ndev);
	if (rc)
		goto err_rx_irq;

	return 0;

 err_rx_irq:
	free_irq(lp->tx_irq, ndev);
 err_tx_irq:
1167 1168
	if (phydev)
		phy_disconnect(phydev);
1169 1170 1171 1172 1173 1174 1175
	dev_err(lp->dev, "request_irq() failed\n");
	return rc;
}

static int temac_stop(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
1176
	struct phy_device *phydev = ndev->phydev;
1177 1178 1179

	dev_dbg(&ndev->dev, "temac_close()\n");

1180 1181
	cancel_delayed_work_sync(&lp->restart_work);

1182 1183 1184
	free_irq(lp->tx_irq, ndev);
	free_irq(lp->rx_irq, ndev);

1185 1186
	if (phydev)
		phy_disconnect(phydev);
1187

1188 1189
	temac_dma_bd_release(ndev);

1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
	return 0;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void
temac_poll_controller(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);

	disable_irq(lp->tx_irq);
	disable_irq(lp->rx_irq);

M
Michal Simek 已提交
1202 1203
	ll_temac_rx_irq(lp->tx_irq, ndev);
	ll_temac_tx_irq(lp->rx_irq, ndev);
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213

	enable_irq(lp->tx_irq);
	enable_irq(lp->rx_irq);
}
#endif

static const struct net_device_ops temac_netdev_ops = {
	.ndo_open = temac_open,
	.ndo_stop = temac_stop,
	.ndo_start_xmit = temac_start_xmit,
1214
	.ndo_set_rx_mode = temac_set_multicast_list,
J
Jiri Pirko 已提交
1215
	.ndo_set_mac_address = temac_set_mac_address,
1216
	.ndo_validate_addr = eth_validate_addr,
1217
	.ndo_do_ioctl = phy_do_ioctl_running,
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = temac_poll_controller,
#endif
};

/* ---------------------------------------------------------------------
 * SYSFS device attributes
 */
static ssize_t temac_show_llink_regs(struct device *dev,
				     struct device_attribute *attr, char *buf)
{
	struct net_device *ndev = dev_get_drvdata(dev);
	struct temac_local *lp = netdev_priv(ndev);
	int i, len = 0;

	for (i = 0; i < 0x11; i++)
1234
		len += sprintf(buf + len, "%.8x%s", lp->dma_in(lp, i),
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
			       (i % 8) == 7 ? "\n" : " ");
	len += sprintf(buf + len, "\n");

	return len;
}

static DEVICE_ATTR(llink_regs, 0440, temac_show_llink_regs, NULL);

static struct attribute *temac_device_attrs[] = {
	&dev_attr_llink_regs.attr,
	NULL,
};

static const struct attribute_group temac_attr_group = {
	.attrs = temac_device_attrs,
};

R
Ricardo 已提交
1252 1253
/* ethtool support */
static const struct ethtool_ops temac_ethtool_ops = {
1254
	.nway_reset = phy_ethtool_nway_reset,
R
Ricardo 已提交
1255
	.get_link = ethtool_op_get_link,
1256
	.get_ts_info = ethtool_op_get_ts_info,
1257 1258
	.get_link_ksettings = phy_ethtool_get_link_ksettings,
	.set_link_ksettings = phy_ethtool_set_link_ksettings,
R
Ricardo 已提交
1259 1260
};

1261
static int temac_probe(struct platform_device *pdev)
1262
{
1263 1264
	struct ll_temac_platform_data *pdata = dev_get_platdata(&pdev->dev);
	struct device_node *temac_np = dev_of_node(&pdev->dev), *dma_np;
1265 1266
	struct temac_local *lp;
	struct net_device *ndev;
1267
	struct resource *res;
1268
	const void *addr;
1269
	__be32 *p;
1270
	bool little_endian;
1271
	int rc = 0;
1272 1273

	/* Init network device structure */
1274
	ndev = devm_alloc_etherdev(&pdev->dev, sizeof(*lp));
1275
	if (!ndev)
1276
		return -ENOMEM;
1277

1278 1279
	platform_set_drvdata(pdev, ndev);
	SET_NETDEV_DEV(ndev, &pdev->dev);
1280
	ndev->features = NETIF_F_SG;
1281
	ndev->netdev_ops = &temac_netdev_ops;
R
Ricardo 已提交
1282
	ndev->ethtool_ops = &temac_ethtool_ops;
1283 1284 1285 1286 1287
#if 0
	ndev->features |= NETIF_F_IP_CSUM; /* Can checksum TCP/UDP over IPv4. */
	ndev->features |= NETIF_F_HW_CSUM; /* Can checksum all the packets. */
	ndev->features |= NETIF_F_IPV6_CSUM; /* Can checksum IPV6 TCP/UDP */
	ndev->features |= NETIF_F_HIGHDMA; /* Can DMA to high memory. */
1288 1289 1290
	ndev->features |= NETIF_F_HW_VLAN_CTAG_TX; /* Transmit VLAN hw accel */
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX; /* Receive VLAN hw acceleration */
	ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER; /* Receive VLAN filtering */
1291 1292 1293 1294 1295 1296 1297 1298 1299
	ndev->features |= NETIF_F_VLAN_CHALLENGED; /* cannot handle VLAN pkts */
	ndev->features |= NETIF_F_GSO; /* Enable software GSO. */
	ndev->features |= NETIF_F_MULTI_QUEUE; /* Has multiple TX/RX queues */
	ndev->features |= NETIF_F_LRO; /* large receive offload */
#endif

	/* setup temac private info structure */
	lp = netdev_priv(ndev);
	lp->ndev = ndev;
1300
	lp->dev = &pdev->dev;
1301 1302
	lp->options = XTE_OPTION_DEFAULTS;
	spin_lock_init(&lp->rx_lock);
1303
	INIT_DELAYED_WORK(&lp->restart_work, ll_temac_restart_work_func);
1304 1305 1306

	/* Setup mutex for synchronization of indirect register access */
	if (pdata) {
1307
		if (!pdata->indirect_lock) {
1308
			dev_err(&pdev->dev,
1309
				"indirect_lock missing in platform_data\n");
1310 1311
			return -EINVAL;
		}
1312
		lp->indirect_lock = pdata->indirect_lock;
1313
	} else {
1314 1315 1316 1317
		lp->indirect_lock = devm_kmalloc(&pdev->dev,
						 sizeof(*lp->indirect_lock),
						 GFP_KERNEL);
		spin_lock_init(lp->indirect_lock);
1318
	}
1319 1320

	/* map device registers */
1321
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1322
	lp->regs = devm_ioremap(&pdev->dev, res->start,
1323 1324 1325 1326
					resource_size(res));
	if (IS_ERR(lp->regs)) {
		dev_err(&pdev->dev, "could not map TEMAC registers\n");
		return PTR_ERR(lp->regs);
1327 1328
	}

1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	/* Select register access functions with the specified
	 * endianness mode.  Default for OF devices is big-endian.
	 */
	little_endian = false;
	if (temac_np) {
		if (of_get_property(temac_np, "little-endian", NULL))
			little_endian = true;
	} else if (pdata) {
		little_endian = pdata->reg_little_endian;
	}
	if (little_endian) {
		lp->temac_ior = _temac_ior_le;
		lp->temac_iow = _temac_iow_le;
	} else {
		lp->temac_ior = _temac_ior_be;
		lp->temac_iow = _temac_iow_be;
	}

1347 1348
	/* Setup checksum offload, but default to off if not specified */
	lp->temac_features = 0;
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
	if (temac_np) {
		p = (__be32 *)of_get_property(temac_np, "xlnx,txcsum", NULL);
		if (p && be32_to_cpu(*p))
			lp->temac_features |= TEMAC_FEATURE_TX_CSUM;
		p = (__be32 *)of_get_property(temac_np, "xlnx,rxcsum", NULL);
		if (p && be32_to_cpu(*p))
			lp->temac_features |= TEMAC_FEATURE_RX_CSUM;
	} else if (pdata) {
		if (pdata->txcsum)
			lp->temac_features |= TEMAC_FEATURE_TX_CSUM;
		if (pdata->rxcsum)
			lp->temac_features |= TEMAC_FEATURE_RX_CSUM;
	}
	if (lp->temac_features & TEMAC_FEATURE_TX_CSUM)
1363 1364
		/* Can checksum TCP/UDP over IPv4. */
		ndev->features |= NETIF_F_IP_CSUM;
1365

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
	/* Setup LocalLink DMA */
	if (temac_np) {
		/* Find the DMA node, map the DMA registers, and
		 * decode the DMA IRQs.
		 */
		dma_np = of_parse_phandle(temac_np, "llink-connected", 0);
		if (!dma_np) {
			dev_err(&pdev->dev, "could not find DMA node\n");
			return -ENODEV;
		}
1376

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
		/* Setup the DMA register accesses, could be DCR or
		 * memory mapped.
		 */
		if (temac_dcr_setup(lp, pdev, dma_np)) {
			/* no DCR in the device tree, try non-DCR */
			lp->sdma_regs = devm_of_iomap(&pdev->dev, dma_np, 0,
						      NULL);
			if (IS_ERR(lp->sdma_regs)) {
				dev_err(&pdev->dev,
					"unable to map DMA registers\n");
				of_node_put(dma_np);
				return PTR_ERR(lp->sdma_regs);
			}
1390 1391 1392 1393 1394 1395 1396
			if (of_get_property(dma_np, "little-endian", NULL)) {
				lp->dma_in = temac_dma_in32_le;
				lp->dma_out = temac_dma_out32_le;
			} else {
				lp->dma_in = temac_dma_in32_be;
				lp->dma_out = temac_dma_out32_be;
			}
1397
			dev_dbg(&pdev->dev, "MEM base: %p\n", lp->sdma_regs);
1398
		}
K
Kulikov Vasiliy 已提交
1399

1400 1401 1402 1403
		/* Get DMA RX and TX interrupts */
		lp->rx_irq = irq_of_parse_and_map(dma_np, 0);
		lp->tx_irq = irq_of_parse_and_map(dma_np, 1);

1404 1405 1406 1407 1408 1409
		/* Use defaults for IRQ delay/coalescing setup.  These
		 * are configuration values, so does not belong in
		 * device-tree.
		 */
		lp->tx_chnl_ctrl = 0x10220000;
		lp->rx_chnl_ctrl = 0xff070000;
1410
		lp->coalesce_count_rx = 0x07;
1411

1412 1413 1414 1415 1416
		/* Finished with the DMA node; drop the reference */
		of_node_put(dma_np);
	} else if (pdata) {
		/* 2nd memory resource specifies DMA registers */
		res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1417
		lp->sdma_regs = devm_ioremap(&pdev->dev, res->start,
1418 1419 1420 1421 1422 1423
						     resource_size(res));
		if (IS_ERR(lp->sdma_regs)) {
			dev_err(&pdev->dev,
				"could not map DMA registers\n");
			return PTR_ERR(lp->sdma_regs);
		}
1424 1425 1426 1427 1428 1429 1430
		if (pdata->dma_little_endian) {
			lp->dma_in = temac_dma_in32_le;
			lp->dma_out = temac_dma_out32_le;
		} else {
			lp->dma_in = temac_dma_in32_be;
			lp->dma_out = temac_dma_out32_be;
		}
K
Kulikov Vasiliy 已提交
1431

1432 1433 1434
		/* Get DMA RX and TX interrupts */
		lp->rx_irq = platform_get_irq(pdev, 0);
		lp->tx_irq = platform_get_irq(pdev, 1);
1435 1436 1437 1438 1439 1440 1441

		/* IRQ delay/coalescing setup */
		if (pdata->tx_irq_timeout || pdata->tx_irq_count)
			lp->tx_chnl_ctrl = (pdata->tx_irq_timeout << 24) |
				(pdata->tx_irq_count << 16);
		else
			lp->tx_chnl_ctrl = 0x10220000;
1442
		if (pdata->rx_irq_timeout || pdata->rx_irq_count) {
1443 1444
			lp->rx_chnl_ctrl = (pdata->rx_irq_timeout << 24) |
				(pdata->rx_irq_count << 16);
1445 1446
			lp->coalesce_count_rx = pdata->rx_irq_count;
		} else {
1447
			lp->rx_chnl_ctrl = 0xff070000;
1448 1449
			lp->coalesce_count_rx = 0x07;
		}
1450 1451
	}

1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
	/* Error handle returned DMA RX and TX interrupts */
	if (lp->rx_irq < 0) {
		if (lp->rx_irq != -EPROBE_DEFER)
			dev_err(&pdev->dev, "could not get DMA RX irq\n");
		return lp->rx_irq;
	}
	if (lp->tx_irq < 0) {
		if (lp->tx_irq != -EPROBE_DEFER)
			dev_err(&pdev->dev, "could not get DMA TX irq\n");
		return lp->tx_irq;
	}
1463

1464 1465 1466
	if (temac_np) {
		/* Retrieve the MAC address */
		addr = of_get_mac_address(temac_np);
1467
		if (IS_ERR(addr)) {
1468 1469 1470 1471 1472 1473
			dev_err(&pdev->dev, "could not find MAC address\n");
			return -ENODEV;
		}
		temac_init_mac_address(ndev, addr);
	} else if (pdata) {
		temac_init_mac_address(ndev, pdata->mac_addr);
1474 1475
	}

1476
	rc = temac_mdio_setup(lp, pdev);
1477
	if (rc)
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
		dev_warn(&pdev->dev, "error registering MDIO bus\n");

	if (temac_np) {
		lp->phy_node = of_parse_phandle(temac_np, "phy-handle", 0);
		if (lp->phy_node)
			dev_dbg(lp->dev, "using PHY node %pOF\n", temac_np);
	} else if (pdata) {
		snprintf(lp->phy_name, sizeof(lp->phy_name),
			 PHY_ID_FMT, lp->mii_bus->id, pdata->phy_addr);
		lp->phy_interface = pdata->phy_interface;
	}
1489 1490 1491 1492 1493

	/* Add the device attributes */
	rc = sysfs_create_group(&lp->dev->kobj, &temac_attr_group);
	if (rc) {
		dev_err(lp->dev, "Error creating sysfs files\n");
1494
		goto err_sysfs_create;
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	}

	rc = register_netdev(lp->ndev);
	if (rc) {
		dev_err(lp->dev, "register_netdev() error (%i)\n", rc);
		goto err_register_ndev;
	}

	return 0;

1505
err_register_ndev:
1506
	sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
1507
err_sysfs_create:
1508 1509
	if (lp->phy_node)
		of_node_put(lp->phy_node);
1510
	temac_mdio_teardown(lp);
1511 1512 1513
	return rc;
}

1514
static int temac_remove(struct platform_device *pdev)
1515
{
1516
	struct net_device *ndev = platform_get_drvdata(pdev);
1517 1518 1519 1520
	struct temac_local *lp = netdev_priv(ndev);

	unregister_netdev(ndev);
	sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
1521 1522
	if (lp->phy_node)
		of_node_put(lp->phy_node);
1523
	temac_mdio_teardown(lp);
1524 1525 1526
	return 0;
}

1527
static const struct of_device_id temac_of_match[] = {
1528
	{ .compatible = "xlnx,xps-ll-temac-1.01.b", },
1529 1530 1531
	{ .compatible = "xlnx,xps-ll-temac-2.00.a", },
	{ .compatible = "xlnx,xps-ll-temac-2.02.a", },
	{ .compatible = "xlnx,xps-ll-temac-2.03.a", },
1532 1533 1534 1535
	{},
};
MODULE_DEVICE_TABLE(of, temac_of_match);

1536 1537 1538
static struct platform_driver temac_driver = {
	.probe = temac_probe,
	.remove = temac_remove,
1539 1540
	.driver = {
		.name = "xilinx_temac",
1541
		.of_match_table = temac_of_match,
1542 1543 1544
	},
};

1545
module_platform_driver(temac_driver);
1546 1547 1548 1549

MODULE_DESCRIPTION("Xilinx LL_TEMAC Ethernet driver");
MODULE_AUTHOR("Yoshio Kashiwagi");
MODULE_LICENSE("GPL");