ll_temac_main.c 37.6 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * Driver for Xilinx TEMAC Ethernet device
 *
 * Copyright (c) 2008 Nissin Systems Co., Ltd.,  Yoshio Kashiwagi
 * Copyright (c) 2005-2008 DLA Systems,  David H. Lynch Jr. <dhlii@dlasys.net>
 * Copyright (c) 2008-2009 Secret Lab Technologies Ltd.
 *
 * This is a driver for the Xilinx ll_temac ipcore which is often used
 * in the Virtex and Spartan series of chips.
 *
 * Notes:
 * - The ll_temac hardware uses indirect access for many of the TEMAC
 *   registers, include the MDIO bus.  However, indirect access to MDIO
 *   registers take considerably more clock cycles than to TEMAC registers.
 *   MDIO accesses are long, so threads doing them should probably sleep
 *   rather than busywait.  However, since only one indirect access can be
 *   in progress at any given time, that means that *all* indirect accesses
 *   could end up sleeping (to wait for an MDIO access to complete).
 *   Fortunately none of the indirect accesses are on the 'hot' path for tx
 *   or rx, so this should be okay.
 *
 * TODO:
 * - Factor out locallink DMA code into separate driver
 * - Fix support for hardware checksumming.
 * - Testing.  Lots and lots of testing.
 *
 */

#include <linux/delay.h>
#include <linux/etherdevice.h>
#include <linux/mii.h>
#include <linux/module.h>
#include <linux/mutex.h>
#include <linux/netdevice.h>
36
#include <linux/if_ether.h>
37 38
#include <linux/of.h>
#include <linux/of_device.h>
39
#include <linux/of_irq.h>
40
#include <linux/of_mdio.h>
41
#include <linux/of_net.h>
42
#include <linux/of_platform.h>
43
#include <linux/of_address.h>
44 45 46 47 48 49 50 51
#include <linux/skbuff.h>
#include <linux/spinlock.h>
#include <linux/tcp.h>      /* needed for sizeof(tcphdr) */
#include <linux/udp.h>      /* needed for sizeof(udphdr) */
#include <linux/phy.h>
#include <linux/in.h>
#include <linux/io.h>
#include <linux/ip.h>
52
#include <linux/slab.h>
S
Stephen Rothwell 已提交
53
#include <linux/interrupt.h>
54
#include <linux/dma-mapping.h>
55
#include <linux/processor.h>
56
#include <linux/platform_data/xilinx-ll-temac.h>
57 58 59 60 61 62 63 64 65 66

#include "ll_temac.h"

#define TX_BD_NUM   64
#define RX_BD_NUM   128

/* ---------------------------------------------------------------------
 * Low level register access functions
 */

67
static u32 _temac_ior_be(struct temac_local *lp, int offset)
68
{
69
	return ioread32be(lp->regs + offset);
70 71
}

72
static void _temac_iow_be(struct temac_local *lp, int offset, u32 value)
73
{
74 75 76
	return iowrite32be(value, lp->regs + offset);
}

77
static u32 _temac_ior_le(struct temac_local *lp, int offset)
78 79 80 81
{
	return ioread32(lp->regs + offset);
}

82
static void _temac_iow_le(struct temac_local *lp, int offset, u32 value)
83 84
{
	return iowrite32(value, lp->regs + offset);
85 86
}

87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
static bool hard_acs_rdy(struct temac_local *lp)
{
	return temac_ior(lp, XTE_RDY0_OFFSET) & XTE_RDY0_HARD_ACS_RDY_MASK;
}

static bool hard_acs_rdy_or_timeout(struct temac_local *lp, ktime_t timeout)
{
	ktime_t cur = ktime_get();

	return hard_acs_rdy(lp) || ktime_after(cur, timeout);
}

/* Poll for maximum 20 ms.  This is similar to the 2 jiffies @ 100 Hz
 * that was used before, and should cover MDIO bus speed down to 3200
 * Hz.
 */
#define HARD_ACS_RDY_POLL_NS (20 * NSEC_PER_MSEC)

/**
 * temac_indirect_busywait - Wait for current indirect register access
 * to complete.
 */
109 110
int temac_indirect_busywait(struct temac_local *lp)
{
111
	ktime_t timeout = ktime_add_ns(ktime_get(), HARD_ACS_RDY_POLL_NS);
112

113 114 115 116 117
	spin_until_cond(hard_acs_rdy_or_timeout(lp, timeout));
	if (WARN_ON(!hard_acs_rdy(lp)))
		return -ETIMEDOUT;
	else
		return 0;
118 119 120
}

/**
121 122
 * temac_indirect_in32 - Indirect register read access.  This function
 * must be called without lp->indirect_lock being held.
123 124 125
 */
u32 temac_indirect_in32(struct temac_local *lp, int reg)
{
126 127
	unsigned long flags;
	int val;
128

129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
	spin_lock_irqsave(lp->indirect_lock, flags);
	val = temac_indirect_in32_locked(lp, reg);
	spin_unlock_irqrestore(lp->indirect_lock, flags);
	return val;
}

/**
 * temac_indirect_in32_locked - Indirect register read access.  This
 * function must be called with lp->indirect_lock being held.  Use
 * this together with spin_lock_irqsave/spin_lock_irqrestore to avoid
 * repeated lock/unlock and to ensure uninterrupted access to indirect
 * registers.
 */
u32 temac_indirect_in32_locked(struct temac_local *lp, int reg)
{
	/* This initial wait should normally not spin, as we always
	 * try to wait for indirect access to complete before
	 * releasing the indirect_lock.
	 */
	if (WARN_ON(temac_indirect_busywait(lp)))
149
		return -ETIMEDOUT;
150
	/* Initiate read from indirect register */
151
	temac_iow(lp, XTE_CTL0_OFFSET, reg);
152 153 154 155 156 157
	/* Wait for indirect register access to complete.  We really
	 * should not see timeouts, and could even end up causing
	 * problem for following indirect access, so let's make a bit
	 * of WARN noise.
	 */
	if (WARN_ON(temac_indirect_busywait(lp)))
158
		return -ETIMEDOUT;
159 160
	/* Value is ready now */
	return temac_ior(lp, XTE_LSW0_OFFSET);
161 162 163
}

/**
164 165
 * temac_indirect_out32 - Indirect register write access.  This function
 * must be called without lp->indirect_lock being held.
166 167 168
 */
void temac_indirect_out32(struct temac_local *lp, int reg, u32 value)
{
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
	unsigned long flags;

	spin_lock_irqsave(lp->indirect_lock, flags);
	temac_indirect_out32_locked(lp, reg, value);
	spin_unlock_irqrestore(lp->indirect_lock, flags);
}

/**
 * temac_indirect_out32_locked - Indirect register write access.  This
 * function must be called with lp->indirect_lock being held.  Use
 * this together with spin_lock_irqsave/spin_lock_irqrestore to avoid
 * repeated lock/unlock and to ensure uninterrupted access to indirect
 * registers.
 */
void temac_indirect_out32_locked(struct temac_local *lp, int reg, u32 value)
{
	/* As in temac_indirect_in32_locked(), we should normally not
	 * spin here.  And if it happens, we actually end up silently
	 * ignoring the write request.  Ouch.
	 */
	if (WARN_ON(temac_indirect_busywait(lp)))
190
		return;
191
	/* Initiate write to indirect register */
192 193
	temac_iow(lp, XTE_LSW0_OFFSET, value);
	temac_iow(lp, XTE_CTL0_OFFSET, CNTLREG_WRITE_ENABLE_MASK | reg);
194 195 196 197 198
	/* As in temac_indirect_in32_locked(), we should not see timeouts
	 * here.  And if it happens, we continue before the write has
	 * completed.  Not good.
	 */
	WARN_ON(temac_indirect_busywait(lp));
199 200
}

201
/**
202 203 204 205
 * temac_dma_in32_* - Memory mapped DMA read, these function expects a
 * register input that is based on DCR word addresses which are then
 * converted to memory mapped byte addresses.  To be assigned to
 * lp->dma_in32.
206
 */
207
static u32 temac_dma_in32_be(struct temac_local *lp, int reg)
208
{
209 210 211 212 213 214
	return ioread32be(lp->sdma_regs + (reg << 2));
}

static u32 temac_dma_in32_le(struct temac_local *lp, int reg)
{
	return ioread32(lp->sdma_regs + (reg << 2));
215 216
}

217
/**
218 219 220 221
 * temac_dma_out32_* - Memory mapped DMA read, these function expects
 * a register input that is based on DCR word addresses which are then
 * converted to memory mapped byte addresses.  To be assigned to
 * lp->dma_out32.
222
 */
223 224 225 226 227 228
static void temac_dma_out32_be(struct temac_local *lp, int reg, u32 value)
{
	iowrite32be(value, lp->sdma_regs + (reg << 2));
}

static void temac_dma_out32_le(struct temac_local *lp, int reg, u32 value)
229
{
230
	iowrite32(value, lp->sdma_regs + (reg << 2));
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
}

/* DMA register access functions can be DCR based or memory mapped.
 * The PowerPC 440 is DCR based, the PowerPC 405 and MicroBlaze are both
 * memory mapped.
 */
#ifdef CONFIG_PPC_DCR

/**
 * temac_dma_dcr_in32 - DCR based DMA read
 */
static u32 temac_dma_dcr_in(struct temac_local *lp, int reg)
{
	return dcr_read(lp->sdma_dcrs, reg);
}

/**
 * temac_dma_dcr_out32 - DCR based DMA write
 */
static void temac_dma_dcr_out(struct temac_local *lp, int reg, u32 value)
251 252 253 254
{
	dcr_write(lp->sdma_dcrs, reg, value);
}

255 256 257 258
/**
 * temac_dcr_setup - If the DMA is DCR based, then setup the address and
 * I/O  functions
 */
259
static int temac_dcr_setup(struct temac_local *lp, struct platform_device *op,
260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
				struct device_node *np)
{
	unsigned int dcrs;

	/* setup the dcr address mapping if it's in the device tree */

	dcrs = dcr_resource_start(np, 0);
	if (dcrs != 0) {
		lp->sdma_dcrs = dcr_map(np, dcrs, dcr_resource_len(np, 0));
		lp->dma_in = temac_dma_dcr_in;
		lp->dma_out = temac_dma_dcr_out;
		dev_dbg(&op->dev, "DCR base: %x\n", dcrs);
		return 0;
	}
	/* no DCR in the device tree, indicate a failure */
	return -1;
}

#else

/*
 * temac_dcr_setup - This is a stub for when DCR is not supported,
282
 * such as with MicroBlaze and x86
283
 */
284
static int temac_dcr_setup(struct temac_local *lp, struct platform_device *op,
285 286 287 288 289 290 291
				struct device_node *np)
{
	return -1;
}

#endif

292
/**
293
 * temac_dma_bd_release - Release buffer descriptor rings
294 295 296 297 298 299
 */
static void temac_dma_bd_release(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
	int i;

300 301 302
	/* Reset Local Link (DMA) */
	lp->dma_out(lp, DMA_CONTROL_REG, DMA_CONTROL_RST);

303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
	for (i = 0; i < RX_BD_NUM; i++) {
		if (!lp->rx_skb[i])
			break;
		else {
			dma_unmap_single(ndev->dev.parent, lp->rx_bd_v[i].phys,
					XTE_MAX_JUMBO_FRAME_SIZE, DMA_FROM_DEVICE);
			dev_kfree_skb(lp->rx_skb[i]);
		}
	}
	if (lp->rx_bd_v)
		dma_free_coherent(ndev->dev.parent,
				sizeof(*lp->rx_bd_v) * RX_BD_NUM,
				lp->rx_bd_v, lp->rx_bd_p);
	if (lp->tx_bd_v)
		dma_free_coherent(ndev->dev.parent,
				sizeof(*lp->tx_bd_v) * TX_BD_NUM,
				lp->tx_bd_v, lp->tx_bd_p);
}

322 323 324 325 326 327 328
/**
 * temac_dma_bd_init - Setup buffer descriptor rings
 */
static int temac_dma_bd_init(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
	struct sk_buff *skb;
329
	dma_addr_t skb_dma_addr;
330 331
	int i;

332 333
	lp->rx_skb = devm_kcalloc(&ndev->dev, RX_BD_NUM, sizeof(*lp->rx_skb),
				  GFP_KERNEL);
334
	if (!lp->rx_skb)
335
		goto out;
336

337
	/* allocate the tx and rx ring buffer descriptors. */
338
	/* returns a virtual address and a physical address. */
339 340 341
	lp->tx_bd_v = dma_alloc_coherent(ndev->dev.parent,
					 sizeof(*lp->tx_bd_v) * TX_BD_NUM,
					 &lp->tx_bd_p, GFP_KERNEL);
342
	if (!lp->tx_bd_v)
343
		goto out;
344

345 346 347
	lp->rx_bd_v = dma_alloc_coherent(ndev->dev.parent,
					 sizeof(*lp->rx_bd_v) * RX_BD_NUM,
					 &lp->rx_bd_p, GFP_KERNEL);
348
	if (!lp->rx_bd_v)
349
		goto out;
350 351

	for (i = 0; i < TX_BD_NUM; i++) {
352 353
		lp->tx_bd_v[i].next = cpu_to_be32(lp->tx_bd_p
				+ sizeof(*lp->tx_bd_v) * ((i + 1) % TX_BD_NUM));
354 355 356
	}

	for (i = 0; i < RX_BD_NUM; i++) {
357 358
		lp->rx_bd_v[i].next = cpu_to_be32(lp->rx_bd_p
				+ sizeof(*lp->rx_bd_v) * ((i + 1) % RX_BD_NUM));
359

360 361
		skb = netdev_alloc_skb_ip_align(ndev,
						XTE_MAX_JUMBO_FRAME_SIZE);
362
		if (!skb)
363
			goto out;
364

365 366
		lp->rx_skb[i] = skb;
		/* returns physical address of skb->data */
367 368 369 370 371 372
		skb_dma_addr = dma_map_single(ndev->dev.parent, skb->data,
					      XTE_MAX_JUMBO_FRAME_SIZE,
					      DMA_FROM_DEVICE);
		lp->rx_bd_v[i].phys = cpu_to_be32(skb_dma_addr);
		lp->rx_bd_v[i].len = cpu_to_be32(XTE_MAX_JUMBO_FRAME_SIZE);
		lp->rx_bd_v[i].app0 = cpu_to_be32(STS_CTRL_APP0_IRQONEND);
373 374
	}

375 376 377 378 379 380 381 382 383
	/* Configure DMA channel (irq setup) */
	lp->dma_out(lp, TX_CHNL_CTRL, lp->tx_chnl_ctrl |
		    0x00000400 | // Use 1 Bit Wide Counters. Currently Not Used!
		    CHNL_CTRL_IRQ_EN | CHNL_CTRL_IRQ_ERR_EN |
		    CHNL_CTRL_IRQ_DLY_EN | CHNL_CTRL_IRQ_COAL_EN);
	lp->dma_out(lp, RX_CHNL_CTRL, lp->rx_chnl_ctrl |
		    CHNL_CTRL_IRQ_IOE |
		    CHNL_CTRL_IRQ_EN | CHNL_CTRL_IRQ_ERR_EN |
		    CHNL_CTRL_IRQ_DLY_EN | CHNL_CTRL_IRQ_COAL_EN);
384

385 386 387 388 389 390
	/* Init descriptor indexes */
	lp->tx_bd_ci = 0;
	lp->tx_bd_next = 0;
	lp->tx_bd_tail = 0;
	lp->rx_bd_ci = 0;

391 392 393 394 395 396 397 398 399
	/* Enable RX DMA transfers */
	wmb();
	lp->dma_out(lp, RX_CURDESC_PTR,  lp->rx_bd_p);
	lp->dma_out(lp, RX_TAILDESC_PTR,
		       lp->rx_bd_p + (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1)));

	/* Prepare for TX DMA transfer */
	lp->dma_out(lp, TX_CURDESC_PTR, lp->tx_bd_p);

400
	return 0;
401 402

out:
403
	temac_dma_bd_release(ndev);
404
	return -ENOMEM;
405 406 407 408 409 410
}

/* ---------------------------------------------------------------------
 * net_device_ops
 */

J
Jiri Pirko 已提交
411
static void temac_do_set_mac_address(struct net_device *ndev)
412 413
{
	struct temac_local *lp = netdev_priv(ndev);
414
	unsigned long flags;
415 416

	/* set up unicast MAC address filter set its mac address */
417 418 419 420 421 422
	spin_lock_irqsave(lp->indirect_lock, flags);
	temac_indirect_out32_locked(lp, XTE_UAW0_OFFSET,
				    (ndev->dev_addr[0]) |
				    (ndev->dev_addr[1] << 8) |
				    (ndev->dev_addr[2] << 16) |
				    (ndev->dev_addr[3] << 24));
423 424
	/* There are reserved bits in EUAW1
	 * so don't affect them Set MAC bits [47:32] in EUAW1 */
425 426 427 428
	temac_indirect_out32_locked(lp, XTE_UAW1_OFFSET,
				    (ndev->dev_addr[4] & 0x000000ff) |
				    (ndev->dev_addr[5] << 8));
	spin_unlock_irqrestore(lp->indirect_lock, flags);
J
Jiri Pirko 已提交
429
}
430

431
static int temac_init_mac_address(struct net_device *ndev, const void *address)
J
Jiri Pirko 已提交
432
{
433
	ether_addr_copy(ndev->dev_addr, address);
J
Jiri Pirko 已提交
434 435 436
	if (!is_valid_ether_addr(ndev->dev_addr))
		eth_hw_addr_random(ndev);
	temac_do_set_mac_address(ndev);
437 438 439
	return 0;
}

J
Jiri Pirko 已提交
440
static int temac_set_mac_address(struct net_device *ndev, void *p)
441 442 443
{
	struct sockaddr *addr = p;

J
Jiri Pirko 已提交
444 445 446 447 448
	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;
	memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
	temac_do_set_mac_address(ndev);
	return 0;
449 450
}

451 452 453
static void temac_set_multicast_list(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
454
	u32 multi_addr_msw, multi_addr_lsw;
455
	int i = 0;
456 457
	unsigned long flags;
	bool promisc_mode_disabled = false;
458

459 460
	if (ndev->flags & (IFF_PROMISC | IFF_ALLMULTI) ||
	    (netdev_mc_count(ndev) > MULTICAST_CAM_TABLE_NUM)) {
461 462
		temac_indirect_out32(lp, XTE_AFM_OFFSET, XTE_AFM_EPPRM_MASK);
		dev_info(&ndev->dev, "Promiscuous mode enabled.\n");
463 464 465 466 467 468
		return;
	}

	spin_lock_irqsave(lp->indirect_lock, flags);

	if (!netdev_mc_empty(ndev)) {
469
		struct netdev_hw_addr *ha;
470

471
		netdev_for_each_mc_addr(ha, ndev) {
472
			if (WARN_ON(i >= MULTICAST_CAM_TABLE_NUM))
473
				break;
474 475 476 477
			multi_addr_msw = ((ha->addr[3] << 24) |
					  (ha->addr[2] << 16) |
					  (ha->addr[1] << 8) |
					  (ha->addr[0]));
478 479
			temac_indirect_out32_locked(lp, XTE_MAW0_OFFSET,
						    multi_addr_msw);
480 481
			multi_addr_lsw = ((ha->addr[5] << 8) |
					  (ha->addr[4]) | (i << 16));
482 483
			temac_indirect_out32_locked(lp, XTE_MAW1_OFFSET,
						    multi_addr_lsw);
484
			i++;
485
		}
486 487 488 489
	}

	/* Clear all or remaining/unused address table entries */
	while (i < MULTICAST_CAM_TABLE_NUM) {
490 491
		temac_indirect_out32_locked(lp, XTE_MAW0_OFFSET, 0);
		temac_indirect_out32_locked(lp, XTE_MAW1_OFFSET, i << 16);
492
		i++;
493 494 495 496 497 498 499
	}

	/* Enable address filter block if currently disabled */
	if (temac_indirect_in32_locked(lp, XTE_AFM_OFFSET)
	    & XTE_AFM_EPPRM_MASK) {
		temac_indirect_out32_locked(lp, XTE_AFM_OFFSET, 0);
		promisc_mode_disabled = true;
500
	}
501 502 503 504 505

	spin_unlock_irqrestore(lp->indirect_lock, flags);

	if (promisc_mode_disabled)
		dev_info(&ndev->dev, "Promiscuous mode disabled.\n");
506 507
}

508
static struct temac_option {
509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
	int flg;
	u32 opt;
	u32 reg;
	u32 m_or;
	u32 m_and;
} temac_options[] = {
	/* Turn on jumbo packet support for both Rx and Tx */
	{
		.opt = XTE_OPTION_JUMBO,
		.reg = XTE_TXC_OFFSET,
		.m_or = XTE_TXC_TXJMBO_MASK,
	},
	{
		.opt = XTE_OPTION_JUMBO,
		.reg = XTE_RXC1_OFFSET,
		.m_or =XTE_RXC1_RXJMBO_MASK,
	},
	/* Turn on VLAN packet support for both Rx and Tx */
	{
		.opt = XTE_OPTION_VLAN,
		.reg = XTE_TXC_OFFSET,
		.m_or =XTE_TXC_TXVLAN_MASK,
	},
	{
		.opt = XTE_OPTION_VLAN,
		.reg = XTE_RXC1_OFFSET,
		.m_or =XTE_RXC1_RXVLAN_MASK,
	},
	/* Turn on FCS stripping on receive packets */
	{
		.opt = XTE_OPTION_FCS_STRIP,
		.reg = XTE_RXC1_OFFSET,
		.m_or =XTE_RXC1_RXFCS_MASK,
	},
	/* Turn on FCS insertion on transmit packets */
	{
		.opt = XTE_OPTION_FCS_INSERT,
		.reg = XTE_TXC_OFFSET,
		.m_or =XTE_TXC_TXFCS_MASK,
	},
	/* Turn on length/type field checking on receive packets */
	{
		.opt = XTE_OPTION_LENTYPE_ERR,
		.reg = XTE_RXC1_OFFSET,
		.m_or =XTE_RXC1_RXLT_MASK,
	},
	/* Turn on flow control */
	{
		.opt = XTE_OPTION_FLOW_CONTROL,
		.reg = XTE_FCC_OFFSET,
		.m_or =XTE_FCC_RXFLO_MASK,
	},
	/* Turn on flow control */
	{
		.opt = XTE_OPTION_FLOW_CONTROL,
		.reg = XTE_FCC_OFFSET,
		.m_or =XTE_FCC_TXFLO_MASK,
	},
	/* Turn on promiscuous frame filtering (all frames are received ) */
	{
		.opt = XTE_OPTION_PROMISC,
		.reg = XTE_AFM_OFFSET,
		.m_or =XTE_AFM_EPPRM_MASK,
	},
	/* Enable transmitter if not already enabled */
	{
		.opt = XTE_OPTION_TXEN,
		.reg = XTE_TXC_OFFSET,
		.m_or =XTE_TXC_TXEN_MASK,
	},
	/* Enable receiver? */
	{
		.opt = XTE_OPTION_RXEN,
		.reg = XTE_RXC1_OFFSET,
		.m_or =XTE_RXC1_RXEN_MASK,
	},
	{}
};

/**
 * temac_setoptions
 */
static u32 temac_setoptions(struct net_device *ndev, u32 options)
{
	struct temac_local *lp = netdev_priv(ndev);
	struct temac_option *tp = &temac_options[0];
	int reg;
596
	unsigned long flags;
597

598
	spin_lock_irqsave(lp->indirect_lock, flags);
599
	while (tp->opt) {
600 601
		reg = temac_indirect_in32_locked(lp, tp->reg) & ~tp->m_or;
		if (options & tp->opt) {
602
			reg |= tp->m_or;
603 604
			temac_indirect_out32_locked(lp, tp->reg, reg);
		}
605 606
		tp++;
	}
607
	spin_unlock_irqrestore(lp->indirect_lock, flags);
608 609
	lp->options |= options;

610
	return 0;
611 612
}

613
/* Initialize temac */
614 615 616 617 618
static void temac_device_reset(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
	u32 timeout;
	u32 val;
619
	unsigned long flags;
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652

	/* Perform a software reset */

	/* 0x300 host enable bit ? */
	/* reset PHY through control register ?:1 */

	dev_dbg(&ndev->dev, "%s()\n", __func__);

	/* Reset the receiver and wait for it to finish reset */
	temac_indirect_out32(lp, XTE_RXC1_OFFSET, XTE_RXC1_RXRST_MASK);
	timeout = 1000;
	while (temac_indirect_in32(lp, XTE_RXC1_OFFSET) & XTE_RXC1_RXRST_MASK) {
		udelay(1);
		if (--timeout == 0) {
			dev_err(&ndev->dev,
				"temac_device_reset RX reset timeout!!\n");
			break;
		}
	}

	/* Reset the transmitter and wait for it to finish reset */
	temac_indirect_out32(lp, XTE_TXC_OFFSET, XTE_TXC_TXRST_MASK);
	timeout = 1000;
	while (temac_indirect_in32(lp, XTE_TXC_OFFSET) & XTE_TXC_TXRST_MASK) {
		udelay(1);
		if (--timeout == 0) {
			dev_err(&ndev->dev,
				"temac_device_reset TX reset timeout!!\n");
			break;
		}
	}

	/* Disable the receiver */
653 654 655 656 657
	spin_lock_irqsave(lp->indirect_lock, flags);
	val = temac_indirect_in32_locked(lp, XTE_RXC1_OFFSET);
	temac_indirect_out32_locked(lp, XTE_RXC1_OFFSET,
				    val & ~XTE_RXC1_RXEN_MASK);
	spin_unlock_irqrestore(lp->indirect_lock, flags);
658 659

	/* Reset Local Link (DMA) */
660
	lp->dma_out(lp, DMA_CONTROL_REG, DMA_CONTROL_RST);
661
	timeout = 1000;
662
	while (lp->dma_in(lp, DMA_CONTROL_REG) & DMA_CONTROL_RST) {
663 664 665 666 667 668 669
		udelay(1);
		if (--timeout == 0) {
			dev_err(&ndev->dev,
				"temac_device_reset DMA reset timeout!!\n");
			break;
		}
	}
670
	lp->dma_out(lp, DMA_CONTROL_REG, DMA_TAIL_ENABLE);
671

672 673 674 675
	if (temac_dma_bd_init(ndev)) {
		dev_err(&ndev->dev,
				"temac_device_reset descriptor allocation failed\n");
	}
676

677 678 679 680 681 682
	spin_lock_irqsave(lp->indirect_lock, flags);
	temac_indirect_out32_locked(lp, XTE_RXC0_OFFSET, 0);
	temac_indirect_out32_locked(lp, XTE_RXC1_OFFSET, 0);
	temac_indirect_out32_locked(lp, XTE_TXC_OFFSET, 0);
	temac_indirect_out32_locked(lp, XTE_FCC_OFFSET, XTE_FCC_RXFLO_MASK);
	spin_unlock_irqrestore(lp->indirect_lock, flags);
683 684 685 686 687 688

	/* Sync default options with HW
	 * but leave receiver and transmitter disabled.  */
	temac_setoptions(ndev,
			 lp->options & ~(XTE_OPTION_TXEN | XTE_OPTION_RXEN));

J
Jiri Pirko 已提交
689
	temac_do_set_mac_address(ndev);
690 691 692 693 694 695 696

	/* Set address filter table */
	temac_set_multicast_list(ndev);
	if (temac_setoptions(ndev, lp->options))
		dev_err(&ndev->dev, "Error setting TEMAC options\n");

	/* Init Driver variable */
697
	netif_trans_update(ndev); /* prevent tx timeout */
698 699
}

700
static void temac_adjust_link(struct net_device *ndev)
701 702
{
	struct temac_local *lp = netdev_priv(ndev);
703
	struct phy_device *phy = ndev->phydev;
704 705
	u32 mii_speed;
	int link_state;
706
	unsigned long flags;
707 708 709 710 711

	/* hash together the state values to decide if something has changed */
	link_state = phy->speed | (phy->duplex << 1) | phy->link;

	if (lp->last_link != link_state) {
712 713
		spin_lock_irqsave(lp->indirect_lock, flags);
		mii_speed = temac_indirect_in32_locked(lp, XTE_EMCFG_OFFSET);
714 715 716 717 718 719 720 721 722
		mii_speed &= ~XTE_EMCFG_LINKSPD_MASK;

		switch (phy->speed) {
		case SPEED_1000: mii_speed |= XTE_EMCFG_LINKSPD_1000; break;
		case SPEED_100: mii_speed |= XTE_EMCFG_LINKSPD_100; break;
		case SPEED_10: mii_speed |= XTE_EMCFG_LINKSPD_10; break;
		}

		/* Write new speed setting out to TEMAC */
723 724 725
		temac_indirect_out32_locked(lp, XTE_EMCFG_OFFSET, mii_speed);
		spin_unlock_irqrestore(lp->indirect_lock, flags);

726 727 728 729 730
		lp->last_link = link_state;
		phy_print_status(phy);
	}
}

731 732
#ifdef CONFIG_64BIT

733
static void ptr_to_txbd(void *p, struct cdmac_bd *bd)
734 735 736 737 738
{
	bd->app3 = (u32)(((u64)p) >> 32);
	bd->app4 = (u32)((u64)p & 0xFFFFFFFF);
}

739
static void *ptr_from_txbd(struct cdmac_bd *bd)
740 741 742 743 744 745
{
	return (void *)(((u64)(bd->app3) << 32) | bd->app4);
}

#else

746
static void ptr_to_txbd(void *p, struct cdmac_bd *bd)
747 748 749 750
{
	bd->app4 = (u32)p;
}

751
static void *ptr_from_txbd(struct cdmac_bd *bd)
752 753 754 755 756 757
{
	return (void *)(bd->app4);
}

#endif

758 759 760 761 762
static void temac_start_xmit_done(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
	struct cdmac_bd *cur_p;
	unsigned int stat = 0;
763
	struct sk_buff *skb;
764 765

	cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
766
	stat = be32_to_cpu(cur_p->app0);
767 768

	while (stat & STS_CTRL_APP0_CMPLT) {
769 770
		dma_unmap_single(ndev->dev.parent, be32_to_cpu(cur_p->phys),
				 be32_to_cpu(cur_p->len), DMA_TO_DEVICE);
771 772 773
		skb = (struct sk_buff *)ptr_from_txbd(cur_p);
		if (skb)
			dev_consume_skb_irq(skb);
774
		cur_p->app0 = 0;
775 776 777 778
		cur_p->app1 = 0;
		cur_p->app2 = 0;
		cur_p->app3 = 0;
		cur_p->app4 = 0;
779 780

		ndev->stats.tx_packets++;
781
		ndev->stats.tx_bytes += be32_to_cpu(cur_p->len);
782 783 784 785 786 787

		lp->tx_bd_ci++;
		if (lp->tx_bd_ci >= TX_BD_NUM)
			lp->tx_bd_ci = 0;

		cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
788
		stat = be32_to_cpu(cur_p->app0);
789 790 791 792 793
	}

	netif_wake_queue(ndev);
}

794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
static inline int temac_check_tx_bd_space(struct temac_local *lp, int num_frag)
{
	struct cdmac_bd *cur_p;
	int tail;

	tail = lp->tx_bd_tail;
	cur_p = &lp->tx_bd_v[tail];

	do {
		if (cur_p->app0)
			return NETDEV_TX_BUSY;

		tail++;
		if (tail >= TX_BD_NUM)
			tail = 0;

		cur_p = &lp->tx_bd_v[tail];
		num_frag--;
	} while (num_frag >= 0);

	return 0;
}

817 818
static netdev_tx_t
temac_start_xmit(struct sk_buff *skb, struct net_device *ndev)
819 820 821
{
	struct temac_local *lp = netdev_priv(ndev);
	struct cdmac_bd *cur_p;
822
	dma_addr_t start_p, tail_p, skb_dma_addr;
823 824 825 826 827 828 829 830 831
	int ii;
	unsigned long num_frag;
	skb_frag_t *frag;

	num_frag = skb_shinfo(skb)->nr_frags;
	frag = &skb_shinfo(skb)->frags[0];
	start_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
	cur_p = &lp->tx_bd_v[lp->tx_bd_tail];

832
	if (temac_check_tx_bd_space(lp, num_frag + 1)) {
833
		if (!netif_queue_stopped(ndev))
834 835 836 837 838 839
			netif_stop_queue(ndev);
		return NETDEV_TX_BUSY;
	}

	cur_p->app0 = 0;
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
840
		unsigned int csum_start_off = skb_checksum_start_offset(skb);
841 842
		unsigned int csum_index_off = csum_start_off + skb->csum_offset;

843 844 845
		cur_p->app0 |= cpu_to_be32(0x000001); /* TX Checksum Enabled */
		cur_p->app1 = cpu_to_be32((csum_start_off << 16)
					  | csum_index_off);
846
		cur_p->app2 = 0;  /* initial checksum seed */
847
	}
848

849 850 851 852 853
	cur_p->app0 |= cpu_to_be32(STS_CTRL_APP0_SOP);
	skb_dma_addr = dma_map_single(ndev->dev.parent, skb->data,
				      skb_headlen(skb), DMA_TO_DEVICE);
	cur_p->len = cpu_to_be32(skb_headlen(skb));
	cur_p->phys = cpu_to_be32(skb_dma_addr);
854
	ptr_to_txbd((void *)skb, cur_p);
855 856 857 858 859 860 861

	for (ii = 0; ii < num_frag; ii++) {
		lp->tx_bd_tail++;
		if (lp->tx_bd_tail >= TX_BD_NUM)
			lp->tx_bd_tail = 0;

		cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
862 863 864 865 866 867
		skb_dma_addr = dma_map_single(ndev->dev.parent,
					      skb_frag_address(frag),
					      skb_frag_size(frag),
					      DMA_TO_DEVICE);
		cur_p->phys = cpu_to_be32(skb_dma_addr);
		cur_p->len = cpu_to_be32(skb_frag_size(frag));
868 869 870
		cur_p->app0 = 0;
		frag++;
	}
871
	cur_p->app0 |= cpu_to_be32(STS_CTRL_APP0_EOP);
872 873 874 875 876 877

	tail_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
	lp->tx_bd_tail++;
	if (lp->tx_bd_tail >= TX_BD_NUM)
		lp->tx_bd_tail = 0;

878 879
	skb_tx_timestamp(skb);

880
	/* Kick off the transfer */
881
	wmb();
882
	lp->dma_out(lp, TX_TAILDESC_PTR, tail_p); /* DMA start */
883

884
	return NETDEV_TX_OK;
885 886 887 888 889 890 891 892 893
}


static void ll_temac_recv(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
	struct sk_buff *skb, *new_skb;
	unsigned int bdstat;
	struct cdmac_bd *cur_p;
894
	dma_addr_t tail_p, skb_dma_addr;
895 896 897 898 899 900 901 902
	int length;
	unsigned long flags;

	spin_lock_irqsave(&lp->rx_lock, flags);

	tail_p = lp->rx_bd_p + sizeof(*lp->rx_bd_v) * lp->rx_bd_ci;
	cur_p = &lp->rx_bd_v[lp->rx_bd_ci];

903
	bdstat = be32_to_cpu(cur_p->app0);
904 905 906
	while ((bdstat & STS_CTRL_APP0_CMPLT)) {

		skb = lp->rx_skb[lp->rx_bd_ci];
907
		length = be32_to_cpu(cur_p->app4) & 0x3FFF;
908

909
		dma_unmap_single(ndev->dev.parent, be32_to_cpu(cur_p->phys),
910
				 XTE_MAX_JUMBO_FRAME_SIZE, DMA_FROM_DEVICE);
911 912 913

		skb_put(skb, length);
		skb->protocol = eth_type_trans(skb, ndev);
914
		skb_checksum_none_assert(skb);
915

916 917
		/* if we're doing rx csum offload, set it up */
		if (((lp->temac_features & TEMAC_FEATURE_RX_CSUM) != 0) &&
918 919
		    (skb->protocol == htons(ETH_P_IP)) &&
		    (skb->len > 64)) {
920

921 922 923 924 925 926
			/* Convert from device endianness (be32) to cpu
			 * endiannes, and if necessary swap the bytes
			 * (back) for proper IP checksum byte order
			 * (be16).
			 */
			skb->csum = htons(be32_to_cpu(cur_p->app3) & 0xFFFF);
927 928 929
			skb->ip_summed = CHECKSUM_COMPLETE;
		}

930 931
		if (!skb_defer_rx_timestamp(skb))
			netif_rx(skb);
932 933 934 935

		ndev->stats.rx_packets++;
		ndev->stats.rx_bytes += length;

936 937
		new_skb = netdev_alloc_skb_ip_align(ndev,
						XTE_MAX_JUMBO_FRAME_SIZE);
938
		if (!new_skb) {
939 940 941 942
			spin_unlock_irqrestore(&lp->rx_lock, flags);
			return;
		}

943 944 945 946 947 948
		cur_p->app0 = cpu_to_be32(STS_CTRL_APP0_IRQONEND);
		skb_dma_addr = dma_map_single(ndev->dev.parent, new_skb->data,
					      XTE_MAX_JUMBO_FRAME_SIZE,
					      DMA_FROM_DEVICE);
		cur_p->phys = cpu_to_be32(skb_dma_addr);
		cur_p->len = cpu_to_be32(XTE_MAX_JUMBO_FRAME_SIZE);
949 950 951 952 953 954 955
		lp->rx_skb[lp->rx_bd_ci] = new_skb;

		lp->rx_bd_ci++;
		if (lp->rx_bd_ci >= RX_BD_NUM)
			lp->rx_bd_ci = 0;

		cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
956
		bdstat = be32_to_cpu(cur_p->app0);
957
	}
958
	lp->dma_out(lp, RX_TAILDESC_PTR, tail_p);
959 960 961 962 963 964 965 966 967 968

	spin_unlock_irqrestore(&lp->rx_lock, flags);
}

static irqreturn_t ll_temac_tx_irq(int irq, void *_ndev)
{
	struct net_device *ndev = _ndev;
	struct temac_local *lp = netdev_priv(ndev);
	unsigned int status;

969 970
	status = lp->dma_in(lp, TX_IRQ_REG);
	lp->dma_out(lp, TX_IRQ_REG, status);
971 972 973

	if (status & (IRQ_COAL | IRQ_DLY))
		temac_start_xmit_done(lp->ndev);
974 975 976 977
	if (status & (IRQ_ERR | IRQ_DMAERR))
		dev_err_ratelimited(&ndev->dev,
				    "TX error 0x%x TX_CHNL_STS=0x%08x\n",
				    status, lp->dma_in(lp, TX_CHNL_STS));
978 979 980 981 982 983 984 985 986 987 988

	return IRQ_HANDLED;
}

static irqreturn_t ll_temac_rx_irq(int irq, void *_ndev)
{
	struct net_device *ndev = _ndev;
	struct temac_local *lp = netdev_priv(ndev);
	unsigned int status;

	/* Read and clear the status registers */
989 990
	status = lp->dma_in(lp, RX_IRQ_REG);
	lp->dma_out(lp, RX_IRQ_REG, status);
991 992 993

	if (status & (IRQ_COAL | IRQ_DLY))
		ll_temac_recv(lp->ndev);
994 995 996 997
	if (status & (IRQ_ERR | IRQ_DMAERR))
		dev_err_ratelimited(&ndev->dev,
				    "RX error 0x%x RX_CHNL_STS=0x%08x\n",
				    status, lp->dma_in(lp, RX_CHNL_STS));
998 999 1000 1001 1002 1003 1004

	return IRQ_HANDLED;
}

static int temac_open(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
1005
	struct phy_device *phydev = NULL;
1006 1007 1008 1009 1010
	int rc;

	dev_dbg(&ndev->dev, "temac_open()\n");

	if (lp->phy_node) {
1011 1012 1013
		phydev = of_phy_connect(lp->ndev, lp->phy_node,
					temac_adjust_link, 0, 0);
		if (!phydev) {
1014 1015 1016
			dev_err(lp->dev, "of_phy_connect() failed\n");
			return -ENODEV;
		}
1017 1018 1019 1020
		phy_start(phydev);
	} else if (strlen(lp->phy_name) > 0) {
		phydev = phy_connect(lp->ndev, lp->phy_name, temac_adjust_link,
				     lp->phy_interface);
1021
		if (IS_ERR(phydev)) {
1022
			dev_err(lp->dev, "phy_connect() failed\n");
1023
			return PTR_ERR(phydev);
1024
		}
1025
		phy_start(phydev);
1026 1027
	}

1028 1029
	temac_device_reset(ndev);

1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	rc = request_irq(lp->tx_irq, ll_temac_tx_irq, 0, ndev->name, ndev);
	if (rc)
		goto err_tx_irq;
	rc = request_irq(lp->rx_irq, ll_temac_rx_irq, 0, ndev->name, ndev);
	if (rc)
		goto err_rx_irq;

	return 0;

 err_rx_irq:
	free_irq(lp->tx_irq, ndev);
 err_tx_irq:
1042 1043
	if (phydev)
		phy_disconnect(phydev);
1044 1045 1046 1047 1048 1049 1050
	dev_err(lp->dev, "request_irq() failed\n");
	return rc;
}

static int temac_stop(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);
1051
	struct phy_device *phydev = ndev->phydev;
1052 1053 1054 1055 1056 1057

	dev_dbg(&ndev->dev, "temac_close()\n");

	free_irq(lp->tx_irq, ndev);
	free_irq(lp->rx_irq, ndev);

1058 1059
	if (phydev)
		phy_disconnect(phydev);
1060

1061 1062
	temac_dma_bd_release(ndev);

1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
	return 0;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void
temac_poll_controller(struct net_device *ndev)
{
	struct temac_local *lp = netdev_priv(ndev);

	disable_irq(lp->tx_irq);
	disable_irq(lp->rx_irq);

M
Michal Simek 已提交
1075 1076
	ll_temac_rx_irq(lp->tx_irq, ndev);
	ll_temac_tx_irq(lp->rx_irq, ndev);
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086

	enable_irq(lp->tx_irq);
	enable_irq(lp->rx_irq);
}
#endif

static const struct net_device_ops temac_netdev_ops = {
	.ndo_open = temac_open,
	.ndo_stop = temac_stop,
	.ndo_start_xmit = temac_start_xmit,
1087
	.ndo_set_rx_mode = temac_set_multicast_list,
J
Jiri Pirko 已提交
1088
	.ndo_set_mac_address = temac_set_mac_address,
1089
	.ndo_validate_addr = eth_validate_addr,
1090
	.ndo_do_ioctl = phy_do_ioctl_running,
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = temac_poll_controller,
#endif
};

/* ---------------------------------------------------------------------
 * SYSFS device attributes
 */
static ssize_t temac_show_llink_regs(struct device *dev,
				     struct device_attribute *attr, char *buf)
{
	struct net_device *ndev = dev_get_drvdata(dev);
	struct temac_local *lp = netdev_priv(ndev);
	int i, len = 0;

	for (i = 0; i < 0x11; i++)
1107
		len += sprintf(buf + len, "%.8x%s", lp->dma_in(lp, i),
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
			       (i % 8) == 7 ? "\n" : " ");
	len += sprintf(buf + len, "\n");

	return len;
}

static DEVICE_ATTR(llink_regs, 0440, temac_show_llink_regs, NULL);

static struct attribute *temac_device_attrs[] = {
	&dev_attr_llink_regs.attr,
	NULL,
};

static const struct attribute_group temac_attr_group = {
	.attrs = temac_device_attrs,
};

R
Ricardo 已提交
1125 1126
/* ethtool support */
static const struct ethtool_ops temac_ethtool_ops = {
1127
	.nway_reset = phy_ethtool_nway_reset,
R
Ricardo 已提交
1128
	.get_link = ethtool_op_get_link,
1129
	.get_ts_info = ethtool_op_get_ts_info,
1130 1131
	.get_link_ksettings = phy_ethtool_get_link_ksettings,
	.set_link_ksettings = phy_ethtool_set_link_ksettings,
R
Ricardo 已提交
1132 1133
};

1134
static int temac_probe(struct platform_device *pdev)
1135
{
1136 1137
	struct ll_temac_platform_data *pdata = dev_get_platdata(&pdev->dev);
	struct device_node *temac_np = dev_of_node(&pdev->dev), *dma_np;
1138 1139
	struct temac_local *lp;
	struct net_device *ndev;
1140
	struct resource *res;
1141
	const void *addr;
1142
	__be32 *p;
1143
	bool little_endian;
1144
	int rc = 0;
1145 1146

	/* Init network device structure */
1147
	ndev = devm_alloc_etherdev(&pdev->dev, sizeof(*lp));
1148
	if (!ndev)
1149
		return -ENOMEM;
1150

1151 1152
	platform_set_drvdata(pdev, ndev);
	SET_NETDEV_DEV(ndev, &pdev->dev);
1153
	ndev->features = NETIF_F_SG;
1154
	ndev->netdev_ops = &temac_netdev_ops;
R
Ricardo 已提交
1155
	ndev->ethtool_ops = &temac_ethtool_ops;
1156 1157 1158 1159 1160
#if 0
	ndev->features |= NETIF_F_IP_CSUM; /* Can checksum TCP/UDP over IPv4. */
	ndev->features |= NETIF_F_HW_CSUM; /* Can checksum all the packets. */
	ndev->features |= NETIF_F_IPV6_CSUM; /* Can checksum IPV6 TCP/UDP */
	ndev->features |= NETIF_F_HIGHDMA; /* Can DMA to high memory. */
1161 1162 1163
	ndev->features |= NETIF_F_HW_VLAN_CTAG_TX; /* Transmit VLAN hw accel */
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX; /* Receive VLAN hw acceleration */
	ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER; /* Receive VLAN filtering */
1164 1165 1166 1167 1168 1169 1170 1171 1172
	ndev->features |= NETIF_F_VLAN_CHALLENGED; /* cannot handle VLAN pkts */
	ndev->features |= NETIF_F_GSO; /* Enable software GSO. */
	ndev->features |= NETIF_F_MULTI_QUEUE; /* Has multiple TX/RX queues */
	ndev->features |= NETIF_F_LRO; /* large receive offload */
#endif

	/* setup temac private info structure */
	lp = netdev_priv(ndev);
	lp->ndev = ndev;
1173
	lp->dev = &pdev->dev;
1174 1175
	lp->options = XTE_OPTION_DEFAULTS;
	spin_lock_init(&lp->rx_lock);
1176 1177 1178

	/* Setup mutex for synchronization of indirect register access */
	if (pdata) {
1179
		if (!pdata->indirect_lock) {
1180
			dev_err(&pdev->dev,
1181
				"indirect_lock missing in platform_data\n");
1182 1183
			return -EINVAL;
		}
1184
		lp->indirect_lock = pdata->indirect_lock;
1185
	} else {
1186 1187 1188 1189
		lp->indirect_lock = devm_kmalloc(&pdev->dev,
						 sizeof(*lp->indirect_lock),
						 GFP_KERNEL);
		spin_lock_init(lp->indirect_lock);
1190
	}
1191 1192

	/* map device registers */
1193
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1194
	lp->regs = devm_ioremap(&pdev->dev, res->start,
1195 1196 1197 1198
					resource_size(res));
	if (IS_ERR(lp->regs)) {
		dev_err(&pdev->dev, "could not map TEMAC registers\n");
		return PTR_ERR(lp->regs);
1199 1200
	}

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	/* Select register access functions with the specified
	 * endianness mode.  Default for OF devices is big-endian.
	 */
	little_endian = false;
	if (temac_np) {
		if (of_get_property(temac_np, "little-endian", NULL))
			little_endian = true;
	} else if (pdata) {
		little_endian = pdata->reg_little_endian;
	}
	if (little_endian) {
		lp->temac_ior = _temac_ior_le;
		lp->temac_iow = _temac_iow_le;
	} else {
		lp->temac_ior = _temac_ior_be;
		lp->temac_iow = _temac_iow_be;
	}

1219 1220
	/* Setup checksum offload, but default to off if not specified */
	lp->temac_features = 0;
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
	if (temac_np) {
		p = (__be32 *)of_get_property(temac_np, "xlnx,txcsum", NULL);
		if (p && be32_to_cpu(*p))
			lp->temac_features |= TEMAC_FEATURE_TX_CSUM;
		p = (__be32 *)of_get_property(temac_np, "xlnx,rxcsum", NULL);
		if (p && be32_to_cpu(*p))
			lp->temac_features |= TEMAC_FEATURE_RX_CSUM;
	} else if (pdata) {
		if (pdata->txcsum)
			lp->temac_features |= TEMAC_FEATURE_TX_CSUM;
		if (pdata->rxcsum)
			lp->temac_features |= TEMAC_FEATURE_RX_CSUM;
	}
	if (lp->temac_features & TEMAC_FEATURE_TX_CSUM)
1235 1236
		/* Can checksum TCP/UDP over IPv4. */
		ndev->features |= NETIF_F_IP_CSUM;
1237

1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
	/* Setup LocalLink DMA */
	if (temac_np) {
		/* Find the DMA node, map the DMA registers, and
		 * decode the DMA IRQs.
		 */
		dma_np = of_parse_phandle(temac_np, "llink-connected", 0);
		if (!dma_np) {
			dev_err(&pdev->dev, "could not find DMA node\n");
			return -ENODEV;
		}
1248

1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
		/* Setup the DMA register accesses, could be DCR or
		 * memory mapped.
		 */
		if (temac_dcr_setup(lp, pdev, dma_np)) {
			/* no DCR in the device tree, try non-DCR */
			lp->sdma_regs = devm_of_iomap(&pdev->dev, dma_np, 0,
						      NULL);
			if (IS_ERR(lp->sdma_regs)) {
				dev_err(&pdev->dev,
					"unable to map DMA registers\n");
				of_node_put(dma_np);
				return PTR_ERR(lp->sdma_regs);
			}
1262 1263 1264 1265 1266 1267 1268
			if (of_get_property(dma_np, "little-endian", NULL)) {
				lp->dma_in = temac_dma_in32_le;
				lp->dma_out = temac_dma_out32_le;
			} else {
				lp->dma_in = temac_dma_in32_be;
				lp->dma_out = temac_dma_out32_be;
			}
1269
			dev_dbg(&pdev->dev, "MEM base: %p\n", lp->sdma_regs);
1270
		}
K
Kulikov Vasiliy 已提交
1271

1272 1273 1274 1275
		/* Get DMA RX and TX interrupts */
		lp->rx_irq = irq_of_parse_and_map(dma_np, 0);
		lp->tx_irq = irq_of_parse_and_map(dma_np, 1);

1276 1277 1278 1279 1280 1281 1282
		/* Use defaults for IRQ delay/coalescing setup.  These
		 * are configuration values, so does not belong in
		 * device-tree.
		 */
		lp->tx_chnl_ctrl = 0x10220000;
		lp->rx_chnl_ctrl = 0xff070000;

1283 1284 1285 1286 1287
		/* Finished with the DMA node; drop the reference */
		of_node_put(dma_np);
	} else if (pdata) {
		/* 2nd memory resource specifies DMA registers */
		res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1288
		lp->sdma_regs = devm_ioremap(&pdev->dev, res->start,
1289 1290 1291 1292 1293 1294
						     resource_size(res));
		if (IS_ERR(lp->sdma_regs)) {
			dev_err(&pdev->dev,
				"could not map DMA registers\n");
			return PTR_ERR(lp->sdma_regs);
		}
1295 1296 1297 1298 1299 1300 1301
		if (pdata->dma_little_endian) {
			lp->dma_in = temac_dma_in32_le;
			lp->dma_out = temac_dma_out32_le;
		} else {
			lp->dma_in = temac_dma_in32_be;
			lp->dma_out = temac_dma_out32_be;
		}
K
Kulikov Vasiliy 已提交
1302

1303 1304 1305
		/* Get DMA RX and TX interrupts */
		lp->rx_irq = platform_get_irq(pdev, 0);
		lp->tx_irq = platform_get_irq(pdev, 1);
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317

		/* IRQ delay/coalescing setup */
		if (pdata->tx_irq_timeout || pdata->tx_irq_count)
			lp->tx_chnl_ctrl = (pdata->tx_irq_timeout << 24) |
				(pdata->tx_irq_count << 16);
		else
			lp->tx_chnl_ctrl = 0x10220000;
		if (pdata->rx_irq_timeout || pdata->rx_irq_count)
			lp->rx_chnl_ctrl = (pdata->rx_irq_timeout << 24) |
				(pdata->rx_irq_count << 16);
		else
			lp->rx_chnl_ctrl = 0xff070000;
1318 1319
	}

1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
	/* Error handle returned DMA RX and TX interrupts */
	if (lp->rx_irq < 0) {
		if (lp->rx_irq != -EPROBE_DEFER)
			dev_err(&pdev->dev, "could not get DMA RX irq\n");
		return lp->rx_irq;
	}
	if (lp->tx_irq < 0) {
		if (lp->tx_irq != -EPROBE_DEFER)
			dev_err(&pdev->dev, "could not get DMA TX irq\n");
		return lp->tx_irq;
	}
1331

1332 1333 1334
	if (temac_np) {
		/* Retrieve the MAC address */
		addr = of_get_mac_address(temac_np);
1335
		if (IS_ERR(addr)) {
1336 1337 1338 1339 1340 1341
			dev_err(&pdev->dev, "could not find MAC address\n");
			return -ENODEV;
		}
		temac_init_mac_address(ndev, addr);
	} else if (pdata) {
		temac_init_mac_address(ndev, pdata->mac_addr);
1342 1343
	}

1344
	rc = temac_mdio_setup(lp, pdev);
1345
	if (rc)
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
		dev_warn(&pdev->dev, "error registering MDIO bus\n");

	if (temac_np) {
		lp->phy_node = of_parse_phandle(temac_np, "phy-handle", 0);
		if (lp->phy_node)
			dev_dbg(lp->dev, "using PHY node %pOF\n", temac_np);
	} else if (pdata) {
		snprintf(lp->phy_name, sizeof(lp->phy_name),
			 PHY_ID_FMT, lp->mii_bus->id, pdata->phy_addr);
		lp->phy_interface = pdata->phy_interface;
	}
1357 1358 1359 1360 1361

	/* Add the device attributes */
	rc = sysfs_create_group(&lp->dev->kobj, &temac_attr_group);
	if (rc) {
		dev_err(lp->dev, "Error creating sysfs files\n");
1362
		goto err_sysfs_create;
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
	}

	rc = register_netdev(lp->ndev);
	if (rc) {
		dev_err(lp->dev, "register_netdev() error (%i)\n", rc);
		goto err_register_ndev;
	}

	return 0;

1373
err_register_ndev:
1374
	sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
1375
err_sysfs_create:
1376 1377
	if (lp->phy_node)
		of_node_put(lp->phy_node);
1378
	temac_mdio_teardown(lp);
1379 1380 1381
	return rc;
}

1382
static int temac_remove(struct platform_device *pdev)
1383
{
1384
	struct net_device *ndev = platform_get_drvdata(pdev);
1385 1386 1387 1388
	struct temac_local *lp = netdev_priv(ndev);

	unregister_netdev(ndev);
	sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
1389 1390
	if (lp->phy_node)
		of_node_put(lp->phy_node);
1391
	temac_mdio_teardown(lp);
1392 1393 1394
	return 0;
}

1395
static const struct of_device_id temac_of_match[] = {
1396
	{ .compatible = "xlnx,xps-ll-temac-1.01.b", },
1397 1398 1399
	{ .compatible = "xlnx,xps-ll-temac-2.00.a", },
	{ .compatible = "xlnx,xps-ll-temac-2.02.a", },
	{ .compatible = "xlnx,xps-ll-temac-2.03.a", },
1400 1401 1402 1403
	{},
};
MODULE_DEVICE_TABLE(of, temac_of_match);

1404 1405 1406
static struct platform_driver temac_driver = {
	.probe = temac_probe,
	.remove = temac_remove,
1407 1408
	.driver = {
		.name = "xilinx_temac",
1409
		.of_match_table = temac_of_match,
1410 1411 1412
	},
};

1413
module_platform_driver(temac_driver);
1414 1415 1416 1417

MODULE_DESCRIPTION("Xilinx LL_TEMAC Ethernet driver");
MODULE_AUTHOR("Yoshio Kashiwagi");
MODULE_LICENSE("GPL");