iwl-io.c 8.3 KB
Newer Older
1 2
/******************************************************************************
 *
W
Wey-Yi Guy 已提交
3
 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Portions of this file are derived from the ipw3945 project.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
28 29
#include <linux/delay.h>
#include <linux/device.h>
30 31

#include "iwl-io.h"
32 33
#include"iwl-csr.h"
#include "iwl-debug.h"
34 35 36

#define IWL_POLL_INTERVAL 10	/* microseconds */

37
static inline void __iwl_set_bit(struct iwl_trans *trans, u32 reg, u32 mask)
38
{
39
	iwl_write32(trans, reg, iwl_read32(trans, reg) | mask);
40 41
}

42
static inline void __iwl_clear_bit(struct iwl_trans *trans, u32 reg, u32 mask)
43
{
44
	iwl_write32(trans, reg, iwl_read32(trans, reg) & ~mask);
45 46
}

47
void iwl_set_bit(struct iwl_trans *trans, u32 reg, u32 mask)
48 49 50
{
	unsigned long flags;

51 52 53
	spin_lock_irqsave(&trans->reg_lock, flags);
	__iwl_set_bit(trans, reg, mask);
	spin_unlock_irqrestore(&trans->reg_lock, flags);
54 55
}

56
void iwl_clear_bit(struct iwl_trans *trans, u32 reg, u32 mask)
57 58 59
{
	unsigned long flags;

60 61 62
	spin_lock_irqsave(&trans->reg_lock, flags);
	__iwl_clear_bit(trans, reg, mask);
	spin_unlock_irqrestore(&trans->reg_lock, flags);
63 64
}

65
int iwl_poll_bit(struct iwl_trans *trans, u32 addr,
66 67 68 69 70
		 u32 bits, u32 mask, int timeout)
{
	int t = 0;

	do {
71
		if ((iwl_read32(trans, addr) & mask) == (bits & mask))
72 73 74 75 76 77 78 79
			return t;
		udelay(IWL_POLL_INTERVAL);
		t += IWL_POLL_INTERVAL;
	} while (t < timeout);

	return -ETIMEDOUT;
}

80
int iwl_grab_nic_access_silent(struct iwl_trans *trans)
81 82 83
{
	int ret;

84
	lockdep_assert_held(&trans->reg_lock);
85 86

	/* this bit wakes up the NIC */
87 88
	__iwl_set_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108

	/*
	 * These bits say the device is running, and should keep running for
	 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
	 * but they do not indicate that embedded SRAM is restored yet;
	 * 3945 and 4965 have volatile SRAM, and must save/restore contents
	 * to/from host DRAM when sleeping/waking for power-saving.
	 * Each direction takes approximately 1/4 millisecond; with this
	 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
	 * series of register accesses are expected (e.g. reading Event Log),
	 * to keep device from sleeping.
	 *
	 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
	 * SRAM is okay/restored.  We don't check that here because this call
	 * is just for hardware register access; but GP1 MAC_SLEEP check is a
	 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
	 *
	 * 5000 series and later (including 1000 series) have non-volatile SRAM,
	 * and do not save/restore SRAM when power cycling.
	 */
109
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
110 111 112 113
			   CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
			   (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
			    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
	if (ret < 0) {
114
		iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
115 116 117 118 119 120
		return -EIO;
	}

	return 0;
}

121
int iwl_grab_nic_access(struct iwl_trans *trans)
122
{
123
	int ret = iwl_grab_nic_access_silent(trans);
124
	if (ret) {
125 126
		u32 val = iwl_read32(trans, CSR_GP_CNTRL);
		IWL_ERR(trans,
127 128 129 130 131 132
			"MAC is in deep sleep!. CSR_GP_CNTRL = 0x%08X\n", val);
	}

	return ret;
}

133
void iwl_release_nic_access(struct iwl_trans *trans)
134
{
135 136
	lockdep_assert_held(&trans->reg_lock);
	__iwl_clear_bit(trans, CSR_GP_CNTRL,
137 138 139
			CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
}

140
u32 iwl_read_direct32(struct iwl_trans *trans, u32 reg)
141 142 143 144
{
	u32 value;
	unsigned long flags;

145 146 147 148 149
	spin_lock_irqsave(&trans->reg_lock, flags);
	iwl_grab_nic_access(trans);
	value = iwl_read32(trans, reg);
	iwl_release_nic_access(trans);
	spin_unlock_irqrestore(&trans->reg_lock, flags);
150 151 152 153

	return value;
}

154
void iwl_write_direct32(struct iwl_trans *trans, u32 reg, u32 value)
155 156 157
{
	unsigned long flags;

158 159 160 161
	spin_lock_irqsave(&trans->reg_lock, flags);
	if (!iwl_grab_nic_access(trans)) {
		iwl_write32(trans, reg, value);
		iwl_release_nic_access(trans);
162
	}
163
	spin_unlock_irqrestore(&trans->reg_lock, flags);
164 165
}

166
int iwl_poll_direct_bit(struct iwl_trans *trans, u32 addr, u32 mask,
167 168 169 170 171
			int timeout)
{
	int t = 0;

	do {
172
		if ((iwl_read_direct32(trans, addr) & mask) == mask)
173 174 175 176 177 178 179 180
			return t;
		udelay(IWL_POLL_INTERVAL);
		t += IWL_POLL_INTERVAL;
	} while (t < timeout);

	return -ETIMEDOUT;
}

181
static inline u32 __iwl_read_prph(struct iwl_trans *trans, u32 reg)
182
{
183
	iwl_write32(trans, HBUS_TARG_PRPH_RADDR, reg | (3 << 24));
184
	rmb();
185
	return iwl_read32(trans, HBUS_TARG_PRPH_RDAT);
186 187
}

188
static inline void __iwl_write_prph(struct iwl_trans *trans, u32 addr, u32 val)
189
{
190
	iwl_write32(trans, HBUS_TARG_PRPH_WADDR,
191 192
		    ((addr & 0x0000FFFF) | (3 << 24)));
	wmb();
193
	iwl_write32(trans, HBUS_TARG_PRPH_WDAT, val);
194 195
}

196
u32 iwl_read_prph(struct iwl_trans *trans, u32 reg)
197 198 199 200
{
	unsigned long flags;
	u32 val;

201 202 203 204 205
	spin_lock_irqsave(&trans->reg_lock, flags);
	iwl_grab_nic_access(trans);
	val = __iwl_read_prph(trans, reg);
	iwl_release_nic_access(trans);
	spin_unlock_irqrestore(&trans->reg_lock, flags);
206 207 208
	return val;
}

209
void iwl_write_prph(struct iwl_trans *trans, u32 addr, u32 val)
210 211 212
{
	unsigned long flags;

213 214 215 216
	spin_lock_irqsave(&trans->reg_lock, flags);
	if (!iwl_grab_nic_access(trans)) {
		__iwl_write_prph(trans, addr, val);
		iwl_release_nic_access(trans);
217
	}
218
	spin_unlock_irqrestore(&trans->reg_lock, flags);
219 220
}

221
void iwl_set_bits_prph(struct iwl_trans *trans, u32 reg, u32 mask)
222 223 224
{
	unsigned long flags;

225 226 227 228 229
	spin_lock_irqsave(&trans->reg_lock, flags);
	iwl_grab_nic_access(trans);
	__iwl_write_prph(trans, reg, __iwl_read_prph(trans, reg) | mask);
	iwl_release_nic_access(trans);
	spin_unlock_irqrestore(&trans->reg_lock, flags);
230 231
}

232
void iwl_set_bits_mask_prph(struct iwl_trans *trans, u32 reg,
233 234 235 236
			    u32 bits, u32 mask)
{
	unsigned long flags;

237 238 239 240 241 242
	spin_lock_irqsave(&trans->reg_lock, flags);
	iwl_grab_nic_access(trans);
	__iwl_write_prph(trans, reg,
			 (__iwl_read_prph(trans, reg) & mask) | bits);
	iwl_release_nic_access(trans);
	spin_unlock_irqrestore(&trans->reg_lock, flags);
243 244
}

245
void iwl_clear_bits_prph(struct iwl_trans *trans, u32 reg, u32 mask)
246 247 248 249
{
	unsigned long flags;
	u32 val;

250 251 252 253 254 255
	spin_lock_irqsave(&trans->reg_lock, flags);
	iwl_grab_nic_access(trans);
	val = __iwl_read_prph(trans, reg);
	__iwl_write_prph(trans, reg, (val & ~mask));
	iwl_release_nic_access(trans);
	spin_unlock_irqrestore(&trans->reg_lock, flags);
256 257
}

258
void _iwl_read_targ_mem_words(struct iwl_trans *trans, u32 addr,
259
			      void *buf, int words)
260 261
{
	unsigned long flags;
262 263
	int offs;
	u32 *vals = buf;
264

265 266
	spin_lock_irqsave(&trans->reg_lock, flags);
	iwl_grab_nic_access(trans);
267

268
	iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
269
	rmb();
270 271

	for (offs = 0; offs < words; offs++)
272
		vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
273

274 275
	iwl_release_nic_access(trans);
	spin_unlock_irqrestore(&trans->reg_lock, flags);
276 277
}

278
u32 iwl_read_targ_mem(struct iwl_trans *trans, u32 addr)
279 280 281
{
	u32 value;

282
	_iwl_read_targ_mem_words(trans, addr, &value, 1);
283

284 285 286
	return value;
}

287
int _iwl_write_targ_mem_words(struct iwl_trans *trans, u32 addr,
288
				void *buf, int words)
289 290
{
	unsigned long flags;
291 292
	int offs, result = 0;
	u32 *vals = buf;
293

294 295 296
	spin_lock_irqsave(&trans->reg_lock, flags);
	if (!iwl_grab_nic_access(trans)) {
		iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
297
		wmb();
298 299

		for (offs = 0; offs < words; offs++)
300 301
			iwl_write32(trans, HBUS_TARG_MEM_WDAT, vals[offs]);
		iwl_release_nic_access(trans);
302 303
	} else
		result = -EBUSY;
304
	spin_unlock_irqrestore(&trans->reg_lock, flags);
305 306 307 308

	return result;
}

309
int iwl_write_targ_mem(struct iwl_trans *trans, u32 addr, u32 val)
310
{
311
	return _iwl_write_targ_mem_words(trans, addr, &val, 1);
312
}