iwl-io.c 8.0 KB
Newer Older
1 2
/******************************************************************************
 *
W
Wey-Yi Guy 已提交
3
 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Portions of this file are derived from the ipw3945 project.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
28 29
#include <linux/delay.h>
#include <linux/device.h>
30 31

#include "iwl-io.h"
32 33
#include"iwl-csr.h"
#include "iwl-debug.h"
34 35 36

#define IWL_POLL_INTERVAL 10	/* microseconds */

37
static inline void __iwl_set_bit(struct iwl_bus *bus, u32 reg, u32 mask)
38
{
39
	iwl_write32(bus, reg, iwl_read32(bus, reg) | mask);
40 41
}

42
static inline void __iwl_clear_bit(struct iwl_bus *bus, u32 reg, u32 mask)
43
{
44
	iwl_write32(bus, reg, iwl_read32(bus, reg) & ~mask);
45 46
}

47
void iwl_set_bit(struct iwl_bus *bus, u32 reg, u32 mask)
48 49 50
{
	unsigned long flags;

51 52 53
	spin_lock_irqsave(&bus->reg_lock, flags);
	__iwl_set_bit(bus, reg, mask);
	spin_unlock_irqrestore(&bus->reg_lock, flags);
54 55
}

56
void iwl_clear_bit(struct iwl_bus *bus, u32 reg, u32 mask)
57 58 59
{
	unsigned long flags;

60 61 62
	spin_lock_irqsave(&bus->reg_lock, flags);
	__iwl_clear_bit(bus, reg, mask);
	spin_unlock_irqrestore(&bus->reg_lock, flags);
63 64
}

65
int iwl_poll_bit(struct iwl_bus *bus, u32 addr,
66 67 68 69 70
		 u32 bits, u32 mask, int timeout)
{
	int t = 0;

	do {
71
		if ((iwl_read32(bus, addr) & mask) == (bits & mask))
72 73 74 75 76 77 78 79
			return t;
		udelay(IWL_POLL_INTERVAL);
		t += IWL_POLL_INTERVAL;
	} while (t < timeout);

	return -ETIMEDOUT;
}

80
int iwl_grab_nic_access_silent(struct iwl_bus *bus)
81 82 83
{
	int ret;

84
	lockdep_assert_held(&bus->reg_lock);
85 86

	/* this bit wakes up the NIC */
87
	__iwl_set_bit(bus, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107

	/*
	 * These bits say the device is running, and should keep running for
	 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
	 * but they do not indicate that embedded SRAM is restored yet;
	 * 3945 and 4965 have volatile SRAM, and must save/restore contents
	 * to/from host DRAM when sleeping/waking for power-saving.
	 * Each direction takes approximately 1/4 millisecond; with this
	 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
	 * series of register accesses are expected (e.g. reading Event Log),
	 * to keep device from sleeping.
	 *
	 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
	 * SRAM is okay/restored.  We don't check that here because this call
	 * is just for hardware register access; but GP1 MAC_SLEEP check is a
	 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
	 *
	 * 5000 series and later (including 1000 series) have non-volatile SRAM,
	 * and do not save/restore SRAM when power cycling.
	 */
108
	ret = iwl_poll_bit(bus, CSR_GP_CNTRL,
109 110 111 112
			   CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
			   (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
			    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
	if (ret < 0) {
113
		iwl_write32(bus, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
114 115 116 117 118 119
		return -EIO;
	}

	return 0;
}

120
int iwl_grab_nic_access(struct iwl_bus *bus)
121
{
122
	int ret = iwl_grab_nic_access_silent(bus);
123
	if (ret) {
124 125
		u32 val = iwl_read32(bus, CSR_GP_CNTRL);
		IWL_ERR(bus,
126 127 128 129 130 131
			"MAC is in deep sleep!. CSR_GP_CNTRL = 0x%08X\n", val);
	}

	return ret;
}

132
void iwl_release_nic_access(struct iwl_bus *bus)
133
{
134 135
	lockdep_assert_held(&bus->reg_lock);
	__iwl_clear_bit(bus, CSR_GP_CNTRL,
136 137 138
			CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
}

139
u32 iwl_read_direct32(struct iwl_bus *bus, u32 reg)
140 141 142 143
{
	u32 value;
	unsigned long flags;

144 145
	spin_lock_irqsave(&bus->reg_lock, flags);
	iwl_grab_nic_access(bus);
W
Wey-Yi Guy 已提交
146
	value = iwl_read32(bus, reg);
147 148
	iwl_release_nic_access(bus);
	spin_unlock_irqrestore(&bus->reg_lock, flags);
149 150 151 152

	return value;
}

153
void iwl_write_direct32(struct iwl_bus *bus, u32 reg, u32 value)
154 155 156
{
	unsigned long flags;

157 158 159 160
	spin_lock_irqsave(&bus->reg_lock, flags);
	if (!iwl_grab_nic_access(bus)) {
		iwl_write32(bus, reg, value);
		iwl_release_nic_access(bus);
161
	}
162
	spin_unlock_irqrestore(&bus->reg_lock, flags);
163 164
}

165
int iwl_poll_direct_bit(struct iwl_bus *bus, u32 addr, u32 mask,
166 167 168 169 170
			int timeout)
{
	int t = 0;

	do {
171
		if ((iwl_read_direct32(bus, addr) & mask) == mask)
172 173 174 175 176 177 178 179
			return t;
		udelay(IWL_POLL_INTERVAL);
		t += IWL_POLL_INTERVAL;
	} while (t < timeout);

	return -ETIMEDOUT;
}

180
static inline u32 __iwl_read_prph(struct iwl_bus *bus, u32 reg)
181
{
182
	iwl_write32(bus, HBUS_TARG_PRPH_RADDR, reg | (3 << 24));
183
	rmb();
184
	return iwl_read32(bus, HBUS_TARG_PRPH_RDAT);
185 186
}

187
static inline void __iwl_write_prph(struct iwl_bus *bus, u32 addr, u32 val)
188
{
189
	iwl_write32(bus, HBUS_TARG_PRPH_WADDR,
190 191
		    ((addr & 0x0000FFFF) | (3 << 24)));
	wmb();
192
	iwl_write32(bus, HBUS_TARG_PRPH_WDAT, val);
193 194
}

195
u32 iwl_read_prph(struct iwl_bus *bus, u32 reg)
196 197 198 199
{
	unsigned long flags;
	u32 val;

200 201 202 203 204
	spin_lock_irqsave(&bus->reg_lock, flags);
	iwl_grab_nic_access(bus);
	val = __iwl_read_prph(bus, reg);
	iwl_release_nic_access(bus);
	spin_unlock_irqrestore(&bus->reg_lock, flags);
205 206 207
	return val;
}

208
void iwl_write_prph(struct iwl_bus *bus, u32 addr, u32 val)
209 210 211
{
	unsigned long flags;

212 213 214 215
	spin_lock_irqsave(&bus->reg_lock, flags);
	if (!iwl_grab_nic_access(bus)) {
		__iwl_write_prph(bus, addr, val);
		iwl_release_nic_access(bus);
216
	}
217
	spin_unlock_irqrestore(&bus->reg_lock, flags);
218 219
}

220
void iwl_set_bits_prph(struct iwl_bus *bus, u32 reg, u32 mask)
221 222 223
{
	unsigned long flags;

224 225 226 227 228
	spin_lock_irqsave(&bus->reg_lock, flags);
	iwl_grab_nic_access(bus);
	__iwl_write_prph(bus, reg, __iwl_read_prph(bus, reg) | mask);
	iwl_release_nic_access(bus);
	spin_unlock_irqrestore(&bus->reg_lock, flags);
229 230
}

231
void iwl_set_bits_mask_prph(struct iwl_bus *bus, u32 reg,
232 233 234 235
			    u32 bits, u32 mask)
{
	unsigned long flags;

236 237 238 239 240 241
	spin_lock_irqsave(&bus->reg_lock, flags);
	iwl_grab_nic_access(bus);
	__iwl_write_prph(bus, reg,
			 (__iwl_read_prph(bus, reg) & mask) | bits);
	iwl_release_nic_access(bus);
	spin_unlock_irqrestore(&bus->reg_lock, flags);
242 243
}

244
void iwl_clear_bits_prph(struct iwl_bus *bus, u32 reg, u32 mask)
245 246 247 248
{
	unsigned long flags;
	u32 val;

249 250 251 252 253 254
	spin_lock_irqsave(&bus->reg_lock, flags);
	iwl_grab_nic_access(bus);
	val = __iwl_read_prph(bus, reg);
	__iwl_write_prph(bus, reg, (val & ~mask));
	iwl_release_nic_access(bus);
	spin_unlock_irqrestore(&bus->reg_lock, flags);
255 256
}

257
void _iwl_read_targ_mem_words(struct iwl_bus *bus, u32 addr,
258
			      void *buf, int words)
259 260
{
	unsigned long flags;
261 262
	int offs;
	u32 *vals = buf;
263

264 265
	spin_lock_irqsave(&bus->reg_lock, flags);
	iwl_grab_nic_access(bus);
266

267
	iwl_write32(bus, HBUS_TARG_MEM_RADDR, addr);
268
	rmb();
269 270

	for (offs = 0; offs < words; offs++)
271
		vals[offs] = iwl_read32(bus, HBUS_TARG_MEM_RDAT);
272

273 274
	iwl_release_nic_access(bus);
	spin_unlock_irqrestore(&bus->reg_lock, flags);
275 276
}

277
u32 iwl_read_targ_mem(struct iwl_bus *bus, u32 addr)
278 279 280
{
	u32 value;

281
	_iwl_read_targ_mem_words(bus, addr, &value, 1);
282

283 284 285
	return value;
}

286 287
int _iwl_write_targ_mem_words(struct iwl_bus *bus, u32 addr,
				void *buf, int words)
288 289
{
	unsigned long flags;
290 291
	int offs, result = 0;
	u32 *vals = buf;
292

293 294 295
	spin_lock_irqsave(&bus->reg_lock, flags);
	if (!iwl_grab_nic_access(bus)) {
		iwl_write32(bus, HBUS_TARG_MEM_WADDR, addr);
296
		wmb();
297 298 299

		for (offs = 0; offs < words; offs++)
			iwl_write32(bus, HBUS_TARG_MEM_WDAT, vals[offs]);
300
		iwl_release_nic_access(bus);
301 302
	} else
		result = -EBUSY;
303
	spin_unlock_irqrestore(&bus->reg_lock, flags);
304 305 306 307 308 309 310

	return result;
}

int iwl_write_targ_mem(struct iwl_bus *bus, u32 addr, u32 val)
{
	return _iwl_write_targ_mem_words(bus, addr, &val, 1);
311
}