nv50_display.c 68.3 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_plane_helper.h>
30
#include <drm/drm_dp_helper.h>
31

32 33
#include <nvif/class.h>

34 35 36
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
37 38 39
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
40
#include "nouveau_fence.h"
41
#include "nv50_display.h"
42

43 44
#define EVO_DMA_NR 9

45
#define EVO_MASTER  (0x00)
46
#define EVO_FLIP(c) (0x01 + (c))
47 48
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
49 50
#define EVO_CURS(c) (0x0d + (c))

51 52
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
53 54 55
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
56

57 58 59 60
/******************************************************************************
 * EVO channel
 *****************************************************************************/

61
struct nv50_chan {
62
	struct nvif_object user;
63 64 65
};

static int
66
nv50_chan_create(struct nvif_object *disp, const u32 *oclass, u8 head,
67
		 void *data, u32 size, struct nv50_chan *chan)
68
{
69 70 71 72
	while (oclass[0]) {
		int ret = nvif_object_init(disp, NULL, (oclass[0] << 16) | head,
					   oclass[0], data, size,
					  &chan->user);
73 74
		if (oclass++, ret == 0) {
			nvif_object_map(&chan->user);
75
			return ret;
76
		}
77 78
	}
	return -ENOSYS;
79 80 81
}

static void
82
nv50_chan_destroy(struct nv50_chan *chan)
83
{
84
	nvif_object_fini(&chan->user);
85 86 87 88 89 90
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

91 92
struct nv50_pioc {
	struct nv50_chan base;
93 94 95
};

static void
96
nv50_pioc_destroy(struct nv50_pioc *pioc)
97
{
98
	nv50_chan_destroy(&pioc->base);
99 100 101
}

static int
102
nv50_pioc_create(struct nvif_object *disp, const u32 *oclass, u8 head,
103
		 void *data, u32 size, struct nv50_pioc *pioc)
104
{
105 106 107 108 109 110 111 112 113 114 115 116 117 118
	return nv50_chan_create(disp, oclass, head, data, size, &pioc->base);
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
nv50_curs_create(struct nvif_object *disp, int head, struct nv50_curs *curs)
{
119
	struct nv50_disp_cursor_v0 args = {
120 121 122
		.head = head,
	};
	static const u32 oclass[] = {
123 124 125 126 127
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &curs->base);
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
nv50_oimm_create(struct nvif_object *disp, int head, struct nv50_oimm *oimm)
{
146
	struct nv50_disp_cursor_v0 args = {
147 148 149
		.head = head,
	};
	static const u32 oclass[] = {
150 151 152 153 154
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
155 156 157 158 159
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &oimm->base);
160 161 162 163 164 165
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

166 167
struct nv50_dmac {
	struct nv50_chan base;
168 169
	dma_addr_t handle;
	u32 *ptr;
170

171 172 173
	struct nvif_object sync;
	struct nvif_object vram;

174 175 176 177
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
178 179 180
};

static void
181
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
182
{
183 184 185 186 187
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

188
	if (dmac->ptr) {
189
		struct pci_dev *pdev = nvkm_device(nvif_device(disp))->pdev;
190 191 192 193
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}
}

194
static int
195
nv50_dmac_create(struct nvif_object *disp, const u32 *oclass, u8 head,
196
		 void *data, u32 size, u64 syncbuf,
197
		 struct nv50_dmac *dmac)
198
{
199
	struct nvif_device *device = nvif_device(disp);
200
	struct nv50_disp_core_channel_dma_v0 *args = data;
201
	struct nvif_object pushbuf;
202 203
	int ret;

204 205
	mutex_init(&dmac->lock);

206
	dmac->ptr = pci_alloc_consistent(nvkm_device(device)->pdev,
207
					 PAGE_SIZE, &dmac->handle);
208 209 210
	if (!dmac->ptr)
		return -ENOMEM;

211
	ret = nvif_object_init(nvif_object(device), NULL,
212
			       args->pushbuf, NV_DMA_FROM_MEMORY,
213 214 215
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
216 217
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
218
			       }, sizeof(struct nv_dma_v0), &pushbuf);
219
	if (ret)
220
		return ret;
221

222
	ret = nv50_chan_create(disp, oclass, head, data, size, &dmac->base);
223
	nvif_object_fini(&pushbuf);
224 225 226
	if (ret)
		return ret;

227
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000000,
228 229 230 231
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
232 233
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
234
			       }, sizeof(struct nv_dma_v0),
235
			       &dmac->sync);
236 237 238
	if (ret)
		return ret;

239
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000001,
240 241 242 243
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
244
					.start = 0,
245
					.limit = device->info.ram_user - 1,
246
			       }, sizeof(struct nv_dma_v0),
247
			       &dmac->vram);
248
	if (ret)
249 250
		return ret;

251 252 253
	return ret;
}

254 255 256 257
/******************************************************************************
 * Core
 *****************************************************************************/

258 259
struct nv50_mast {
	struct nv50_dmac base;
260 261
};

262 263 264
static int
nv50_core_create(struct nvif_object *disp, u64 syncbuf, struct nv50_mast *core)
{
265 266
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
267 268
	};
	static const u32 oclass[] = {
269 270 271 272 273 274 275 276 277
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
278 279 280 281 282 283 284 285 286 287
		0
	};

	return nv50_dmac_create(disp, oclass, 0, &args, sizeof(args), syncbuf,
			       &core->base);
}

/******************************************************************************
 * Base
 *****************************************************************************/
288

289 290
struct nv50_sync {
	struct nv50_dmac base;
291 292
	u32 addr;
	u32 data;
293 294
};

295 296 297 298
static int
nv50_base_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_sync *base)
{
299 300
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
301 302 303
		.head = head,
	};
	static const u32 oclass[] = {
304 305 306 307 308 309 310
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
311 312 313 314 315 316 317 318 319 320 321
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

322 323
struct nv50_ovly {
	struct nv50_dmac base;
324
};
325

326 327 328 329
static int
nv50_ovly_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_ovly *ovly)
{
330 331
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
332 333 334
		.head = head,
	};
	static const u32 oclass[] = {
335 336 337 338 339 340
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
341 342 343 344 345 346
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &ovly->base);
}
347

348
struct nv50_head {
349
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
350
	struct nouveau_bo *image;
351 352 353 354
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
355 356
};

357 358 359 360 361 362
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
363 364 365 366 367 368 369
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
370

371
struct nv50_disp {
372
	struct nvif_object *disp;
373
	struct nv50_mast mast;
374

375
	struct list_head fbdma;
376 377

	struct nouveau_bo *sync;
378 379
};

380 381
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
382
{
383
	return nouveau_display(dev)->priv;
384 385
}

386
#define nv50_mast(d) (&nv50_disp(d)->mast)
387

388
static struct drm_crtc *
389
nv50_display_crtc_get(struct drm_encoder *encoder)
390 391 392 393 394 395 396
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
397
static u32 *
398
evo_wait(void *evoc, int nr)
399
{
400
	struct nv50_dmac *dmac = evoc;
401
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
402

403
	mutex_lock(&dmac->lock);
404
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
405
		dmac->ptr[put] = 0x20000000;
406

407 408
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
		if (!nvkm_wait(&dmac->base.user, 0x0004, ~0, 0x00000000)) {
409
			mutex_unlock(&dmac->lock);
410
			nv_error(nvkm_object(&dmac->base.user), "channel stalled\n");
411 412 413 414 415 416
			return NULL;
		}

		put = 0;
	}

417
	return dmac->ptr + put;
418 419 420
}

static void
421
evo_kick(u32 *push, void *evoc)
422
{
423
	struct nv50_dmac *dmac = evoc;
424
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
425
	mutex_unlock(&dmac->lock);
426 427 428 429 430
}

#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)

431 432 433
static bool
evo_sync_wait(void *data)
{
434 435 436 437
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
438 439 440
}

static int
441
evo_sync(struct drm_device *dev)
442
{
443
	struct nvif_device *device = &nouveau_drm(dev)->device;
444 445
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
446
	u32 *push = evo_wait(mast, 8);
447
	if (push) {
448
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
449
		evo_mthd(push, 0x0084, 1);
450
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
451 452 453
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
454
		evo_kick(push, mast);
455
		if (nv_wait_cb(nvkm_device(device), evo_sync_wait, disp->sync))
456 457 458 459 460 461 462
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
463
 * Page flipping channel
464 465
 *****************************************************************************/
struct nouveau_bo *
466
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
467
{
468
	return nv50_disp(dev)->sync;
469 470
}

471 472 473 474 475 476 477 478 479 480
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
481
					      flip->chan->data)
482 483 484 485 486
		return true;
	usleep_range(1, 2);
	return false;
}

487
void
488
nv50_display_flip_stop(struct drm_crtc *crtc)
489
{
490
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
491 492 493 494
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
495 496
	u32 *push;

497
	push = evo_wait(flip.chan, 8);
498 499 500 501 502 503 504 505 506
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
507
		evo_kick(push, flip.chan);
508
	}
509

510
	nv_wait_cb(nvkm_device(device), nv50_display_flip_wait, &flip);
511 512 513
}

int
514
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
515 516 517 518
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
519
	struct nv50_head *head = nv50_head(crtc);
520
	struct nv50_sync *sync = nv50_sync(crtc);
521
	u32 *push;
B
Ben Skeggs 已提交
522
	int ret;
523 524 525 526

	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
527 528
	if (chan == NULL)
		evo_sync(crtc->dev);
529

530
	push = evo_wait(sync, 128);
531 532 533
	if (unlikely(push == NULL))
		return -EBUSY;

534
	if (chan && chan->object->oclass < G82_CHANNEL_GPFIFO) {
535 536 537 538 539
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
540
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
541 542 543 544 545 546 547
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
548
	if (chan && chan->object->oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
549
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
550 551 552 553 554
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
555
		OUT_RING  (chan, chan->vram.handle);
556 557 558 559 560 561 562 563 564 565 566 567
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
568
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
586

587 588 589
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
590 591 592 593 594 595 596 597 598 599 600 601 602
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
603 604 605
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
606
	evo_data(push, sync->base.sync.handle);
607 608 609 610
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
611
	evo_data(push, nv_fb->r_handle);
612 613 614
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
615
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
616 617 618 619 620 621 622 623 624 625 626 627 628 629
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
630 631
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
632
	evo_kick(push, sync);
B
Ben Skeggs 已提交
633 634

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
635 636 637
	return 0;
}

638 639 640 641
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
642
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
643
{
644
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
645 646 647
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
648

649
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
650 651
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
652
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
653 654 655 656 657 658 659 660 661 662
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
663 664
	}

665
	push = evo_wait(mast, 4);
666
	if (push) {
667
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
668 669 670
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
671
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
672 673 674 675 676 677 678
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

679 680 681 682
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
683
		evo_kick(push, mast);
684 685 686 687 688 689
	}

	return 0;
}

static int
690
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
691
{
692
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
693
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
694
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
695
	struct nouveau_connector *nv_connector;
696 697
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
698

699 700 701
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
702
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
	if (nv_connector && nv_connector->native_mode)
		mode = nv_connector->scaling_mode;

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
754
		}
755 756 757
		break;
	default:
		break;
B
Ben Skeggs 已提交
758
	}
759

760
	push = evo_wait(mast, 8);
761
	if (push) {
762
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

784
		if (update) {
785
			nv50_display_flip_stop(crtc);
786 787
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
788 789 790 791 792 793
		}
	}

	return 0;
}

794
static int
795
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
796
{
797
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
798 799 800 801 802 803 804 805 806
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
807
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

825
static int
826
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
827 828 829
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
830
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
831 832
	u32 *push;

833
	push = evo_wait(mast, 16);
834
	if (push) {
835
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
836 837 838 839 840 841 842 843
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
844
			if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
845
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
846
				evo_data(push, nvfb->r_handle);
847 848 849 850 851 852 853 854
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
855
			evo_data(push, nvfb->r_handle);
856 857 858 859
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

860 861 862 863
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
864
		evo_kick(push, mast);
865 866
	}

867
	nv_crtc->fb.handle = nvfb->r_handle;
868 869 870 871
	return 0;
}

static void
872
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
873
{
874
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
875
	u32 *push = evo_wait(mast, 16);
876
	if (push) {
877
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
878 879 880 881
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
		} else
882
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
883 884 885 886
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
887
			evo_data(push, mast->base.vram.handle);
888
		} else {
889 890 891 892
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
893
			evo_data(push, mast->base.vram.handle);
894 895 896 897 898 899
		}
		evo_kick(push, mast);
	}
}

static void
900
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
901
{
902
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
903 904
	u32 *push = evo_wait(mast, 16);
	if (push) {
905
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
906 907 908
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
909
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
910 911 912 913
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
914 915 916 917 918 919
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
920 921 922
		evo_kick(push, mast);
	}
}
923

924
static void
925
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
926
{
927
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
928 929

	if (show)
930
		nv50_crtc_cursor_show(nv_crtc);
931
	else
932
		nv50_crtc_cursor_hide(nv_crtc);
933 934 935 936

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
937 938
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
939
			evo_kick(push, mast);
940 941 942 943 944
		}
	}
}

static void
945
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
946 947 948 949
{
}

static void
950
nv50_crtc_prepare(struct drm_crtc *crtc)
951 952
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
953
	struct nv50_mast *mast = nv50_mast(crtc->dev);
954 955
	u32 *push;

956
	nv50_display_flip_stop(crtc);
957

958
	push = evo_wait(mast, 6);
959
	if (push) {
960
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
961 962 963 964 965
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
966
		if (nv50_vers(mast) <  GF110_DISP_CORE_CHANNEL_DMA) {
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
983 984
	}

985
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
986 987 988
}

static void
989
nv50_crtc_commit(struct drm_crtc *crtc)
990 991
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
992
	struct nv50_mast *mast = nv50_mast(crtc->dev);
993 994
	u32 *push;

995
	push = evo_wait(mast, 32);
996
	if (push) {
997
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
998
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
999
			evo_data(push, nv_crtc->fb.handle);
1000 1001 1002 1003
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1004
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1005
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1006
			evo_data(push, nv_crtc->fb.handle);
1007 1008 1009 1010
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1011
			evo_data(push, mast->base.vram.handle);
1012 1013
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1014
			evo_data(push, nv_crtc->fb.handle);
1015 1016 1017 1018 1019 1020
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1021
			evo_data(push, mast->base.vram.handle);
1022 1023 1024 1025 1026
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1027 1028
	}

1029
	nv50_crtc_cursor_show_hide(nv_crtc, nv_crtc->cursor.visible, true);
1030
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1031 1032 1033
}

static bool
1034
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1035 1036
		     struct drm_display_mode *adjusted_mode)
{
1037
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1038 1039 1040 1041
	return true;
}

static int
1042
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1043
{
1044
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1045
	struct nv50_head *head = nv50_head(crtc);
1046 1047 1048
	int ret;

	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM);
B
Ben Skeggs 已提交
1049 1050 1051 1052
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1053 1054
	}

B
Ben Skeggs 已提交
1055
	return ret;
1056 1057 1058
}

static int
1059
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1060 1061 1062
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1063
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1064 1065
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1066 1067 1068 1069
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
1070
	u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
1071
	u32 *push;
1072 1073
	int ret;

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
1087 1088 1089 1090 1091
	/* XXX: Safe underestimate, even "0" works */
	vblankus = (vactive - mode->vdisplay - 2) * hactive;
	vblankus *= 1000;
	vblankus /= mode->clock;

1092 1093 1094 1095 1096 1097
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1098
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1099 1100 1101
	if (ret)
		return ret;

1102
	push = evo_wait(mast, 64);
1103
	if (push) {
1104
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1105 1106 1107
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
1108
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 8);
1109 1110 1111 1112 1113 1114
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
1115
			evo_data(push, vblankus);
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1140 1141 1142
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1143 1144 1145
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1146
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1147 1148 1149 1150
	return 0;
}

static int
1151
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1152 1153
			struct drm_framebuffer *old_fb)
{
1154
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1155 1156 1157
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1158
	if (!crtc->primary->fb) {
1159
		NV_DEBUG(drm, "No FB bound\n");
1160 1161 1162
		return 0;
	}

1163
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1164 1165 1166
	if (ret)
		return ret;

1167
	nv50_display_flip_stop(crtc);
1168 1169
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1170 1171 1172 1173
	return 0;
}

static int
1174
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1175 1176 1177 1178
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1179 1180
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1181 1182 1183 1184
	return 0;
}

static void
1185
nv50_crtc_lut_load(struct drm_crtc *crtc)
1186
{
1187
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1188 1189 1190 1191 1192
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1193 1194 1195 1196
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1197
		if (disp->disp->oclass < GF110_DISP) {
1198 1199 1200 1201 1202 1203 1204 1205
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1206 1207 1208
	}
}

B
Ben Skeggs 已提交
1209 1210 1211 1212
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1213
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1214 1215 1216 1217 1218
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1219
static int
1220
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	struct drm_gem_object *gem;
	struct nouveau_bo *nvbo;
	bool visible = (handle != 0);
	int i, ret = 0;

	if (visible) {
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

		ret = nouveau_bo_map(nvbo);
		if (ret == 0) {
			for (i = 0; i < 64 * 64; i++) {
				u32 v = nouveau_bo_rd32(nvbo, i);
				nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, v);
			}
			nouveau_bo_unmap(nvbo);
		}

		drm_gem_object_unreference_unlocked(gem);
	}

	if (visible != nv_crtc->cursor.visible) {
1252
		nv50_crtc_cursor_show_hide(nv_crtc, visible, true);
1253 1254 1255 1256 1257 1258 1259
		nv_crtc->cursor.visible = visible;
	}

	return ret;
}

static int
1260
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1261
{
1262 1263
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1264 1265
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1266 1267 1268 1269
	return 0;
}

static void
1270
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1271 1272 1273
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1274
	u32 end = min_t(u32, start + size, 256);
1275 1276 1277 1278 1279 1280 1281 1282
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1283
	nv50_crtc_lut_load(crtc);
1284 1285 1286
}

static void
1287
nv50_crtc_destroy(struct drm_crtc *crtc)
1288 1289
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1290 1291
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1292
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1293

1294 1295 1296 1297 1298 1299 1300 1301
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1302 1303 1304 1305 1306 1307 1308 1309

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1310
	nouveau_bo_unmap(nv_crtc->cursor.nvbo);
1311 1312
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1313
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1314

1315
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1316 1317
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1318
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1319

1320 1321 1322 1323
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1324 1325 1326 1327 1328 1329 1330 1331 1332
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1333
	.disable = nv50_crtc_disable,
1334 1335
};

1336 1337 1338 1339
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1340
	.set_config = nouveau_crtc_set_config,
1341
	.destroy = nv50_crtc_destroy,
1342
	.page_flip = nouveau_crtc_page_flip,
1343 1344
};

1345
static void
1346
nv50_cursor_set_pos(struct nouveau_crtc *nv_crtc, int x, int y)
1347 1348 1349 1350
{
}

static void
1351
nv50_cursor_set_offset(struct nouveau_crtc *nv_crtc, uint32_t offset)
1352 1353 1354
{
}

1355
static int
1356
nv50_crtc_create(struct drm_device *dev, int index)
1357
{
1358 1359
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1360 1361 1362
	struct drm_crtc *crtc;
	int ret, i;

1363 1364
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1365 1366
		return -ENOMEM;

1367
	head->base.index = index;
1368 1369 1370
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1371 1372
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1373 1374
	head->base.cursor.set_offset = nv50_cursor_set_offset;
	head->base.cursor.set_pos = nv50_cursor_set_pos;
1375
	for (i = 0; i < 256; i++) {
1376 1377 1378
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1379 1380
	}

1381
	crtc = &head->base.base;
1382 1383
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1384 1385
	drm_mode_crtc_set_gamma_size(crtc, 256);

1386
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
1387
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
1388 1389
	if (!ret) {
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM);
1390
		if (!ret) {
1391
			ret = nouveau_bo_map(head->base.lut.nvbo);
1392 1393 1394
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1395 1396 1397 1398 1399 1400 1401
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

1402
	nv50_crtc_lut_load(crtc);
1403 1404

	/* allocate cursor resources */
1405
	ret = nv50_curs_create(disp->disp, index, &head->curs);
1406 1407 1408
	if (ret)
		goto out;

1409
	ret = nouveau_bo_new(dev, 64 * 64 * 4, 0x100, TTM_PL_FLAG_VRAM,
1410
			     0, 0x0000, NULL, NULL, &head->base.cursor.nvbo);
1411
	if (!ret) {
1412
		ret = nouveau_bo_pin(head->base.cursor.nvbo, TTM_PL_FLAG_VRAM);
1413
		if (!ret) {
1414
			ret = nouveau_bo_map(head->base.cursor.nvbo);
1415 1416 1417
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1418
		if (ret)
1419
			nouveau_bo_ref(NULL, &head->base.cursor.nvbo);
1420 1421 1422 1423 1424
	}

	if (ret)
		goto out;

1425
	/* allocate page flip / sync resources */
1426 1427
	ret = nv50_base_create(disp->disp, index, disp->sync->bo.offset,
			      &head->sync);
1428 1429 1430
	if (ret)
		goto out;

1431 1432
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1433

1434
	/* allocate overlay resources */
1435
	ret = nv50_oimm_create(disp->disp, index, &head->oimm);
1436 1437 1438
	if (ret)
		goto out;

1439 1440
	ret = nv50_ovly_create(disp->disp, index, disp->sync->bo.offset,
			      &head->ovly);
1441 1442
	if (ret)
		goto out;
1443 1444 1445

out:
	if (ret)
1446
		nv50_crtc_destroy(crtc);
1447 1448 1449
	return ret;
}

1450 1451 1452
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1453
static void
1454
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1455 1456
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1457
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1473

1474
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1475 1476 1477
}

static bool
1478
nv50_dac_mode_fixup(struct drm_encoder *encoder,
1479
		    const struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

static void
1498
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1499 1500 1501 1502
{
}

static void
1503
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1504 1505
		  struct drm_display_mode *adjusted_mode)
{
1506
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1507 1508
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1509
	u32 *push;
B
Ben Skeggs 已提交
1510

1511
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1512

1513
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1514
	if (push) {
1515
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1546 1547 1548 1549 1550 1551
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1552
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1553 1554
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1555
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1556
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1557 1558 1559
	u32 *push;

	if (nv_encoder->crtc) {
1560
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1561

1562
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1563
		if (push) {
1564
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1565 1566 1567 1568 1569 1570 1571
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1572 1573
		}
	}
1574 1575

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1576 1577
}

1578
static enum drm_connector_status
1579
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1580
{
1581
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1582
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1597

1598 1599
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1600
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1601

1602
	return connector_status_connected;
1603 1604
}

B
Ben Skeggs 已提交
1605
static void
1606
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1607 1608 1609 1610 1611
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1612 1613 1614 1615 1616 1617 1618 1619 1620
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
	.mode_fixup = nv50_dac_mode_fixup,
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1621 1622
};

1623 1624
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1625 1626 1627
};

static int
1628
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1629
{
1630
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1631
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
B
Ben Skeggs 已提交
1632 1633
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1634
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1635 1636 1637 1638 1639 1640

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1641
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
B
Ben Skeggs 已提交
1642 1643 1644 1645

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1646
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1647
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1648 1649 1650 1651

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1652

1653 1654 1655 1656
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1657
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1658 1659
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
1660
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1661
	struct nouveau_connector *nv_connector;
1662
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1663 1664 1665 1666 1667
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
1668 1669
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
1670 1671 1672
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1673 1674
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
1675
	};
1676 1677 1678 1679 1680 1681

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1682
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1683

1684 1685
	nvif_mthd(disp->disp, 0, &args,
		  sizeof(args.base) + drm_eld_size(args.data));
1686 1687 1688
}

static void
B
Ben Skeggs 已提交
1689
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1690 1691
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1692
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1693 1694 1695 1696 1697 1698 1699
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1700 1701
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
1702
	};
1703

1704
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1705 1706 1707 1708 1709 1710
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1711
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1712
{
1713 1714
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1715
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1729 1730 1731 1732 1733 1734 1735
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1736
	max_ac_packet -= args.pwr.rekey;
1737
	max_ac_packet -= 18; /* constant from tegra */
1738
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1739

1740
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1741
	nv50_audio_mode_set(encoder, mode);
1742 1743 1744
}

static void
1745
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1746
{
1747
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1748
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1759

1760
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1761 1762
}

1763 1764 1765
/******************************************************************************
 * SOR
 *****************************************************************************/
1766
static void
1767
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1768 1769
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1803
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1804 1805 1806 1807 1808 1809
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1810
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1811 1812
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1813
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
1814
	} else {
1815
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1816
	}
1817 1818 1819
}

static bool
1820
nv50_sor_mode_fixup(struct drm_encoder *encoder,
1821
		    const struct drm_display_mode *mode,
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

1839
static void
1840
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1841
{
1842 1843 1844
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
1845
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1846 1847 1848 1849 1850
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1851
		}
1852
		evo_kick(push, mast);
1853
	}
1854 1855 1856 1857 1858 1859 1860
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1861 1862 1863

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1864 1865 1866 1867

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
1868
		nv50_audio_disconnect(encoder, nv_crtc);
1869 1870
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1871 1872
}

1873
static void
1874
nv50_sor_commit(struct drm_encoder *encoder)
1875 1876 1877 1878
{
}

static void
1879
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1880
		  struct drm_display_mode *mode)
1881
{
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1893 1894
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1895
	struct drm_device *dev = encoder->dev;
1896
	struct nouveau_drm *drm = nouveau_drm(dev);
1897
	struct nouveau_connector *nv_connector;
1898
	struct nvbios *bios = &drm->vbios;
1899
	u32 mask, ctrl;
1900 1901 1902
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1903

1904
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1905 1906
	nv_encoder->crtc = encoder->crtc;

1907
	switch (nv_encoder->dcb->type) {
1908
	case DCB_OUTPUT_TMDS:
1909 1910
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1911
				proto = 0x1;
1912
			else
1913
				proto = 0x5;
1914
		} else {
1915
			proto = 0x2;
1916 1917
		}

1918
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1919
		break;
1920
	case DCB_OUTPUT_LVDS:
1921 1922
		proto = 0x0;

1923 1924
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1925
				lvds.lvds.script |= 0x0100;
1926
			if (bios->fp.if_is_24bit)
1927
				lvds.lvds.script |= 0x0200;
1928
		} else {
1929
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1930
				if (((u8 *)nv_connector->edid)[121] == 2)
1931
					lvds.lvds.script |= 0x0100;
1932 1933
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1934
				lvds.lvds.script |= 0x0100;
1935
			}
1936

1937
			if (lvds.lvds.script & 0x0100) {
1938
				if (bios->fp.strapless_is_24bit & 2)
1939
					lvds.lvds.script |= 0x0200;
1940 1941
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1942
					lvds.lvds.script |= 0x0200;
1943 1944 1945
			}

			if (nv_connector->base.display_info.bpc == 8)
1946
				lvds.lvds.script |= 0x0200;
1947
		}
1948

1949
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
1950
		break;
1951
	case DCB_OUTPUT_DP:
1952
		if (nv_connector->base.display_info.bpc == 6) {
1953
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1954
			depth = 0x2;
1955 1956
		} else
		if (nv_connector->base.display_info.bpc == 8) {
1957
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1958
			depth = 0x5;
1959 1960 1961
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
1962
		}
1963 1964

		if (nv_encoder->dcb->sorconf.link & 1)
1965
			proto = 0x8;
1966
		else
1967
			proto = 0x9;
1968
		nv50_audio_mode_set(encoder, mode);
1969
		break;
1970 1971 1972 1973
	default:
		BUG_ON(1);
		break;
	}
1974

1975
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
1976

1977
	if (nv50_vers(mast) >= GF110_DISP) {
1978 1979
		u32 *push = evo_wait(mast, 3);
		if (push) {
1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
1994
			evo_kick(push, mast);
1995 1996
		}

1997 1998 1999 2000 2001 2002 2003 2004 2005
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
2006 2007
	}

2008
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2009 2010 2011
}

static void
2012
nv50_sor_destroy(struct drm_encoder *encoder)
2013 2014 2015 2016 2017
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2018 2019 2020
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
	.mode_fixup = nv50_sor_mode_fixup,
2021
	.prepare = nv50_sor_disconnect,
2022 2023 2024 2025
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2026 2027
};

2028 2029
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2030 2031 2032
};

static int
2033
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2034
{
2035
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2036
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2037 2038
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2049 2050 2051 2052 2053 2054

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
2055
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
2056 2057 2058 2059 2060
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2061
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
2062
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2063 2064 2065 2066

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2067

2068 2069 2070 2071 2072 2073 2074 2075 2076
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2152
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2181
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2217
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
	struct nouveau_i2c_port *ddc = NULL;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2253 2254 2255 2256
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2257
static void
2258
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2259
{
2260 2261 2262 2263
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2274 2275 2276 2277 2278 2279 2280 2281
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
			struct gf110_dma_v0 gf110;
		};
	} args = {};
2282 2283
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2284
	u32 size = sizeof(args.base);
2285 2286 2287
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2288
		if (fbdma->core.handle == name)
2289 2290 2291 2292 2293 2294 2295 2296
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2297 2298 2299 2300
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2301

2302
	if (drm->device.info.chipset < 0x80) {
2303 2304
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2305
	} else
2306
	if (drm->device.info.chipset < 0xc0) {
2307 2308 2309
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2310
	} else
2311
	if (drm->device.info.chipset < 0xd0) {
2312 2313
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2314
	} else {
2315 2316 2317
		args.gf110.page = GF110_DMA_V0_PAGE_LP;
		args.gf110.kind = kind;
		size += sizeof(args.gf110);
2318 2319 2320
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2321 2322
		struct nv50_head *head = nv50_head(crtc);
		int ret = nvif_object_init(&head->sync.base.base.user, NULL,
2323
					    name, NV_DMA_IN_MEMORY, &args, size,
2324
					   &fbdma->base[head->base.index]);
2325
		if (ret) {
2326
			nv50_fbdma_fini(fbdma);
2327 2328 2329 2330
			return ret;
		}
	}

2331
	ret = nvif_object_init(&mast->base.base.user, NULL, name,
2332
				NV_DMA_IN_MEMORY, &args, size,
2333
			       &fbdma->core);
2334
	if (ret) {
2335
		nv50_fbdma_fini(fbdma);
2336 2337 2338 2339 2340 2341
		return ret;
	}

	return 0;
}

2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2353 2354 2355
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2356 2357 2358 2359 2360 2361

	if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
		NV_ERROR(drm, "framebuffer requires contiguous bo\n");
		return -EINVAL;
	}

2362
	if (drm->device.info.chipset >= 0xc0)
2363 2364
		tile >>= 4; /* yep.. */

2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2377
	if (disp->disp->oclass < G82_DISP) {
2378 2379 2380 2381
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2382
	if (disp->disp->oclass < GF110_DISP) {
2383 2384
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2385
	} else {
2386 2387
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2388
	}
2389
	nv_fb->r_handle = 0xffff0000 | kind;
2390

2391 2392
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2393 2394
}

2395 2396 2397
/******************************************************************************
 * Init
 *****************************************************************************/
2398

2399
void
2400
nv50_display_fini(struct drm_device *dev)
2401 2402 2403 2404
{
}

int
2405
nv50_display_init(struct drm_device *dev)
2406
{
2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2418
	}
2419

2420
	evo_mthd(push, 0x0088, 1);
2421
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2422 2423
	evo_kick(push, nv50_mast(dev));
	return 0;
2424 2425 2426
}

void
2427
nv50_display_destroy(struct drm_device *dev)
2428
{
2429
	struct nv50_disp *disp = nv50_disp(dev);
2430 2431 2432
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2433
		nv50_fbdma_fini(fbdma);
2434
	}
2435

2436
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2437

2438
	nouveau_bo_unmap(disp->sync);
2439 2440
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2441
	nouveau_bo_ref(NULL, &disp->sync);
2442

2443
	nouveau_display(dev)->priv = NULL;
2444 2445 2446 2447
	kfree(disp);
}

int
2448
nv50_display_create(struct drm_device *dev)
2449
{
2450
	struct nvif_device *device = &nouveau_drm(dev)->device;
2451 2452
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2453
	struct drm_connector *connector, *tmp;
2454
	struct nv50_disp *disp;
2455
	struct dcb_output *dcbe;
2456
	int crtcs, ret, i;
2457 2458 2459 2460

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2461
	INIT_LIST_HEAD(&disp->fbdma);
2462 2463

	nouveau_display(dev)->priv = disp;
2464 2465 2466
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2467 2468
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2469
	disp->disp = &nouveau_display(dev)->disp;
2470

2471 2472
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
2473
			     0, 0x0000, NULL, NULL, &disp->sync);
2474 2475
	if (!ret) {
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM);
2476
		if (!ret) {
2477
			ret = nouveau_bo_map(disp->sync);
2478 2479 2480
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2481 2482 2483 2484 2485 2486 2487 2488
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2489 2490
	ret = nv50_core_create(disp->disp, disp->sync->bo.offset,
			      &disp->mast);
2491 2492 2493
	if (ret)
		goto out;

2494
	/* create crtc objects to represent the hw heads */
2495
	if (disp->disp->oclass >= GF110_DISP)
2496
		crtcs = nvif_rd32(device, 0x022448);
2497 2498 2499
	else
		crtcs = 2;

2500
	for (i = 0; i < crtcs; i++) {
2501
		ret = nv50_crtc_create(dev, i);
2502 2503 2504 2505
		if (ret)
			goto out;
	}

2506 2507 2508 2509 2510 2511
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2528 2529
		}

2530 2531 2532 2533
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2534
			ret = 0;
2535 2536 2537 2538 2539 2540 2541 2542
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2543
		NV_WARN(drm, "%s has no encoders, removing\n",
2544
			connector->name);
2545 2546 2547
		connector->funcs->destroy(connector);
	}

2548 2549
out:
	if (ret)
2550
		nv50_display_destroy(dev);
2551 2552
	return ret;
}