paravirt.h 23.1 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0 */
H
H. Peter Anvin 已提交
2 3
#ifndef _ASM_X86_PARAVIRT_H
#define _ASM_X86_PARAVIRT_H
4 5
/* Various instructions on x86 need to be replaced for
 * para-virtualization: those hooks are defined here. */
6 7

#ifdef CONFIG_PARAVIRT
8
#include <asm/pgtable_types.h>
9
#include <asm/asm.h>
10

11
#include <asm/paravirt_types.h>
12

13
#ifndef __ASSEMBLY__
14
#include <linux/bug.h>
15
#include <linux/types.h>
16
#include <linux/cpumask.h>
17
#include <asm/frame.h>
18

19
static inline void load_sp0(unsigned long sp0)
20
{
21
	PVOP_VCALL1(pv_cpu_ops.load_sp0, sp0);
22 23 24 25 26 27
}

/* The paravirtualized CPUID instruction. */
static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
			   unsigned int *ecx, unsigned int *edx)
{
28
	PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
29 30 31 32 33
}

/*
 * These special macros can be used to get or set a debugging register
 */
34 35
static inline unsigned long paravirt_get_debugreg(int reg)
{
36
	return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
37 38 39 40
}
#define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
static inline void set_debugreg(unsigned long val, int reg)
{
41
	PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
42
}
43

44 45
static inline unsigned long read_cr0(void)
{
46
	return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
47
}
48

49 50
static inline void write_cr0(unsigned long x)
{
51
	PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
52 53 54 55
}

static inline unsigned long read_cr2(void)
{
56
	return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
57 58 59 60
}

static inline void write_cr2(unsigned long x)
{
61
	PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
62 63
}

64
static inline unsigned long __read_cr3(void)
65
{
66
	return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
67
}
68

69 70
static inline void write_cr3(unsigned long x)
{
71
	PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
72
}
73

74
static inline void __write_cr4(unsigned long x)
75
{
76
	PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
77
}
78

79
#ifdef CONFIG_X86_64
80 81 82 83 84 85 86 87 88
static inline unsigned long read_cr8(void)
{
	return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
}

static inline void write_cr8(unsigned long x)
{
	PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
}
89
#endif
90

D
David Howells 已提交
91
static inline void arch_safe_halt(void)
92
{
93
	PVOP_VCALL0(pv_irq_ops.safe_halt);
94 95 96 97
}

static inline void halt(void)
{
98
	PVOP_VCALL0(pv_irq_ops.halt);
99 100 101 102
}

static inline void wbinvd(void)
{
103
	PVOP_VCALL0(pv_cpu_ops.wbinvd);
104 105
}

106
#define get_kernel_rpl()  (pv_info.kernel_rpl)
107

108 109 110 111 112 113 114 115
static inline u64 paravirt_read_msr(unsigned msr)
{
	return PVOP_CALL1(u64, pv_cpu_ops.read_msr, msr);
}

static inline void paravirt_write_msr(unsigned msr,
				      unsigned low, unsigned high)
{
116
	PVOP_VCALL3(pv_cpu_ops.write_msr, msr, low, high);
117 118
}

119
static inline u64 paravirt_read_msr_safe(unsigned msr, int *err)
120
{
121
	return PVOP_CALL2(u64, pv_cpu_ops.read_msr_safe, msr, err);
122
}
123

124 125
static inline int paravirt_write_msr_safe(unsigned msr,
					  unsigned low, unsigned high)
126
{
127
	return PVOP_CALL3(int, pv_cpu_ops.write_msr_safe, msr, low, high);
128 129
}

130 131
#define rdmsr(msr, val1, val2)			\
do {						\
132
	u64 _l = paravirt_read_msr(msr);	\
133 134
	val1 = (u32)_l;				\
	val2 = _l >> 32;			\
135
} while (0)
136

137 138
#define wrmsr(msr, val1, val2)			\
do {						\
139
	paravirt_write_msr(msr, val1, val2);	\
140
} while (0)
141

142 143
#define rdmsrl(msr, val)			\
do {						\
144
	val = paravirt_read_msr(msr);		\
145
} while (0)
146

147 148 149 150 151
static inline void wrmsrl(unsigned msr, u64 val)
{
	wrmsr(msr, (u32)val, (u32)(val>>32));
}

152
#define wrmsr_safe(msr, a, b)	paravirt_write_msr_safe(msr, a, b)
153 154

/* rdmsr with exception handling */
155 156 157 158 159 160 161
#define rdmsr_safe(msr, a, b)				\
({							\
	int _err;					\
	u64 _l = paravirt_read_msr_safe(msr, &_err);	\
	(*a) = (u32)_l;					\
	(*b) = _l >> 32;				\
	_err;						\
162
})
163

A
Andi Kleen 已提交
164 165 166 167
static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
{
	int err;

168
	*p = paravirt_read_msr_safe(msr, &err);
A
Andi Kleen 已提交
169 170
	return err;
}
171

172 173
static inline unsigned long long paravirt_sched_clock(void)
{
174
	return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
175
}
176

177 178 179
struct static_key;
extern struct static_key paravirt_steal_enabled;
extern struct static_key paravirt_steal_rq_enabled;
180 181 182 183 184 185

static inline u64 paravirt_steal_clock(int cpu)
{
	return PVOP_CALL1(u64, pv_time_ops.steal_clock, cpu);
}

186 187
static inline unsigned long long paravirt_read_pmc(int counter)
{
188
	return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
189
}
190

191 192
#define rdpmc(counter, low, high)		\
do {						\
193 194 195
	u64 _l = paravirt_read_pmc(counter);	\
	low = (u32)_l;				\
	high = _l >> 32;			\
196
} while (0)
197

A
Andi Kleen 已提交
198 199
#define rdpmcl(counter, val) ((val) = paravirt_read_pmc(counter))

200 201 202 203 204 205 206 207 208 209
static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
{
	PVOP_VCALL2(pv_cpu_ops.alloc_ldt, ldt, entries);
}

static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
{
	PVOP_VCALL2(pv_cpu_ops.free_ldt, ldt, entries);
}

210 211
static inline void load_TR_desc(void)
{
212
	PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
213
}
214
static inline void load_gdt(const struct desc_ptr *dtr)
215
{
216
	PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
217
}
218
static inline void load_idt(const struct desc_ptr *dtr)
219
{
220
	PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
221 222 223
}
static inline void set_ldt(const void *addr, unsigned entries)
{
224
	PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
225 226 227
}
static inline unsigned long paravirt_store_tr(void)
{
228
	return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
229 230 231 232
}
#define store_tr(tr)	((tr) = paravirt_store_tr())
static inline void load_TLS(struct thread_struct *t, unsigned cpu)
{
233
	PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
234
}
235

236 237 238 239 240 241 242
#ifdef CONFIG_X86_64
static inline void load_gs_index(unsigned int gs)
{
	PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
}
#endif

243 244
static inline void write_ldt_entry(struct desc_struct *dt, int entry,
				   const void *desc)
245
{
246
	PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
247
}
248 249 250

static inline void write_gdt_entry(struct desc_struct *dt, int entry,
				   void *desc, int type)
251
{
252
	PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
253
}
254

255
static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
256
{
257
	PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
258 259 260
}
static inline void set_iopl_mask(unsigned mask)
{
261
	PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
262
}
263

264
/* The paravirtualized I/O functions */
265 266
static inline void slow_down_io(void)
{
267
	pv_cpu_ops.io_delay();
268
#ifdef REALLY_SLOW_IO
269 270 271
	pv_cpu_ops.io_delay();
	pv_cpu_ops.io_delay();
	pv_cpu_ops.io_delay();
272 273 274
#endif
}

275 276 277
static inline void paravirt_activate_mm(struct mm_struct *prev,
					struct mm_struct *next)
{
278
	PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
279 280
}

281 282
static inline void paravirt_arch_dup_mmap(struct mm_struct *oldmm,
					  struct mm_struct *mm)
283
{
284
	PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
285 286
}

287
static inline void paravirt_arch_exit_mmap(struct mm_struct *mm)
288
{
289
	PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
290 291
}

292 293
static inline void __flush_tlb(void)
{
294
	PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
295 296 297
}
static inline void __flush_tlb_global(void)
{
298
	PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
299 300 301
}
static inline void __flush_tlb_single(unsigned long addr)
{
302
	PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
303
}
304

305
static inline void flush_tlb_others(const struct cpumask *cpumask,
306
				    const struct flush_tlb_info *info)
307
{
308
	PVOP_VCALL2(pv_mmu_ops.flush_tlb_others, cpumask, info);
309 310
}

311 312 313 314 315 316 317 318 319 320
static inline int paravirt_pgd_alloc(struct mm_struct *mm)
{
	return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
}

static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
{
	PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
}

321
static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned long pfn)
322
{
323
	PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
324
}
325
static inline void paravirt_release_pte(unsigned long pfn)
326
{
327
	PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
328
}
329

330
static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned long pfn)
331
{
332
	PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
333
}
334

335
static inline void paravirt_release_pmd(unsigned long pfn)
336
{
337
	PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
338 339
}

340
static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned long pfn)
341 342 343
{
	PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
}
344
static inline void paravirt_release_pud(unsigned long pfn)
345 346 347 348
{
	PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
}

349 350 351 352 353 354 355 356 357 358
static inline void paravirt_alloc_p4d(struct mm_struct *mm, unsigned long pfn)
{
	PVOP_VCALL2(pv_mmu_ops.alloc_p4d, mm, pfn);
}

static inline void paravirt_release_p4d(unsigned long pfn)
{
	PVOP_VCALL1(pv_mmu_ops.release_p4d, pfn);
}

359
static inline pte_t __pte(pteval_t val)
360
{
361 362 363
	pteval_t ret;

	if (sizeof(pteval_t) > sizeof(long))
364 365 366
		ret = PVOP_CALLEE2(pteval_t,
				   pv_mmu_ops.make_pte,
				   val, (u64)val >> 32);
367
	else
368 369 370
		ret = PVOP_CALLEE1(pteval_t,
				   pv_mmu_ops.make_pte,
				   val);
371

372
	return (pte_t) { .pte = ret };
373 374
}

375 376 377 378 379
static inline pteval_t pte_val(pte_t pte)
{
	pteval_t ret;

	if (sizeof(pteval_t) > sizeof(long))
380 381
		ret = PVOP_CALLEE2(pteval_t, pv_mmu_ops.pte_val,
				   pte.pte, (u64)pte.pte >> 32);
382
	else
383 384
		ret = PVOP_CALLEE1(pteval_t, pv_mmu_ops.pte_val,
				   pte.pte);
385 386 387 388

	return ret;
}

389
static inline pgd_t __pgd(pgdval_t val)
390
{
391 392 393
	pgdval_t ret;

	if (sizeof(pgdval_t) > sizeof(long))
394 395
		ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.make_pgd,
				   val, (u64)val >> 32);
396
	else
397 398
		ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.make_pgd,
				   val);
399 400 401 402 403 404 405 406 407

	return (pgd_t) { ret };
}

static inline pgdval_t pgd_val(pgd_t pgd)
{
	pgdval_t ret;

	if (sizeof(pgdval_t) > sizeof(long))
408 409
		ret =  PVOP_CALLEE2(pgdval_t, pv_mmu_ops.pgd_val,
				    pgd.pgd, (u64)pgd.pgd >> 32);
410
	else
411 412
		ret =  PVOP_CALLEE1(pgdval_t, pv_mmu_ops.pgd_val,
				    pgd.pgd);
413 414

	return ret;
415 416
}

417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
#define  __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
					   pte_t *ptep)
{
	pteval_t ret;

	ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
			 mm, addr, ptep);

	return (pte_t) { .pte = ret };
}

static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
					   pte_t *ptep, pte_t pte)
{
	if (sizeof(pteval_t) > sizeof(long))
		/* 5 arg words */
		pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
	else
		PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
			    mm, addr, ptep, pte.pte);
}

440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459
static inline void set_pte(pte_t *ptep, pte_t pte)
{
	if (sizeof(pteval_t) > sizeof(long))
		PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
			    pte.pte, (u64)pte.pte >> 32);
	else
		PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
			    pte.pte);
}

static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
			      pte_t *ptep, pte_t pte)
{
	if (sizeof(pteval_t) > sizeof(long))
		/* 5 arg words */
		pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
	else
		PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
}

460 461 462 463 464 465 466 467 468 469
static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
{
	pmdval_t val = native_pmd_val(pmd);

	if (sizeof(pmdval_t) > sizeof(long))
		PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
	else
		PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
}

470
#if CONFIG_PGTABLE_LEVELS >= 3
471 472 473 474 475
static inline pmd_t __pmd(pmdval_t val)
{
	pmdval_t ret;

	if (sizeof(pmdval_t) > sizeof(long))
476 477
		ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.make_pmd,
				   val, (u64)val >> 32);
478
	else
479 480
		ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.make_pmd,
				   val);
481 482 483 484 485 486 487 488 489

	return (pmd_t) { ret };
}

static inline pmdval_t pmd_val(pmd_t pmd)
{
	pmdval_t ret;

	if (sizeof(pmdval_t) > sizeof(long))
490 491
		ret =  PVOP_CALLEE2(pmdval_t, pv_mmu_ops.pmd_val,
				    pmd.pmd, (u64)pmd.pmd >> 32);
492
	else
493 494
		ret =  PVOP_CALLEE1(pmdval_t, pv_mmu_ops.pmd_val,
				    pmd.pmd);
495 496 497 498 499 500 501 502 503 504 505 506 507 508 509

	return ret;
}

static inline void set_pud(pud_t *pudp, pud_t pud)
{
	pudval_t val = native_pud_val(pud);

	if (sizeof(pudval_t) > sizeof(long))
		PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
			    val, (u64)val >> 32);
	else
		PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
			    val);
}
510
#if CONFIG_PGTABLE_LEVELS >= 4
511 512 513 514 515
static inline pud_t __pud(pudval_t val)
{
	pudval_t ret;

	if (sizeof(pudval_t) > sizeof(long))
516 517
		ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.make_pud,
				   val, (u64)val >> 32);
518
	else
519 520
		ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.make_pud,
				   val);
521 522 523 524 525 526 527 528 529

	return (pud_t) { ret };
}

static inline pudval_t pud_val(pud_t pud)
{
	pudval_t ret;

	if (sizeof(pudval_t) > sizeof(long))
530 531
		ret =  PVOP_CALLEE2(pudval_t, pv_mmu_ops.pud_val,
				    pud.pud, (u64)pud.pud >> 32);
532
	else
533 534
		ret =  PVOP_CALLEE1(pudval_t, pv_mmu_ops.pud_val,
				    pud.pud);
535 536 537 538

	return ret;
}

539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
static inline void pud_clear(pud_t *pudp)
{
	set_pud(pudp, __pud(0));
}

static inline void set_p4d(p4d_t *p4dp, p4d_t p4d)
{
	p4dval_t val = native_p4d_val(p4d);

	if (sizeof(p4dval_t) > sizeof(long))
		PVOP_VCALL3(pv_mmu_ops.set_p4d, p4dp,
			    val, (u64)val >> 32);
	else
		PVOP_VCALL2(pv_mmu_ops.set_p4d, p4dp,
			    val);
}

556 557 558
#if CONFIG_PGTABLE_LEVELS >= 5

static inline p4d_t __p4d(p4dval_t val)
559
{
560
	p4dval_t ret = PVOP_CALLEE1(p4dval_t, pv_mmu_ops.make_p4d, val);
561

562 563
	return (p4d_t) { ret };
}
564

565 566 567 568
static inline p4dval_t p4d_val(p4d_t p4d)
{
	return PVOP_CALLEE1(p4dval_t, pv_mmu_ops.p4d_val, p4d.p4d);
}
569

570
static inline void __set_pgd(pgd_t *pgdp, pgd_t pgd)
571
{
572
	PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp, native_pgd_val(pgd));
573 574
}

575 576 577 578 579 580 581 582 583 584 585
#define set_pgd(pgdp, pgdval) do {					\
	if (pgtable_l5_enabled)						\
		__set_pgd(pgdp, pgdval);				\
	else								\
		set_p4d((p4d_t *)(pgdp), (p4d_t) { (pgdval).pgd });	\
} while (0)

#define pgd_clear(pgdp) do {						\
	if (pgtable_l5_enabled)						\
		set_pgd(pgdp, __pgd(0));				\
} while (0)
586

587
#endif  /* CONFIG_PGTABLE_LEVELS == 5 */
588

589 590 591 592 593
static inline void p4d_clear(p4d_t *p4dp)
{
	set_p4d(p4dp, __p4d(0));
}

594
#endif	/* CONFIG_PGTABLE_LEVELS == 4 */
595

596
#endif	/* CONFIG_PGTABLE_LEVELS >= 3 */
597

598 599 600 601 602 603 604 605 606 607 608 609 610 611
#ifdef CONFIG_X86_PAE
/* Special-case pte-setting operations for PAE, which can't update a
   64-bit pte atomically */
static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
{
	PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
		    pte.pte, pte.pte >> 32);
}

static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
			     pte_t *ptep)
{
	PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
}
612 613 614 615 616

static inline void pmd_clear(pmd_t *pmdp)
{
	PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
}
617 618 619 620 621 622 623 624 625 626 627
#else  /* !CONFIG_X86_PAE */
static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
{
	set_pte(ptep, pte);
}

static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
			     pte_t *ptep)
{
	set_pte_at(mm, addr, ptep, __pte(0));
}
628 629 630 631 632

static inline void pmd_clear(pmd_t *pmdp)
{
	set_pmd(pmdp, __pmd(0));
}
633 634
#endif	/* CONFIG_X86_PAE */

635
#define  __HAVE_ARCH_START_CONTEXT_SWITCH
636
static inline void arch_start_context_switch(struct task_struct *prev)
637
{
638
	PVOP_VCALL1(pv_cpu_ops.start_context_switch, prev);
639 640
}

641
static inline void arch_end_context_switch(struct task_struct *next)
642
{
643
	PVOP_VCALL1(pv_cpu_ops.end_context_switch, next);
644 645
}

646
#define  __HAVE_ARCH_ENTER_LAZY_MMU_MODE
647 648
static inline void arch_enter_lazy_mmu_mode(void)
{
649
	PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
650 651 652 653
}

static inline void arch_leave_lazy_mmu_mode(void)
{
654
	PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
655 656
}

657 658 659 660
static inline void arch_flush_lazy_mmu_mode(void)
{
	PVOP_VCALL0(pv_mmu_ops.lazy_mode.flush);
}
661

662
static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
663
				phys_addr_t phys, pgprot_t flags)
664 665 666 667
{
	pv_mmu_ops.set_fixmap(idx, phys, flags);
}

668
#if defined(CONFIG_SMP) && defined(CONFIG_PARAVIRT_SPINLOCKS)
669

670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
static __always_inline void pv_queued_spin_lock_slowpath(struct qspinlock *lock,
							u32 val)
{
	PVOP_VCALL2(pv_lock_ops.queued_spin_lock_slowpath, lock, val);
}

static __always_inline void pv_queued_spin_unlock(struct qspinlock *lock)
{
	PVOP_VCALLEE1(pv_lock_ops.queued_spin_unlock, lock);
}

static __always_inline void pv_wait(u8 *ptr, u8 val)
{
	PVOP_VCALL2(pv_lock_ops.wait, ptr, val);
}

static __always_inline void pv_kick(int cpu)
{
	PVOP_VCALL1(pv_lock_ops.kick, cpu);
}

691
static __always_inline bool pv_vcpu_is_preempted(long cpu)
692 693 694 695
{
	return PVOP_CALLEE1(bool, pv_lock_ops.vcpu_is_preempted, cpu);
}

696
#endif /* SMP && PARAVIRT_SPINLOCKS */
697

698
#ifdef CONFIG_X86_32
699 700 701 702
#define PV_SAVE_REGS "pushl %ecx; pushl %edx;"
#define PV_RESTORE_REGS "popl %edx; popl %ecx;"

/* save and restore all caller-save registers, except return value */
703 704
#define PV_SAVE_ALL_CALLER_REGS		"pushl %ecx;"
#define PV_RESTORE_ALL_CALLER_REGS	"popl  %ecx;"
705

706 707 708 709
#define PV_FLAGS_ARG "0"
#define PV_EXTRA_CLOBBERS
#define PV_VEXTRA_CLOBBERS
#else
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
/* save and restore all caller-save registers, except return value */
#define PV_SAVE_ALL_CALLER_REGS						\
	"push %rcx;"							\
	"push %rdx;"							\
	"push %rsi;"							\
	"push %rdi;"							\
	"push %r8;"							\
	"push %r9;"							\
	"push %r10;"							\
	"push %r11;"
#define PV_RESTORE_ALL_CALLER_REGS					\
	"pop %r11;"							\
	"pop %r10;"							\
	"pop %r9;"							\
	"pop %r8;"							\
	"pop %rdi;"							\
	"pop %rsi;"							\
	"pop %rdx;"							\
	"pop %rcx;"

730 731 732 733
/* We save some registers, but all of them, that's too much. We clobber all
 * caller saved registers but the argument parameter */
#define PV_SAVE_REGS "pushq %%rdi;"
#define PV_RESTORE_REGS "popq %%rdi;"
734 735
#define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
#define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
736 737 738
#define PV_FLAGS_ARG "D"
#endif

739 740 741 742 743 744 745 746 747 748 749 750
/*
 * Generate a thunk around a function which saves all caller-save
 * registers except for the return value.  This allows C functions to
 * be called from assembler code where fewer than normal registers are
 * available.  It may also help code generation around calls from C
 * code if the common case doesn't use many registers.
 *
 * When a callee is wrapped in a thunk, the caller can assume that all
 * arg regs and all scratch registers are preserved across the
 * call. The return value in rax/eax will not be saved, even for void
 * functions.
 */
751
#define PV_THUNK_NAME(func) "__raw_callee_save_" #func
752 753 754 755
#define PV_CALLEE_SAVE_REGS_THUNK(func)					\
	extern typeof(func) __raw_callee_save_##func;			\
									\
	asm(".pushsection .text;"					\
756 757 758 759
	    ".globl " PV_THUNK_NAME(func) ";"				\
	    ".type " PV_THUNK_NAME(func) ", @function;"			\
	    PV_THUNK_NAME(func) ":"					\
	    FRAME_BEGIN							\
760 761 762
	    PV_SAVE_ALL_CALLER_REGS					\
	    "call " #func ";"						\
	    PV_RESTORE_ALL_CALLER_REGS					\
763
	    FRAME_END							\
764 765 766 767 768 769 770 771 772 773 774
	    "ret;"							\
	    ".popsection")

/* Get a reference to a callee-save function */
#define PV_CALLEE_SAVE(func)						\
	((struct paravirt_callee_save) { __raw_callee_save_##func })

/* Promise that "func" already uses the right calling convention */
#define __PV_IS_CALLEE_SAVE(func)			\
	((struct paravirt_callee_save) { func })

775
static inline notrace unsigned long arch_local_save_flags(void)
776
{
777
	return PVOP_CALLEE0(unsigned long, pv_irq_ops.save_fl);
778 779
}

780
static inline notrace void arch_local_irq_restore(unsigned long f)
781
{
782
	PVOP_VCALLEE1(pv_irq_ops.restore_fl, f);
783 784
}

785
static inline notrace void arch_local_irq_disable(void)
786
{
787
	PVOP_VCALLEE0(pv_irq_ops.irq_disable);
788 789
}

790
static inline notrace void arch_local_irq_enable(void)
791
{
792
	PVOP_VCALLEE0(pv_irq_ops.irq_enable);
793 794
}

795
static inline notrace unsigned long arch_local_irq_save(void)
796 797 798
{
	unsigned long f;

D
David Howells 已提交
799 800
	f = arch_local_save_flags();
	arch_local_irq_disable();
801 802 803
	return f;
}

804

805
/* Make sure as little as possible of this mess escapes. */
806
#undef PARAVIRT_CALL
807 808
#undef __PVOP_CALL
#undef __PVOP_VCALL
809 810 811 812 813 814 815 816 817 818
#undef PVOP_VCALL0
#undef PVOP_CALL0
#undef PVOP_VCALL1
#undef PVOP_CALL1
#undef PVOP_VCALL2
#undef PVOP_CALL2
#undef PVOP_VCALL3
#undef PVOP_CALL3
#undef PVOP_VCALL4
#undef PVOP_CALL4
819

820 821
extern void default_banner(void);

822 823
#else  /* __ASSEMBLY__ */

824
#define _PVSITE(ptype, clobbers, ops, word, algn)	\
825 826 827 828
771:;						\
	ops;					\
772:;						\
	.pushsection .parainstructions,"a";	\
829 830
	 .align	algn;				\
	 word 771b;				\
831 832 833 834 835
	 .byte ptype;				\
	 .byte 772b-771b;			\
	 .short clobbers;			\
	.popsection

836

837
#define COND_PUSH(set, mask, reg)			\
838
	.if ((~(set)) & mask); push %reg; .endif
839
#define COND_POP(set, mask, reg)			\
840
	.if ((~(set)) & mask); pop %reg; .endif
841

842
#ifdef CONFIG_X86_64
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864

#define PV_SAVE_REGS(set)			\
	COND_PUSH(set, CLBR_RAX, rax);		\
	COND_PUSH(set, CLBR_RCX, rcx);		\
	COND_PUSH(set, CLBR_RDX, rdx);		\
	COND_PUSH(set, CLBR_RSI, rsi);		\
	COND_PUSH(set, CLBR_RDI, rdi);		\
	COND_PUSH(set, CLBR_R8, r8);		\
	COND_PUSH(set, CLBR_R9, r9);		\
	COND_PUSH(set, CLBR_R10, r10);		\
	COND_PUSH(set, CLBR_R11, r11)
#define PV_RESTORE_REGS(set)			\
	COND_POP(set, CLBR_R11, r11);		\
	COND_POP(set, CLBR_R10, r10);		\
	COND_POP(set, CLBR_R9, r9);		\
	COND_POP(set, CLBR_R8, r8);		\
	COND_POP(set, CLBR_RDI, rdi);		\
	COND_POP(set, CLBR_RSI, rsi);		\
	COND_POP(set, CLBR_RDX, rdx);		\
	COND_POP(set, CLBR_RCX, rcx);		\
	COND_POP(set, CLBR_RAX, rax)

865
#define PARA_PATCH(struct, off)        ((PARAVIRT_PATCH_##struct + (off)) / 8)
866
#define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
867
#define PARA_INDIRECT(addr)	*addr(%rip)
868
#else
869 870 871 872 873 874 875 876 877 878 879
#define PV_SAVE_REGS(set)			\
	COND_PUSH(set, CLBR_EAX, eax);		\
	COND_PUSH(set, CLBR_EDI, edi);		\
	COND_PUSH(set, CLBR_ECX, ecx);		\
	COND_PUSH(set, CLBR_EDX, edx)
#define PV_RESTORE_REGS(set)			\
	COND_POP(set, CLBR_EDX, edx);		\
	COND_POP(set, CLBR_ECX, ecx);		\
	COND_POP(set, CLBR_EDI, edi);		\
	COND_POP(set, CLBR_EAX, eax)

880
#define PARA_PATCH(struct, off)        ((PARAVIRT_PATCH_##struct + (off)) / 4)
881
#define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
882
#define PARA_INDIRECT(addr)	*%cs:addr
883 884
#endif

885 886
#define INTERRUPT_RETURN						\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE,	\
887
		  jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
888 889

#define DISABLE_INTERRUPTS(clobbers)					\
890
	PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
891
		  PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE);		\
892
		  call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable);	\
893
		  PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
894 895

#define ENABLE_INTERRUPTS(clobbers)					\
896
	PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers,	\
897
		  PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE);		\
898
		  call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable);	\
899
		  PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
900

901
#ifdef CONFIG_X86_32
902 903 904
#define GET_CR0_INTO_EAX				\
	push %ecx; push %edx;				\
	call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0);	\
905
	pop %edx; pop %ecx
906
#else	/* !CONFIG_X86_32 */
907 908 909 910 911 912 913 914 915 916

/*
 * If swapgs is used while the userspace stack is still current,
 * there's no way to call a pvop.  The PV replacement *must* be
 * inlined, or the swapgs instruction must be trapped and emulated.
 */
#define SWAPGS_UNSAFE_STACK						\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE,	\
		  swapgs)

917 918 919 920 921 922
/*
 * Note: swapgs is very special, and in practise is either going to be
 * implemented with a single "swapgs" instruction or something very
 * special.  Either way, we don't need to save any registers for
 * it.
 */
923 924
#define SWAPGS								\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE,	\
925
		  call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs)		\
926 927
		 )

928 929
#define GET_CR2_INTO_RAX				\
	call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2)
930

931 932
#define USERGS_SYSRET64							\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64),	\
933
		  CLBR_NONE,						\
934
		  jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))
935 936 937 938 939 940 941 942 943

#ifdef CONFIG_DEBUG_ENTRY
#define SAVE_FLAGS(clobbers)                                        \
	PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_save_fl), clobbers, \
		  PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE);        \
		  call PARA_INDIRECT(pv_irq_ops+PV_IRQ_save_fl);    \
		  PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
#endif

944
#endif	/* CONFIG_X86_32 */
945

946
#endif /* __ASSEMBLY__ */
947 948
#else  /* CONFIG_PARAVIRT */
# define default_banner x86_init_noop
949 950 951 952 953 954 955 956 957 958
#ifndef __ASSEMBLY__
static inline void paravirt_arch_dup_mmap(struct mm_struct *oldmm,
					  struct mm_struct *mm)
{
}

static inline void paravirt_arch_exit_mmap(struct mm_struct *mm)
{
}
#endif /* __ASSEMBLY__ */
959
#endif /* !CONFIG_PARAVIRT */
H
H. Peter Anvin 已提交
960
#endif /* _ASM_X86_PARAVIRT_H */