paravirt.h 48.4 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_PARAVIRT_H
#define _ASM_X86_PARAVIRT_H
3 4
/* Various instructions on x86 need to be replaced for
 * para-virtualization: those hooks are defined here. */
5 6

#ifdef CONFIG_PARAVIRT
7
#include <asm/pgtable_types.h>
8
#include <asm/asm.h>
9

10
/* Bitmask of what can be clobbered: usually at least eax. */
11 12 13 14
#define CLBR_NONE 0
#define CLBR_EAX  (1 << 0)
#define CLBR_ECX  (1 << 1)
#define CLBR_EDX  (1 << 2)
15
#define CLBR_EDI  (1 << 3)
16

17 18 19
#ifdef CONFIG_X86_32
/* CLBR_ANY should match all regs platform has. For i386, that's just it */
#define CLBR_ANY  ((1 << 4) - 1)
20 21

#define CLBR_ARG_REGS	(CLBR_EAX | CLBR_EDX | CLBR_ECX)
22
#define CLBR_RET_REG	(CLBR_EAX | CLBR_EDX)
23
#define CLBR_SCRATCH	(0)
24 25 26 27 28 29
#else
#define CLBR_RAX  CLBR_EAX
#define CLBR_RCX  CLBR_ECX
#define CLBR_RDX  CLBR_EDX
#define CLBR_RDI  CLBR_EDI
#define CLBR_RSI  (1 << 4)
30 31 32 33
#define CLBR_R8   (1 << 5)
#define CLBR_R9   (1 << 6)
#define CLBR_R10  (1 << 7)
#define CLBR_R11  (1 << 8)
34

35
#define CLBR_ANY  ((1 << 9) - 1)
36 37 38

#define CLBR_ARG_REGS	(CLBR_RDI | CLBR_RSI | CLBR_RDX | \
			 CLBR_RCX | CLBR_R8 | CLBR_R9)
39
#define CLBR_RET_REG	(CLBR_RAX)
40 41
#define CLBR_SCRATCH	(CLBR_R10 | CLBR_R11)

42 43
#include <asm/desc_defs.h>
#endif /* X86_64 */
44

45 46
#define CLBR_CALLEE_SAVE ((CLBR_ARG_REGS | CLBR_SCRATCH) & ~CLBR_RET_REG)

47
#ifndef __ASSEMBLY__
48
#include <linux/types.h>
49
#include <linux/cpumask.h>
50
#include <asm/kmap_types.h>
51
#include <asm/desc_defs.h>
52

53
struct page;
54
struct thread_struct;
55
struct desc_ptr;
56
struct tss_struct;
57
struct mm_struct;
58
struct desc_struct;
59

60 61 62 63 64 65 66 67
/*
 * Wrapper type for pointers to code which uses the non-standard
 * calling convention.  See PV_CALL_SAVE_REGS_THUNK below.
 */
struct paravirt_callee_save {
	void *func;
};

68 69
/* general info */
struct pv_info {
70
	unsigned int kernel_rpl;
71
	int shared_kernel_pmd;
72
	int paravirt_enabled;
73
	const char *name;
74
};
75

76
struct pv_init_ops {
77
	/*
78 79 80 81 82 83
	 * Patch may replace one of the defined code sequences with
	 * arbitrary code, subject to the same register constraints.
	 * This generally means the code is not free to clobber any
	 * registers other than EAX.  The patch function should return
	 * the number of bytes of code generated, as we nop pad the
	 * rest in generic code.
84
	 */
85 86
	unsigned (*patch)(u8 type, u16 clobber, void *insnbuf,
			  unsigned long addr, unsigned len);
87

88
	/* Basic arch-specific setup */
89 90
	void (*arch_setup)(void);
	char *(*memory_setup)(void);
91 92
	void (*post_allocator_init)(void);

93
	/* Print a banner to identify the environment */
94
	void (*banner)(void);
95 96 97
};


98
struct pv_lazy_ops {
99
	/* Set deferred update mode, used for batching operations. */
100 101
	void (*enter)(void);
	void (*leave)(void);
102 103 104 105
};

struct pv_time_ops {
	void (*time_init)(void);
106

107
	/* Set and set time of day */
108 109 110
	unsigned long (*get_wallclock)(void);
	int (*set_wallclock)(unsigned long);

111
	unsigned long long (*sched_clock)(void);
112
	unsigned long (*get_tsc_khz)(void);
113
};
114

115
struct pv_cpu_ops {
116
	/* hooks for various privileged instructions */
117 118
	unsigned long (*get_debugreg)(int regno);
	void (*set_debugreg)(int regno, unsigned long value);
119

120
	void (*clts)(void);
121

122 123
	unsigned long (*read_cr0)(void);
	void (*write_cr0)(unsigned long);
124

125 126 127
	unsigned long (*read_cr4_safe)(void);
	unsigned long (*read_cr4)(void);
	void (*write_cr4)(unsigned long);
128

129 130 131 132 133
#ifdef CONFIG_X86_64
	unsigned long (*read_cr8)(void);
	void (*write_cr8)(unsigned long);
#endif

134
	/* Segment descriptor handling */
135
	void (*load_tr_desc)(void);
136 137 138 139
	void (*load_gdt)(const struct desc_ptr *);
	void (*load_idt)(const struct desc_ptr *);
	void (*store_gdt)(struct desc_ptr *);
	void (*store_idt)(struct desc_ptr *);
140 141 142
	void (*set_ldt)(const void *desc, unsigned entries);
	unsigned long (*store_tr)(void);
	void (*load_tls)(struct thread_struct *t, unsigned int cpu);
143 144 145
#ifdef CONFIG_X86_64
	void (*load_gs_index)(unsigned int idx);
#endif
146 147
	void (*write_ldt_entry)(struct desc_struct *ldt, int entrynum,
				const void *desc);
148
	void (*write_gdt_entry)(struct desc_struct *,
149
				int entrynum, const void *desc, int size);
150 151
	void (*write_idt_entry)(gate_desc *,
				int entrynum, const gate_desc *gate);
152 153 154
	void (*alloc_ldt)(struct desc_struct *ldt, unsigned entries);
	void (*free_ldt)(struct desc_struct *ldt, unsigned entries);

155
	void (*load_sp0)(struct tss_struct *tss, struct thread_struct *t);
156

157
	void (*set_iopl_mask)(unsigned mask);
158 159

	void (*wbinvd)(void);
160
	void (*io_delay)(void);
161

162 163 164 165 166 167
	/* cpuid emulation, mostly so that caps bits can be disabled */
	void (*cpuid)(unsigned int *eax, unsigned int *ebx,
		      unsigned int *ecx, unsigned int *edx);

	/* MSR, PMC and TSR operations.
	   err = 0/-EFAULT.  wrmsr returns 0/-EFAULT. */
Y
Yinghai Lu 已提交
168
	u64 (*read_msr_amd)(unsigned int msr, int *err);
169
	u64 (*read_msr)(unsigned int msr, int *err);
170
	int (*write_msr)(unsigned int msr, unsigned low, unsigned high);
171 172

	u64 (*read_tsc)(void);
173
	u64 (*read_pmc)(int counter);
174
	unsigned long long (*read_tscp)(unsigned int *aux);
175

176 177 178 179 180 181
	/*
	 * Atomically enable interrupts and return to userspace.  This
	 * is only ever used to return to 32-bit processes; in a
	 * 64-bit kernel, it's used for 32-on-64 compat processes, but
	 * never native 64-bit processes.  (Jump, not call.)
	 */
182
	void (*irq_enable_sysexit)(void);
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201

	/*
	 * Switch to usermode gs and return to 64-bit usermode using
	 * sysret.  Only used in 64-bit kernels to return to 64-bit
	 * processes.  Usermode register state, including %rsp, must
	 * already be restored.
	 */
	void (*usergs_sysret64)(void);

	/*
	 * Switch to usermode gs and return to 32-bit usermode using
	 * sysret.  Used to return to 32-on-64 compat processes.
	 * Other usermode register state, including %esp, must already
	 * be restored.
	 */
	void (*usergs_sysret32)(void);

	/* Normal iret.  Jump to this with the standard iret stack
	   frame set up. */
202
	void (*iret)(void);
203

204 205
	void (*swapgs)(void);

206
	struct pv_lazy_ops lazy_mode;
207 208 209 210 211
};

struct pv_irq_ops {
	void (*init_IRQ)(void);

212
	/*
213 214 215 216
	 * Get/set interrupt state.  save_fl and restore_fl are only
	 * expected to use X86_EFLAGS_IF; all other bits
	 * returned from save_fl are undefined, and may be ignored by
	 * restore_fl.
217 218 219
	 *
	 * NOTE: These functions callers expect the callee to preserve
	 * more registers than the standard C calling convention.
220
	 */
221 222 223 224 225
	struct paravirt_callee_save save_fl;
	struct paravirt_callee_save restore_fl;
	struct paravirt_callee_save irq_disable;
	struct paravirt_callee_save irq_enable;

226 227
	void (*safe_halt)(void);
	void (*halt)(void);
228 229 230 231

#ifdef CONFIG_X86_64
	void (*adjust_exception_frame)(void);
#endif
232
};
233

234
struct pv_apic_ops {
235
#ifdef CONFIG_X86_LOCAL_APIC
Z
Zachary Amsden 已提交
236 237
	void (*setup_boot_clock)(void);
	void (*setup_secondary_clock)(void);
238 239 240 241

	void (*startup_ipi_hook)(int phys_apicid,
				 unsigned long start_eip,
				 unsigned long start_esp);
242
#endif
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
};

struct pv_mmu_ops {
	/*
	 * Called before/after init_mm pagetable setup. setup_start
	 * may reset %cr3, and may pre-install parts of the pagetable;
	 * pagetable setup is expected to preserve any existing
	 * mapping.
	 */
	void (*pagetable_setup_start)(pgd_t *pgd_base);
	void (*pagetable_setup_done)(pgd_t *pgd_base);

	unsigned long (*read_cr2)(void);
	void (*write_cr2)(unsigned long);

	unsigned long (*read_cr3)(void);
	void (*write_cr3)(unsigned long);

	/*
	 * Hooks for intercepting the creation/use/destruction of an
	 * mm_struct.
	 */
	void (*activate_mm)(struct mm_struct *prev,
			    struct mm_struct *next);
	void (*dup_mmap)(struct mm_struct *oldmm,
			 struct mm_struct *mm);
	void (*exit_mmap)(struct mm_struct *mm);

271

272
	/* TLB operations */
273 274
	void (*flush_tlb_user)(void);
	void (*flush_tlb_kernel)(void);
275
	void (*flush_tlb_single)(unsigned long addr);
276 277
	void (*flush_tlb_others)(const struct cpumask *cpus,
				 struct mm_struct *mm,
278
				 unsigned long va);
279

280 281 282 283 284 285 286 287
	/* Hooks for allocating and freeing a pagetable top-level */
	int  (*pgd_alloc)(struct mm_struct *mm);
	void (*pgd_free)(struct mm_struct *mm, pgd_t *pgd);

	/*
	 * Hooks for allocating/releasing pagetable pages when they're
	 * attached to a pagetable
	 */
288 289 290 291 292 293 294
	void (*alloc_pte)(struct mm_struct *mm, unsigned long pfn);
	void (*alloc_pmd)(struct mm_struct *mm, unsigned long pfn);
	void (*alloc_pmd_clone)(unsigned long pfn, unsigned long clonepfn, unsigned long start, unsigned long count);
	void (*alloc_pud)(struct mm_struct *mm, unsigned long pfn);
	void (*release_pte)(unsigned long pfn);
	void (*release_pmd)(unsigned long pfn);
	void (*release_pud)(unsigned long pfn);
295

296
	/* Pagetable manipulation functions */
297
	void (*set_pte)(pte_t *ptep, pte_t pteval);
298 299
	void (*set_pte_at)(struct mm_struct *mm, unsigned long addr,
			   pte_t *ptep, pte_t pteval);
300
	void (*set_pmd)(pmd_t *pmdp, pmd_t pmdval);
301 302
	void (*pte_update)(struct mm_struct *mm, unsigned long addr,
			   pte_t *ptep);
303 304
	void (*pte_update_defer)(struct mm_struct *mm,
				 unsigned long addr, pte_t *ptep);
305

306 307 308 309 310
	pte_t (*ptep_modify_prot_start)(struct mm_struct *mm, unsigned long addr,
					pte_t *ptep);
	void (*ptep_modify_prot_commit)(struct mm_struct *mm, unsigned long addr,
					pte_t *ptep, pte_t pte);

311 312
	struct paravirt_callee_save pte_val;
	struct paravirt_callee_save make_pte;
313

314 315
	struct paravirt_callee_save pgd_val;
	struct paravirt_callee_save make_pgd;
316 317

#if PAGETABLE_LEVELS >= 3
318
#ifdef CONFIG_X86_PAE
319
	void (*set_pte_atomic)(pte_t *ptep, pte_t pteval);
320 321
	void (*pte_clear)(struct mm_struct *mm, unsigned long addr,
			  pte_t *ptep);
322
	void (*pmd_clear)(pmd_t *pmdp);
323

324
#endif	/* CONFIG_X86_PAE */
325

326
	void (*set_pud)(pud_t *pudp, pud_t pudval);
327

328 329
	struct paravirt_callee_save pmd_val;
	struct paravirt_callee_save make_pmd;
330 331

#if PAGETABLE_LEVELS == 4
332 333
	struct paravirt_callee_save pud_val;
	struct paravirt_callee_save make_pud;
334 335

	void (*set_pgd)(pgd_t *pudp, pgd_t pgdval);
336 337
#endif	/* PAGETABLE_LEVELS == 4 */
#endif	/* PAGETABLE_LEVELS >= 3 */
338

339 340 341
#ifdef CONFIG_HIGHPTE
	void *(*kmap_atomic_pte)(struct page *page, enum km_type type);
#endif
342 343

	struct pv_lazy_ops lazy_mode;
344 345 346 347 348 349

	/* dom0 ops */

	/* Sometimes the physical address is a pfn, and sometimes its
	   an mfn.  We can tell which is which from the index. */
	void (*set_fixmap)(unsigned /* enum fixed_addresses */ idx,
350
			   phys_addr_t phys, pgprot_t flags);
351
};
352

353 354 355 356 357
struct raw_spinlock;
struct pv_lock_ops {
	int (*spin_is_locked)(struct raw_spinlock *lock);
	int (*spin_is_contended)(struct raw_spinlock *lock);
	void (*spin_lock)(struct raw_spinlock *lock);
358
	void (*spin_lock_flags)(struct raw_spinlock *lock, unsigned long flags);
359 360 361 362
	int (*spin_trylock)(struct raw_spinlock *lock);
	void (*spin_unlock)(struct raw_spinlock *lock);
};

363 364 365
/* This contains all the paravirt structures: we get a convenient
 * number for each function using the offset which we use to indicate
 * what to patch. */
366
struct paravirt_patch_template {
367 368 369 370 371 372
	struct pv_init_ops pv_init_ops;
	struct pv_time_ops pv_time_ops;
	struct pv_cpu_ops pv_cpu_ops;
	struct pv_irq_ops pv_irq_ops;
	struct pv_apic_ops pv_apic_ops;
	struct pv_mmu_ops pv_mmu_ops;
373
	struct pv_lock_ops pv_lock_ops;
374 375
};

376 377 378 379 380 381 382
extern struct pv_info pv_info;
extern struct pv_init_ops pv_init_ops;
extern struct pv_time_ops pv_time_ops;
extern struct pv_cpu_ops pv_cpu_ops;
extern struct pv_irq_ops pv_irq_ops;
extern struct pv_apic_ops pv_apic_ops;
extern struct pv_mmu_ops pv_mmu_ops;
383
extern struct pv_lock_ops pv_lock_ops;
384

385
#define PARAVIRT_PATCH(x)					\
386
	(offsetof(struct paravirt_patch_template, x) / sizeof(void *))
387

388 389
#define paravirt_type(op)				\
	[paravirt_typenum] "i" (PARAVIRT_PATCH(op)),	\
390
	[paravirt_opptr] "i" (&(op))
391 392 393
#define paravirt_clobber(clobber)		\
	[paravirt_clobber] "i" (clobber)

394 395 396 397
/*
 * Generate some code, and mark it as patchable by the
 * apply_paravirt() alternate instruction patcher.
 */
398 399 400
#define _paravirt_alt(insn_string, type, clobber)	\
	"771:\n\t" insn_string "\n" "772:\n"		\
	".pushsection .parainstructions,\"a\"\n"	\
401 402
	_ASM_ALIGN "\n"					\
	_ASM_PTR " 771b\n"				\
403 404 405 406 407
	"  .byte " type "\n"				\
	"  .byte 772b-771b\n"				\
	"  .short " clobber "\n"			\
	".popsection\n"

408
/* Generate patchable code, with the default asm parameters. */
409
#define paravirt_alt(insn_string)					\
410 411
	_paravirt_alt(insn_string, "%c[paravirt_typenum]", "%c[paravirt_clobber]")

412 413 414 415 416
/* Simple instruction patching code. */
#define DEF_NATIVE(ops, name, code) 					\
	extern const char start_##ops##_##name[], end_##ops##_##name[];	\
	asm("start_" #ops "_" #name ": " code "; end_" #ops "_" #name ":")

417
unsigned paravirt_patch_nop(void);
418 419
unsigned paravirt_patch_ident_32(void *insnbuf, unsigned len);
unsigned paravirt_patch_ident_64(void *insnbuf, unsigned len);
420
unsigned paravirt_patch_ignore(unsigned len);
421 422 423
unsigned paravirt_patch_call(void *insnbuf,
			     const void *target, u16 tgt_clobbers,
			     unsigned long addr, u16 site_clobbers,
424
			     unsigned len);
425
unsigned paravirt_patch_jmp(void *insnbuf, const void *target,
426 427 428
			    unsigned long addr, unsigned len);
unsigned paravirt_patch_default(u8 type, u16 clobbers, void *insnbuf,
				unsigned long addr, unsigned len);
429

430
unsigned paravirt_patch_insns(void *insnbuf, unsigned len,
431 432
			      const char *start, const char *end);

433 434 435
unsigned native_patch(u8 type, u16 clobbers, void *ibuf,
		      unsigned long addr, unsigned len);

436
int paravirt_disable_iospace(void);
437

438 439 440
/*
 * This generates an indirect call based on the operation type number.
 * The type number, computed in PARAVIRT_PATCH, is derived from the
441 442
 * offset into the paravirt_patch_template structure, and can therefore be
 * freely converted back into a structure offset.
443
 */
444
#define PARAVIRT_CALL	"call *%c[paravirt_opptr];"
445 446

/*
447 448
 * These macros are intended to wrap calls through one of the paravirt
 * ops structs, so that they can be later identified and patched at
449 450 451
 * runtime.
 *
 * Normally, a call to a pv_op function is a simple indirect call:
452
 * (pv_op_struct.operations)(args...).
453 454 455 456 457 458 459 460 461
 *
 * Unfortunately, this is a relatively slow operation for modern CPUs,
 * because it cannot necessarily determine what the destination
 * address is.  In this case, the address is a runtime constant, so at
 * the very least we can patch the call to e a simple direct call, or
 * ideally, patch an inline implementation into the callsite.  (Direct
 * calls are essentially free, because the call and return addresses
 * are completely predictable.)
 *
462
 * For i386, these macros rely on the standard gcc "regparm(3)" calling
463 464 465 466
 * convention, in which the first three arguments are placed in %eax,
 * %edx, %ecx (in that order), and the remaining arguments are placed
 * on the stack.  All caller-save registers (eax,edx,ecx) are expected
 * to be modified (either clobbered or used for return values).
467 468 469 470 471 472
 * X86_64, on the other hand, already specifies a register-based calling
 * conventions, returning at %rax, with parameteres going on %rdi, %rsi,
 * %rdx, and %rcx. Note that for this reason, x86_64 does not need any
 * special handling for dealing with 4 arguments, unlike i386.
 * However, x86_64 also have to clobber all caller saved registers, which
 * unfortunately, are quite a bit (r8 - r11)
473 474 475 476
 *
 * The call instruction itself is marked by placing its start address
 * and size into the .parainstructions section, so that
 * apply_paravirt() in arch/i386/kernel/alternative.c can do the
477
 * appropriate patching under the control of the backend pv_init_ops
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
 * implementation.
 *
 * Unfortunately there's no way to get gcc to generate the args setup
 * for the call, and then allow the call itself to be generated by an
 * inline asm.  Because of this, we must do the complete arg setup and
 * return value handling from within these macros.  This is fairly
 * cumbersome.
 *
 * There are 5 sets of PVOP_* macros for dealing with 0-4 arguments.
 * It could be extended to more arguments, but there would be little
 * to be gained from that.  For each number of arguments, there are
 * the two VCALL and CALL variants for void and non-void functions.
 *
 * When there is a return value, the invoker of the macro must specify
 * the return type.  The macro then uses sizeof() on that type to
 * determine whether its a 32 or 64 bit value, and places the return
 * in the right register(s) (just %eax for 32-bit, and %edx:%eax for
495 496
 * 64-bit). For x86_64 machines, it just returns at %rax regardless of
 * the return value size.
497 498
 *
 * 64-bit arguments are passed as a pair of adjacent 32-bit arguments
499 500
 * i386 also passes 64-bit arguments as a pair of adjacent 32-bit arguments
 * in low,high order
501 502 503 504 505 506 507 508 509
 *
 * Small structures are passed and returned in registers.  The macro
 * calling convention can't directly deal with this, so the wrapper
 * functions must do this.
 *
 * These PVOP_* macros are only defined within this header.  This
 * means that all uses must be wrapped in inline functions.  This also
 * makes sure the incoming and outgoing types are always correct.
 */
510
#ifdef CONFIG_X86_32
511 512
#define PVOP_VCALL_ARGS				\
	unsigned long __eax = __eax, __edx = __edx, __ecx = __ecx
513
#define PVOP_CALL_ARGS			PVOP_VCALL_ARGS
514 515 516 517 518

#define PVOP_CALL_ARG1(x)		"a" ((unsigned long)(x))
#define PVOP_CALL_ARG2(x)		"d" ((unsigned long)(x))
#define PVOP_CALL_ARG3(x)		"c" ((unsigned long)(x))

519 520 521
#define PVOP_VCALL_CLOBBERS		"=a" (__eax), "=d" (__edx),	\
					"=c" (__ecx)
#define PVOP_CALL_CLOBBERS		PVOP_VCALL_CLOBBERS
522

523
#define PVOP_VCALLEE_CLOBBERS		"=a" (__eax), "=d" (__edx)
524 525
#define PVOP_CALLEE_CLOBBERS		PVOP_VCALLEE_CLOBBERS

526 527
#define EXTRA_CLOBBERS
#define VEXTRA_CLOBBERS
528 529 530 531
#else  /* CONFIG_X86_64 */
#define PVOP_VCALL_ARGS					\
	unsigned long __edi = __edi, __esi = __esi,	\
		__edx = __edx, __ecx = __ecx
532
#define PVOP_CALL_ARGS		PVOP_VCALL_ARGS, __eax
533 534 535 536 537 538

#define PVOP_CALL_ARG1(x)		"D" ((unsigned long)(x))
#define PVOP_CALL_ARG2(x)		"S" ((unsigned long)(x))
#define PVOP_CALL_ARG3(x)		"d" ((unsigned long)(x))
#define PVOP_CALL_ARG4(x)		"c" ((unsigned long)(x))

539 540 541 542 543
#define PVOP_VCALL_CLOBBERS	"=D" (__edi),				\
				"=S" (__esi), "=d" (__edx),		\
				"=c" (__ecx)
#define PVOP_CALL_CLOBBERS	PVOP_VCALL_CLOBBERS, "=a" (__eax)

544 545 546
#define PVOP_VCALLEE_CLOBBERS	"=a" (__eax)
#define PVOP_CALLEE_CLOBBERS	PVOP_VCALLEE_CLOBBERS

547 548
#define EXTRA_CLOBBERS	 , "r8", "r9", "r10", "r11"
#define VEXTRA_CLOBBERS	 , "rax", "r8", "r9", "r10", "r11"
549
#endif	/* CONFIG_X86_32 */
550

551 552 553 554 555 556
#ifdef CONFIG_PARAVIRT_DEBUG
#define PVOP_TEST_NULL(op)	BUG_ON(op == NULL)
#else
#define PVOP_TEST_NULL(op)	((void)op)
#endif

557 558
#define ____PVOP_CALL(rettype, op, clbr, call_clbr, extra_clbr,		\
		      pre, post, ...)					\
559
	({								\
560
		rettype __ret;						\
561
		PVOP_CALL_ARGS;						\
562
		PVOP_TEST_NULL(op);					\
563 564
		/* This is 32-bit specific, but is okay in 64-bit */	\
		/* since this condition will never hold */		\
565 566 567 568
		if (sizeof(rettype) > sizeof(unsigned long)) {		\
			asm volatile(pre				\
				     paravirt_alt(PARAVIRT_CALL)	\
				     post				\
569
				     : call_clbr			\
570
				     : paravirt_type(op),		\
571
				       paravirt_clobber(clbr),		\
572
				       ##__VA_ARGS__			\
573
				     : "memory", "cc" extra_clbr);	\
574
			__ret = (rettype)((((u64)__edx) << 32) | __eax); \
575
		} else {						\
576
			asm volatile(pre				\
577
				     paravirt_alt(PARAVIRT_CALL)	\
578
				     post				\
579
				     : call_clbr			\
580
				     : paravirt_type(op),		\
581
				       paravirt_clobber(clbr),		\
582
				       ##__VA_ARGS__			\
583
				     : "memory", "cc" extra_clbr);	\
584
			__ret = (rettype)__eax;				\
585 586 587
		}							\
		__ret;							\
	})
588 589 590 591 592 593 594 595 596 597 598 599

#define __PVOP_CALL(rettype, op, pre, post, ...)			\
	____PVOP_CALL(rettype, op, CLBR_ANY, PVOP_CALL_CLOBBERS,	\
		      EXTRA_CLOBBERS, pre, post, ##__VA_ARGS__)

#define __PVOP_CALLEESAVE(rettype, op, pre, post, ...)			\
	____PVOP_CALL(rettype, op.func, CLBR_RET_REG,			\
		      PVOP_CALLEE_CLOBBERS, ,				\
		      pre, post, ##__VA_ARGS__)


#define ____PVOP_VCALL(op, clbr, call_clbr, extra_clbr, pre, post, ...)	\
600
	({								\
601
		PVOP_VCALL_ARGS;					\
602
		PVOP_TEST_NULL(op);					\
603
		asm volatile(pre					\
604
			     paravirt_alt(PARAVIRT_CALL)		\
605
			     post					\
606
			     : call_clbr				\
607
			     : paravirt_type(op),			\
608
			       paravirt_clobber(clbr),			\
609
			       ##__VA_ARGS__				\
610
			     : "memory", "cc" extra_clbr);		\
611 612
	})

613 614 615 616 617 618 619 620 621 622 623 624
#define __PVOP_VCALL(op, pre, post, ...)				\
	____PVOP_VCALL(op, CLBR_ANY, PVOP_VCALL_CLOBBERS,		\
		       VEXTRA_CLOBBERS,					\
		       pre, post, ##__VA_ARGS__)

#define __PVOP_VCALLEESAVE(rettype, op, pre, post, ...)			\
	____PVOP_CALL(rettype, op.func, CLBR_RET_REG,			\
		      PVOP_VCALLEE_CLOBBERS, ,				\
		      pre, post, ##__VA_ARGS__)



625 626 627 628 629
#define PVOP_CALL0(rettype, op)						\
	__PVOP_CALL(rettype, op, "", "")
#define PVOP_VCALL0(op)							\
	__PVOP_VCALL(op, "", "")

630 631 632 633 634 635
#define PVOP_CALLEE0(rettype, op)					\
	__PVOP_CALLEESAVE(rettype, op, "", "")
#define PVOP_VCALLEE0(op)						\
	__PVOP_VCALLEESAVE(op, "", "")


636
#define PVOP_CALL1(rettype, op, arg1)					\
637
	__PVOP_CALL(rettype, op, "", "", PVOP_CALL_ARG1(arg1))
638
#define PVOP_VCALL1(op, arg1)						\
639 640 641 642 643 644 645
	__PVOP_VCALL(op, "", "", PVOP_CALL_ARG1(arg1))

#define PVOP_CALLEE1(rettype, op, arg1)					\
	__PVOP_CALLEESAVE(rettype, op, "", "", PVOP_CALL_ARG1(arg1))
#define PVOP_VCALLEE1(op, arg1)						\
	__PVOP_VCALLEESAVE(op, "", "", PVOP_CALL_ARG1(arg1))

646 647

#define PVOP_CALL2(rettype, op, arg1, arg2)				\
648 649
	__PVOP_CALL(rettype, op, "", "", PVOP_CALL_ARG1(arg1),		\
		    PVOP_CALL_ARG2(arg2))
650
#define PVOP_VCALL2(op, arg1, arg2)					\
651 652 653 654 655 656 657 658 659 660
	__PVOP_VCALL(op, "", "", PVOP_CALL_ARG1(arg1),			\
		     PVOP_CALL_ARG2(arg2))

#define PVOP_CALLEE2(rettype, op, arg1, arg2)				\
	__PVOP_CALLEESAVE(rettype, op, "", "", PVOP_CALL_ARG1(arg1),	\
			  PVOP_CALL_ARG2(arg2))
#define PVOP_VCALLEE2(op, arg1, arg2)					\
	__PVOP_VCALLEESAVE(op, "", "", PVOP_CALL_ARG1(arg1),		\
			   PVOP_CALL_ARG2(arg2))

661 662

#define PVOP_CALL3(rettype, op, arg1, arg2, arg3)			\
663 664
	__PVOP_CALL(rettype, op, "", "", PVOP_CALL_ARG1(arg1),		\
		    PVOP_CALL_ARG2(arg2), PVOP_CALL_ARG3(arg3))
665
#define PVOP_VCALL3(op, arg1, arg2, arg3)				\
666 667
	__PVOP_VCALL(op, "", "", PVOP_CALL_ARG1(arg1),			\
		     PVOP_CALL_ARG2(arg2), PVOP_CALL_ARG3(arg3))
668

669 670
/* This is the only difference in x86_64. We can make it much simpler */
#ifdef CONFIG_X86_32
671 672 673
#define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4)			\
	__PVOP_CALL(rettype, op,					\
		    "push %[_arg4];", "lea 4(%%esp),%%esp;",		\
674 675
		    PVOP_CALL_ARG1(arg1), PVOP_CALL_ARG2(arg2),		\
		    PVOP_CALL_ARG3(arg3), [_arg4] "mr" ((u32)(arg4)))
676 677 678 679 680
#define PVOP_VCALL4(op, arg1, arg2, arg3, arg4)				\
	__PVOP_VCALL(op,						\
		    "push %[_arg4];", "lea 4(%%esp),%%esp;",		\
		    "0" ((u32)(arg1)), "1" ((u32)(arg2)),		\
		    "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
681 682
#else
#define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4)			\
683 684 685
	__PVOP_CALL(rettype, op, "", "",				\
		    PVOP_CALL_ARG1(arg1), PVOP_CALL_ARG2(arg2),		\
		    PVOP_CALL_ARG3(arg3), PVOP_CALL_ARG4(arg4))
686
#define PVOP_VCALL4(op, arg1, arg2, arg3, arg4)				\
687 688 689
	__PVOP_VCALL(op, "", "",					\
		     PVOP_CALL_ARG1(arg1), PVOP_CALL_ARG2(arg2),	\
		     PVOP_CALL_ARG3(arg3), PVOP_CALL_ARG4(arg4))
690
#endif
691

692 693
static inline int paravirt_enabled(void)
{
694
	return pv_info.paravirt_enabled;
695
}
696

697
static inline void load_sp0(struct tss_struct *tss,
698 699
			     struct thread_struct *thread)
{
700
	PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
701 702
}

703
#define ARCH_SETUP			pv_init_ops.arch_setup();
704 705
static inline unsigned long get_wallclock(void)
{
706
	return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
707 708 709 710
}

static inline int set_wallclock(unsigned long nowtime)
{
711
	return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
712 713
}

Z
Zachary Amsden 已提交
714
static inline void (*choose_time_init(void))(void)
715
{
716
	return pv_time_ops.time_init;
717 718 719 720 721 722
}

/* The paravirtualized CPUID instruction. */
static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
			   unsigned int *ecx, unsigned int *edx)
{
723
	PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
724 725 726 727 728
}

/*
 * These special macros can be used to get or set a debugging register
 */
729 730
static inline unsigned long paravirt_get_debugreg(int reg)
{
731
	return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
732 733 734 735
}
#define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
static inline void set_debugreg(unsigned long val, int reg)
{
736
	PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
737
}
738

739 740
static inline void clts(void)
{
741
	PVOP_VCALL0(pv_cpu_ops.clts);
742
}
743

744 745
static inline unsigned long read_cr0(void)
{
746
	return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
747
}
748

749 750
static inline void write_cr0(unsigned long x)
{
751
	PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
752 753 754 755
}

static inline unsigned long read_cr2(void)
{
756
	return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
757 758 759 760
}

static inline void write_cr2(unsigned long x)
{
761
	PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
762 763 764 765
}

static inline unsigned long read_cr3(void)
{
766
	return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
767
}
768

769 770
static inline void write_cr3(unsigned long x)
{
771
	PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
772
}
773

774 775
static inline unsigned long read_cr4(void)
{
776
	return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
777 778 779
}
static inline unsigned long read_cr4_safe(void)
{
780
	return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
781
}
782

783 784
static inline void write_cr4(unsigned long x)
{
785
	PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
786
}
787

788
#ifdef CONFIG_X86_64
789 790 791 792 793 794 795 796 797
static inline unsigned long read_cr8(void)
{
	return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
}

static inline void write_cr8(unsigned long x)
{
	PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
}
798
#endif
799

800 801
static inline void raw_safe_halt(void)
{
802
	PVOP_VCALL0(pv_irq_ops.safe_halt);
803 804 805 806
}

static inline void halt(void)
{
807
	PVOP_VCALL0(pv_irq_ops.safe_halt);
808 809 810 811
}

static inline void wbinvd(void)
{
812
	PVOP_VCALL0(pv_cpu_ops.wbinvd);
813 814
}

815
#define get_kernel_rpl()  (pv_info.kernel_rpl)
816

817 818
static inline u64 paravirt_read_msr(unsigned msr, int *err)
{
819
	return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
820
}
Y
Yinghai Lu 已提交
821 822 823 824
static inline u64 paravirt_read_msr_amd(unsigned msr, int *err)
{
	return PVOP_CALL2(u64, pv_cpu_ops.read_msr_amd, msr, err);
}
825 826
static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
{
827
	return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
828 829
}

830
/* These should all do BUG_ON(_err), but our headers are too tangled. */
831 832
#define rdmsr(msr, val1, val2)			\
do {						\
833 834 835 836
	int _err;				\
	u64 _l = paravirt_read_msr(msr, &_err);	\
	val1 = (u32)_l;				\
	val2 = _l >> 32;			\
837
} while (0)
838

839 840
#define wrmsr(msr, val1, val2)			\
do {						\
841
	paravirt_write_msr(msr, val1, val2);	\
842
} while (0)
843

844 845
#define rdmsrl(msr, val)			\
do {						\
846 847
	int _err;				\
	val = paravirt_read_msr(msr, &_err);	\
848
} while (0)
849

850 851
#define wrmsrl(msr, val)	wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
#define wrmsr_safe(msr, a, b)	paravirt_write_msr(msr, a, b)
852 853

/* rdmsr with exception handling */
854 855
#define rdmsr_safe(msr, a, b)			\
({						\
856 857 858 859
	int _err;				\
	u64 _l = paravirt_read_msr(msr, &_err);	\
	(*a) = (u32)_l;				\
	(*b) = _l >> 32;			\
860 861
	_err;					\
})
862

A
Andi Kleen 已提交
863 864 865 866 867 868 869
static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
{
	int err;

	*p = paravirt_read_msr(msr, &err);
	return err;
}
Y
Yinghai Lu 已提交
870 871 872 873 874 875 876
static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
{
	int err;

	*p = paravirt_read_msr_amd(msr, &err);
	return err;
}
877 878 879

static inline u64 paravirt_read_tsc(void)
{
880
	return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
881
}
882

883 884
#define rdtscl(low)				\
do {						\
885 886
	u64 _l = paravirt_read_tsc();		\
	low = (int)_l;				\
887
} while (0)
888

889
#define rdtscll(val) (val = paravirt_read_tsc())
890

891 892
static inline unsigned long long paravirt_sched_clock(void)
{
893
	return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
894
}
895
#define calibrate_tsc() (pv_time_ops.get_tsc_khz())
896

897 898
static inline unsigned long long paravirt_read_pmc(int counter)
{
899
	return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
900
}
901

902 903
#define rdpmc(counter, low, high)		\
do {						\
904 905 906
	u64 _l = paravirt_read_pmc(counter);	\
	low = (u32)_l;				\
	high = _l >> 32;			\
907
} while (0)
908

909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
{
	return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
}

#define rdtscp(low, high, aux)				\
do {							\
	int __aux;					\
	unsigned long __val = paravirt_rdtscp(&__aux);	\
	(low) = (u32)__val;				\
	(high) = (u32)(__val >> 32);			\
	(aux) = __aux;					\
} while (0)

#define rdtscpll(val, aux)				\
do {							\
	unsigned long __aux; 				\
	val = paravirt_rdtscp(&__aux);			\
	(aux) = __aux;					\
} while (0)

930 931 932 933 934 935 936 937 938 939
static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
{
	PVOP_VCALL2(pv_cpu_ops.alloc_ldt, ldt, entries);
}

static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
{
	PVOP_VCALL2(pv_cpu_ops.free_ldt, ldt, entries);
}

940 941
static inline void load_TR_desc(void)
{
942
	PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
943
}
944
static inline void load_gdt(const struct desc_ptr *dtr)
945
{
946
	PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
947
}
948
static inline void load_idt(const struct desc_ptr *dtr)
949
{
950
	PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
951 952 953
}
static inline void set_ldt(const void *addr, unsigned entries)
{
954
	PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
955
}
956
static inline void store_gdt(struct desc_ptr *dtr)
957
{
958
	PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
959
}
960
static inline void store_idt(struct desc_ptr *dtr)
961
{
962
	PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
963 964 965
}
static inline unsigned long paravirt_store_tr(void)
{
966
	return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
967 968 969 970
}
#define store_tr(tr)	((tr) = paravirt_store_tr())
static inline void load_TLS(struct thread_struct *t, unsigned cpu)
{
971
	PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
972
}
973

974 975 976 977 978 979 980
#ifdef CONFIG_X86_64
static inline void load_gs_index(unsigned int gs)
{
	PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
}
#endif

981 982
static inline void write_ldt_entry(struct desc_struct *dt, int entry,
				   const void *desc)
983
{
984
	PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
985
}
986 987 988

static inline void write_gdt_entry(struct desc_struct *dt, int entry,
				   void *desc, int type)
989
{
990
	PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
991
}
992

993
static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
994
{
995
	PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
996 997 998
}
static inline void set_iopl_mask(unsigned mask)
{
999
	PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
1000
}
1001

1002
/* The paravirtualized I/O functions */
1003 1004
static inline void slow_down_io(void)
{
1005
	pv_cpu_ops.io_delay();
1006
#ifdef REALLY_SLOW_IO
1007 1008 1009
	pv_cpu_ops.io_delay();
	pv_cpu_ops.io_delay();
	pv_cpu_ops.io_delay();
1010 1011 1012
#endif
}

1013
#ifdef CONFIG_X86_LOCAL_APIC
Z
Zachary Amsden 已提交
1014 1015
static inline void setup_boot_clock(void)
{
1016
	PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
Z
Zachary Amsden 已提交
1017 1018 1019 1020
}

static inline void setup_secondary_clock(void)
{
1021
	PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
Z
Zachary Amsden 已提交
1022
}
1023 1024
#endif

1025 1026
static inline void paravirt_post_allocator_init(void)
{
1027 1028
	if (pv_init_ops.post_allocator_init)
		(*pv_init_ops.post_allocator_init)();
1029 1030
}

1031 1032
static inline void paravirt_pagetable_setup_start(pgd_t *base)
{
1033
	(*pv_mmu_ops.pagetable_setup_start)(base);
1034 1035 1036 1037
}

static inline void paravirt_pagetable_setup_done(pgd_t *base)
{
1038
	(*pv_mmu_ops.pagetable_setup_done)(base);
1039
}
1040

1041 1042 1043 1044
#ifdef CONFIG_SMP
static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
				    unsigned long start_esp)
{
1045 1046
	PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
		    phys_apicid, start_eip, start_esp);
1047 1048
}
#endif
1049

1050 1051 1052
static inline void paravirt_activate_mm(struct mm_struct *prev,
					struct mm_struct *next)
{
1053
	PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
1054 1055 1056 1057 1058
}

static inline void arch_dup_mmap(struct mm_struct *oldmm,
				 struct mm_struct *mm)
{
1059
	PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
1060 1061 1062 1063
}

static inline void arch_exit_mmap(struct mm_struct *mm)
{
1064
	PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
1065 1066
}

1067 1068
static inline void __flush_tlb(void)
{
1069
	PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
1070 1071 1072
}
static inline void __flush_tlb_global(void)
{
1073
	PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
1074 1075 1076
}
static inline void __flush_tlb_single(unsigned long addr)
{
1077
	PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
1078
}
1079

1080 1081
static inline void flush_tlb_others(const struct cpumask *cpumask,
				    struct mm_struct *mm,
1082 1083
				    unsigned long va)
{
1084
	PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, cpumask, mm, va);
1085 1086
}

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
static inline int paravirt_pgd_alloc(struct mm_struct *mm)
{
	return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
}

static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
{
	PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
}

1097
static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned long pfn)
1098
{
1099
	PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
1100
}
1101
static inline void paravirt_release_pte(unsigned long pfn)
1102
{
1103
	PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
1104
}
1105

1106
static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned long pfn)
1107
{
1108
	PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
1109
}
1110

1111 1112
static inline void paravirt_alloc_pmd_clone(unsigned long pfn, unsigned long clonepfn,
					    unsigned long start, unsigned long count)
1113
{
1114
	PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
1115
}
1116
static inline void paravirt_release_pmd(unsigned long pfn)
1117
{
1118
	PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
1119 1120
}

1121
static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned long pfn)
1122 1123 1124
{
	PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
}
1125
static inline void paravirt_release_pud(unsigned long pfn)
1126 1127 1128 1129
{
	PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
}

1130 1131 1132 1133
#ifdef CONFIG_HIGHPTE
static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
{
	unsigned long ret;
1134
	ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
1135 1136 1137 1138
	return (void *)ret;
}
#endif

1139 1140
static inline void pte_update(struct mm_struct *mm, unsigned long addr,
			      pte_t *ptep)
1141
{
1142
	PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
1143 1144
}

1145 1146
static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
				    pte_t *ptep)
1147
{
1148
	PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
1149 1150
}

1151
static inline pte_t __pte(pteval_t val)
1152
{
1153 1154 1155
	pteval_t ret;

	if (sizeof(pteval_t) > sizeof(long))
1156 1157 1158
		ret = PVOP_CALLEE2(pteval_t,
				   pv_mmu_ops.make_pte,
				   val, (u64)val >> 32);
1159
	else
1160 1161 1162
		ret = PVOP_CALLEE1(pteval_t,
				   pv_mmu_ops.make_pte,
				   val);
1163

1164
	return (pte_t) { .pte = ret };
1165 1166
}

1167 1168 1169 1170 1171
static inline pteval_t pte_val(pte_t pte)
{
	pteval_t ret;

	if (sizeof(pteval_t) > sizeof(long))
1172 1173
		ret = PVOP_CALLEE2(pteval_t, pv_mmu_ops.pte_val,
				   pte.pte, (u64)pte.pte >> 32);
1174
	else
1175 1176
		ret = PVOP_CALLEE1(pteval_t, pv_mmu_ops.pte_val,
				   pte.pte);
1177 1178 1179 1180

	return ret;
}

1181
static inline pgd_t __pgd(pgdval_t val)
1182
{
1183 1184 1185
	pgdval_t ret;

	if (sizeof(pgdval_t) > sizeof(long))
1186 1187
		ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.make_pgd,
				   val, (u64)val >> 32);
1188
	else
1189 1190
		ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.make_pgd,
				   val);
1191 1192 1193 1194 1195 1196 1197 1198 1199

	return (pgd_t) { ret };
}

static inline pgdval_t pgd_val(pgd_t pgd)
{
	pgdval_t ret;

	if (sizeof(pgdval_t) > sizeof(long))
1200 1201
		ret =  PVOP_CALLEE2(pgdval_t, pv_mmu_ops.pgd_val,
				    pgd.pgd, (u64)pgd.pgd >> 32);
1202
	else
1203 1204
		ret =  PVOP_CALLEE1(pgdval_t, pv_mmu_ops.pgd_val,
				    pgd.pgd);
1205 1206

	return ret;
1207 1208
}

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
#define  __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
					   pte_t *ptep)
{
	pteval_t ret;

	ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
			 mm, addr, ptep);

	return (pte_t) { .pte = ret };
}

static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
					   pte_t *ptep, pte_t pte)
{
	if (sizeof(pteval_t) > sizeof(long))
		/* 5 arg words */
		pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
	else
		PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
			    mm, addr, ptep, pte.pte);
}

1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
static inline void set_pte(pte_t *ptep, pte_t pte)
{
	if (sizeof(pteval_t) > sizeof(long))
		PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
			    pte.pte, (u64)pte.pte >> 32);
	else
		PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
			    pte.pte);
}

static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
			      pte_t *ptep, pte_t pte)
{
	if (sizeof(pteval_t) > sizeof(long))
		/* 5 arg words */
		pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
	else
		PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
}

1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
{
	pmdval_t val = native_pmd_val(pmd);

	if (sizeof(pmdval_t) > sizeof(long))
		PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
	else
		PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
}

1262 1263 1264 1265 1266 1267
#if PAGETABLE_LEVELS >= 3
static inline pmd_t __pmd(pmdval_t val)
{
	pmdval_t ret;

	if (sizeof(pmdval_t) > sizeof(long))
1268 1269
		ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.make_pmd,
				   val, (u64)val >> 32);
1270
	else
1271 1272
		ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.make_pmd,
				   val);
1273 1274 1275 1276 1277 1278 1279 1280 1281

	return (pmd_t) { ret };
}

static inline pmdval_t pmd_val(pmd_t pmd)
{
	pmdval_t ret;

	if (sizeof(pmdval_t) > sizeof(long))
1282 1283
		ret =  PVOP_CALLEE2(pmdval_t, pv_mmu_ops.pmd_val,
				    pmd.pmd, (u64)pmd.pmd >> 32);
1284
	else
1285 1286
		ret =  PVOP_CALLEE1(pmdval_t, pv_mmu_ops.pmd_val,
				    pmd.pmd);
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301

	return ret;
}

static inline void set_pud(pud_t *pudp, pud_t pud)
{
	pudval_t val = native_pud_val(pud);

	if (sizeof(pudval_t) > sizeof(long))
		PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
			    val, (u64)val >> 32);
	else
		PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
			    val);
}
1302 1303 1304 1305 1306 1307
#if PAGETABLE_LEVELS == 4
static inline pud_t __pud(pudval_t val)
{
	pudval_t ret;

	if (sizeof(pudval_t) > sizeof(long))
1308 1309
		ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.make_pud,
				   val, (u64)val >> 32);
1310
	else
1311 1312
		ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.make_pud,
				   val);
1313 1314 1315 1316 1317 1318 1319 1320 1321

	return (pud_t) { ret };
}

static inline pudval_t pud_val(pud_t pud)
{
	pudval_t ret;

	if (sizeof(pudval_t) > sizeof(long))
1322 1323
		ret =  PVOP_CALLEE2(pudval_t, pv_mmu_ops.pud_val,
				    pud.pud, (u64)pud.pud >> 32);
1324
	else
1325 1326
		ret =  PVOP_CALLEE1(pudval_t, pv_mmu_ops.pud_val,
				    pud.pud);
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354

	return ret;
}

static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
{
	pgdval_t val = native_pgd_val(pgd);

	if (sizeof(pgdval_t) > sizeof(long))
		PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
			    val, (u64)val >> 32);
	else
		PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
			    val);
}

static inline void pgd_clear(pgd_t *pgdp)
{
	set_pgd(pgdp, __pgd(0));
}

static inline void pud_clear(pud_t *pudp)
{
	set_pud(pudp, __pud(0));
}

#endif	/* PAGETABLE_LEVELS == 4 */

1355 1356
#endif	/* PAGETABLE_LEVELS >= 3 */

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
#ifdef CONFIG_X86_PAE
/* Special-case pte-setting operations for PAE, which can't update a
   64-bit pte atomically */
static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
{
	PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
		    pte.pte, pte.pte >> 32);
}

static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
			     pte_t *ptep)
{
	PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
}
1371 1372 1373 1374 1375

static inline void pmd_clear(pmd_t *pmdp)
{
	PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
}
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
#else  /* !CONFIG_X86_PAE */
static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
{
	set_pte(ptep, pte);
}

static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
			     pte_t *ptep)
{
	set_pte_at(mm, addr, ptep, __pte(0));
}
1387 1388 1389 1390 1391

static inline void pmd_clear(pmd_t *pmdp)
{
	set_pmd(pmdp, __pmd(0));
}
1392 1393
#endif	/* CONFIG_X86_PAE */

1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
/* Lazy mode for batching updates / context switch */
enum paravirt_lazy_mode {
	PARAVIRT_LAZY_NONE,
	PARAVIRT_LAZY_MMU,
	PARAVIRT_LAZY_CPU,
};

enum paravirt_lazy_mode paravirt_get_lazy_mode(void);
void paravirt_enter_lazy_cpu(void);
void paravirt_leave_lazy_cpu(void);
void paravirt_enter_lazy_mmu(void);
void paravirt_leave_lazy_mmu(void);
void paravirt_leave_lazy(enum paravirt_lazy_mode mode);

1408
#define  __HAVE_ARCH_ENTER_LAZY_CPU_MODE
1409 1410
static inline void arch_enter_lazy_cpu_mode(void)
{
1411
	PVOP_VCALL0(pv_cpu_ops.lazy_mode.enter);
1412 1413 1414 1415
}

static inline void arch_leave_lazy_cpu_mode(void)
{
1416
	PVOP_VCALL0(pv_cpu_ops.lazy_mode.leave);
1417 1418
}

1419
void arch_flush_lazy_cpu_mode(void);
1420 1421

#define  __HAVE_ARCH_ENTER_LAZY_MMU_MODE
1422 1423
static inline void arch_enter_lazy_mmu_mode(void)
{
1424
	PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
1425 1426 1427 1428
}

static inline void arch_leave_lazy_mmu_mode(void)
{
1429
	PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
1430 1431
}

1432
void arch_flush_lazy_mmu_mode(void);
1433

1434
static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
1435
				phys_addr_t phys, pgprot_t flags)
1436 1437 1438 1439
{
	pv_mmu_ops.set_fixmap(idx, phys, flags);
}

1440
void _paravirt_nop(void);
1441 1442 1443
u32 _paravirt_ident_32(u32);
u64 _paravirt_ident_64(u64);

1444 1445
#define paravirt_nop	((void *)_paravirt_nop)

1446 1447
#ifdef CONFIG_SMP

1448 1449 1450 1451 1452 1453 1454 1455 1456
static inline int __raw_spin_is_locked(struct raw_spinlock *lock)
{
	return PVOP_CALL1(int, pv_lock_ops.spin_is_locked, lock);
}

static inline int __raw_spin_is_contended(struct raw_spinlock *lock)
{
	return PVOP_CALL1(int, pv_lock_ops.spin_is_contended, lock);
}
1457
#define __raw_spin_is_contended	__raw_spin_is_contended
1458 1459 1460

static __always_inline void __raw_spin_lock(struct raw_spinlock *lock)
{
1461
	PVOP_VCALL1(pv_lock_ops.spin_lock, lock);
1462 1463
}

1464 1465 1466 1467 1468 1469
static __always_inline void __raw_spin_lock_flags(struct raw_spinlock *lock,
						  unsigned long flags)
{
	PVOP_VCALL2(pv_lock_ops.spin_lock_flags, lock, flags);
}

1470 1471 1472 1473 1474 1475 1476
static __always_inline int __raw_spin_trylock(struct raw_spinlock *lock)
{
	return PVOP_CALL1(int, pv_lock_ops.spin_trylock, lock);
}

static __always_inline void __raw_spin_unlock(struct raw_spinlock *lock)
{
1477
	PVOP_VCALL1(pv_lock_ops.spin_unlock, lock);
1478 1479
}

1480 1481
#endif

1482
/* These all sit in the .parainstructions section to tell us what to patch. */
1483
struct paravirt_patch_site {
1484 1485 1486 1487 1488 1489
	u8 *instr; 		/* original instructions */
	u8 instrtype;		/* type of this instruction */
	u8 len;			/* length of original instruction */
	u16 clobbers;		/* what registers you may clobber */
};

1490 1491 1492
extern struct paravirt_patch_site __parainstructions[],
	__parainstructions_end[];

1493
#ifdef CONFIG_X86_32
1494 1495 1496 1497
#define PV_SAVE_REGS "pushl %ecx; pushl %edx;"
#define PV_RESTORE_REGS "popl %edx; popl %ecx;"

/* save and restore all caller-save registers, except return value */
1498 1499
#define PV_SAVE_ALL_CALLER_REGS		"pushl %ecx;"
#define PV_RESTORE_ALL_CALLER_REGS	"popl  %ecx;"
1500

1501 1502 1503 1504
#define PV_FLAGS_ARG "0"
#define PV_EXTRA_CLOBBERS
#define PV_VEXTRA_CLOBBERS
#else
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
/* save and restore all caller-save registers, except return value */
#define PV_SAVE_ALL_CALLER_REGS						\
	"push %rcx;"							\
	"push %rdx;"							\
	"push %rsi;"							\
	"push %rdi;"							\
	"push %r8;"							\
	"push %r9;"							\
	"push %r10;"							\
	"push %r11;"
#define PV_RESTORE_ALL_CALLER_REGS					\
	"pop %r11;"							\
	"pop %r10;"							\
	"pop %r9;"							\
	"pop %r8;"							\
	"pop %rdi;"							\
	"pop %rsi;"							\
	"pop %rdx;"							\
	"pop %rcx;"

1525 1526 1527 1528
/* We save some registers, but all of them, that's too much. We clobber all
 * caller saved registers but the argument parameter */
#define PV_SAVE_REGS "pushq %%rdi;"
#define PV_RESTORE_REGS "popq %%rdi;"
1529 1530
#define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
#define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
1531 1532 1533
#define PV_FLAGS_ARG "D"
#endif

1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
/*
 * Generate a thunk around a function which saves all caller-save
 * registers except for the return value.  This allows C functions to
 * be called from assembler code where fewer than normal registers are
 * available.  It may also help code generation around calls from C
 * code if the common case doesn't use many registers.
 *
 * When a callee is wrapped in a thunk, the caller can assume that all
 * arg regs and all scratch registers are preserved across the
 * call. The return value in rax/eax will not be saved, even for void
 * functions.
 */
#define PV_CALLEE_SAVE_REGS_THUNK(func)					\
	extern typeof(func) __raw_callee_save_##func;			\
	static void *__##func##__ __used = func;			\
									\
	asm(".pushsection .text;"					\
	    "__raw_callee_save_" #func ": "				\
	    PV_SAVE_ALL_CALLER_REGS					\
	    "call " #func ";"						\
	    PV_RESTORE_ALL_CALLER_REGS					\
	    "ret;"							\
	    ".popsection")

/* Get a reference to a callee-save function */
#define PV_CALLEE_SAVE(func)						\
	((struct paravirt_callee_save) { __raw_callee_save_##func })

/* Promise that "func" already uses the right calling convention */
#define __PV_IS_CALLEE_SAVE(func)			\
	((struct paravirt_callee_save) { func })

1566 1567 1568 1569
static inline unsigned long __raw_local_save_flags(void)
{
	unsigned long f;

1570
	asm volatile(paravirt_alt(PARAVIRT_CALL)
1571
		     : "=a"(f)
1572
		     : paravirt_type(pv_irq_ops.save_fl),
1573
		       paravirt_clobber(CLBR_EAX)
1574
		     : "memory", "cc");
1575 1576 1577 1578 1579
	return f;
}

static inline void raw_local_irq_restore(unsigned long f)
{
1580
	asm volatile(paravirt_alt(PARAVIRT_CALL)
1581
		     : "=a"(f)
1582
		     : PV_FLAGS_ARG(f),
1583
		       paravirt_type(pv_irq_ops.restore_fl),
1584
		       paravirt_clobber(CLBR_EAX)
1585
		     : "memory", "cc");
1586 1587 1588 1589
}

static inline void raw_local_irq_disable(void)
{
1590
	asm volatile(paravirt_alt(PARAVIRT_CALL)
1591
		     :
1592
		     : paravirt_type(pv_irq_ops.irq_disable),
1593
		       paravirt_clobber(CLBR_EAX)
1594
		     : "memory", "eax", "cc");
1595 1596 1597 1598
}

static inline void raw_local_irq_enable(void)
{
1599
	asm volatile(paravirt_alt(PARAVIRT_CALL)
1600
		     :
1601
		     : paravirt_type(pv_irq_ops.irq_enable),
1602
		       paravirt_clobber(CLBR_EAX)
1603
		     : "memory", "eax", "cc");
1604 1605 1606 1607 1608 1609
}

static inline unsigned long __raw_local_irq_save(void)
{
	unsigned long f;

1610 1611
	f = __raw_local_save_flags();
	raw_local_irq_disable();
1612 1613 1614
	return f;
}

1615

1616
/* Make sure as little as possible of this mess escapes. */
1617
#undef PARAVIRT_CALL
1618 1619
#undef __PVOP_CALL
#undef __PVOP_VCALL
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
#undef PVOP_VCALL0
#undef PVOP_CALL0
#undef PVOP_VCALL1
#undef PVOP_CALL1
#undef PVOP_VCALL2
#undef PVOP_CALL2
#undef PVOP_VCALL3
#undef PVOP_CALL3
#undef PVOP_VCALL4
#undef PVOP_CALL4
1630

1631 1632
#else  /* __ASSEMBLY__ */

1633
#define _PVSITE(ptype, clobbers, ops, word, algn)	\
1634 1635 1636 1637
771:;						\
	ops;					\
772:;						\
	.pushsection .parainstructions,"a";	\
1638 1639
	 .align	algn;				\
	 word 771b;				\
1640 1641 1642 1643 1644
	 .byte ptype;				\
	 .byte 772b-771b;			\
	 .short clobbers;			\
	.popsection

1645

1646
#define COND_PUSH(set, mask, reg)			\
1647
	.if ((~(set)) & mask); push %reg; .endif
1648
#define COND_POP(set, mask, reg)			\
1649
	.if ((~(set)) & mask); pop %reg; .endif
1650

1651
#ifdef CONFIG_X86_64
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673

#define PV_SAVE_REGS(set)			\
	COND_PUSH(set, CLBR_RAX, rax);		\
	COND_PUSH(set, CLBR_RCX, rcx);		\
	COND_PUSH(set, CLBR_RDX, rdx);		\
	COND_PUSH(set, CLBR_RSI, rsi);		\
	COND_PUSH(set, CLBR_RDI, rdi);		\
	COND_PUSH(set, CLBR_R8, r8);		\
	COND_PUSH(set, CLBR_R9, r9);		\
	COND_PUSH(set, CLBR_R10, r10);		\
	COND_PUSH(set, CLBR_R11, r11)
#define PV_RESTORE_REGS(set)			\
	COND_POP(set, CLBR_R11, r11);		\
	COND_POP(set, CLBR_R10, r10);		\
	COND_POP(set, CLBR_R9, r9);		\
	COND_POP(set, CLBR_R8, r8);		\
	COND_POP(set, CLBR_RDI, rdi);		\
	COND_POP(set, CLBR_RSI, rsi);		\
	COND_POP(set, CLBR_RDX, rdx);		\
	COND_POP(set, CLBR_RCX, rcx);		\
	COND_POP(set, CLBR_RAX, rax)

1674
#define PARA_PATCH(struct, off)        ((PARAVIRT_PATCH_##struct + (off)) / 8)
1675
#define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
1676
#define PARA_INDIRECT(addr)	*addr(%rip)
1677
#else
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
#define PV_SAVE_REGS(set)			\
	COND_PUSH(set, CLBR_EAX, eax);		\
	COND_PUSH(set, CLBR_EDI, edi);		\
	COND_PUSH(set, CLBR_ECX, ecx);		\
	COND_PUSH(set, CLBR_EDX, edx)
#define PV_RESTORE_REGS(set)			\
	COND_POP(set, CLBR_EDX, edx);		\
	COND_POP(set, CLBR_ECX, ecx);		\
	COND_POP(set, CLBR_EDI, edi);		\
	COND_POP(set, CLBR_EAX, eax)

1689
#define PARA_PATCH(struct, off)        ((PARAVIRT_PATCH_##struct + (off)) / 4)
1690
#define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
1691
#define PARA_INDIRECT(addr)	*%cs:addr
1692 1693
#endif

1694 1695
#define INTERRUPT_RETURN						\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE,	\
1696
		  jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
1697 1698

#define DISABLE_INTERRUPTS(clobbers)					\
1699
	PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
1700
		  PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE);		\
1701
		  call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable);	\
1702
		  PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
1703 1704

#define ENABLE_INTERRUPTS(clobbers)					\
1705
	PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers,	\
1706
		  PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE);		\
1707
		  call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable);	\
1708
		  PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
1709

1710 1711
#define USERGS_SYSRET32							\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret32),	\
1712
		  CLBR_NONE,						\
1713
		  jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret32))
1714

1715
#ifdef CONFIG_X86_32
1716 1717 1718
#define GET_CR0_INTO_EAX				\
	push %ecx; push %edx;				\
	call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0);	\
1719
	pop %edx; pop %ecx
1720 1721 1722 1723 1724 1725 1726 1727

#define ENABLE_INTERRUPTS_SYSEXIT					\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit),	\
		  CLBR_NONE,						\
		  jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))


#else	/* !CONFIG_X86_32 */
1728 1729 1730 1731 1732 1733 1734 1735 1736 1737

/*
 * If swapgs is used while the userspace stack is still current,
 * there's no way to call a pvop.  The PV replacement *must* be
 * inlined, or the swapgs instruction must be trapped and emulated.
 */
#define SWAPGS_UNSAFE_STACK						\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE,	\
		  swapgs)

1738 1739 1740 1741 1742 1743
/*
 * Note: swapgs is very special, and in practise is either going to be
 * implemented with a single "swapgs" instruction or something very
 * special.  Either way, we don't need to save any registers for
 * it.
 */
1744 1745
#define SWAPGS								\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE,	\
1746
		  call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs)		\
1747 1748
		 )

1749 1750 1751
#define GET_CR2_INTO_RCX				\
	call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2);	\
	movq %rax, %rcx;				\
1752 1753
	xorq %rax, %rax;

1754 1755 1756 1757 1758
#define PARAVIRT_ADJUST_EXCEPTION_FRAME					\
	PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_adjust_exception_frame), \
		  CLBR_NONE,						\
		  call PARA_INDIRECT(pv_irq_ops+PV_IRQ_adjust_exception_frame))

1759 1760
#define USERGS_SYSRET64							\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64),	\
1761
		  CLBR_NONE,						\
1762 1763 1764 1765 1766 1767 1768
		  jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))

#define ENABLE_INTERRUPTS_SYSEXIT32					\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit),	\
		  CLBR_NONE,						\
		  jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
#endif	/* CONFIG_X86_32 */
1769

1770 1771
#endif /* __ASSEMBLY__ */
#endif /* CONFIG_PARAVIRT */
H
H. Peter Anvin 已提交
1772
#endif /* _ASM_X86_PARAVIRT_H */