intel_display.c 220.2 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/cpufreq.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
J
Jesse Barnes 已提交
34 35 36 37
#include "drmP.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
38
#include "i915_trace.h"
39
#include "drm_dp_helper.h"
J
Jesse Barnes 已提交
40 41 42

#include "drm_crtc_helper.h"

43 44
#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))

J
Jesse Barnes 已提交
45
bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
46
static void intel_update_watermarks(struct drm_device *dev);
47
static void intel_increase_pllclock(struct drm_crtc *crtc);
48
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71

typedef struct {
    /* given values */
    int n;
    int m1, m2;
    int p1, p2;
    /* derived values */
    int	dot;
    int	vco;
    int	m;
    int	p;
} intel_clock_t;

typedef struct {
    int	min, max;
} intel_range_t;

typedef struct {
    int	dot_limit;
    int	p2_slow, p2_fast;
} intel_p2_t;

#define INTEL_P2_NUM		      2
72 73
typedef struct intel_limit intel_limit_t;
struct intel_limit {
J
Jesse Barnes 已提交
74 75
    intel_range_t   dot, vco, n, m, m1, m2, p, p1;
    intel_p2_t	    p2;
76 77 78
    bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
		      int, int, intel_clock_t *);
};
J
Jesse Barnes 已提交
79

J
Jesse Barnes 已提交
80 81 82
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

83 84 85 86 87 88
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
		    int target, int refclk, intel_clock_t *best_clock);
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *best_clock);
J
Jesse Barnes 已提交
89

90 91 92
static bool
intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
		      int target, int refclk, intel_clock_t *best_clock);
93
static bool
94 95
intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
			   int target, int refclk, intel_clock_t *best_clock);
96

97 98 99
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
100 101 102 103 104
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
105 106
}

107
static const intel_limit_t intel_limits_i8xx_dvo = {
108 109 110 111 112 113 114 115 116 117
        .dot = { .min = 25000, .max = 350000 },
        .vco = { .min = 930000, .max = 1400000 },
        .n = { .min = 3, .max = 16 },
        .m = { .min = 96, .max = 140 },
        .m1 = { .min = 18, .max = 26 },
        .m2 = { .min = 6, .max = 16 },
        .p = { .min = 4, .max = 128 },
        .p1 = { .min = 2, .max = 33 },
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
118
	.find_pll = intel_find_best_PLL,
119 120 121
};

static const intel_limit_t intel_limits_i8xx_lvds = {
122 123 124 125 126 127 128 129 130 131
        .dot = { .min = 25000, .max = 350000 },
        .vco = { .min = 930000, .max = 1400000 },
        .n = { .min = 3, .max = 16 },
        .m = { .min = 96, .max = 140 },
        .m1 = { .min = 18, .max = 26 },
        .m2 = { .min = 6, .max = 16 },
        .p = { .min = 4, .max = 128 },
        .p1 = { .min = 1, .max = 6 },
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
132
	.find_pll = intel_find_best_PLL,
133
};
134

135
static const intel_limit_t intel_limits_i9xx_sdvo = {
136 137 138 139 140 141 142 143 144 145
        .dot = { .min = 20000, .max = 400000 },
        .vco = { .min = 1400000, .max = 2800000 },
        .n = { .min = 1, .max = 6 },
        .m = { .min = 70, .max = 120 },
        .m1 = { .min = 10, .max = 22 },
        .m2 = { .min = 5, .max = 9 },
        .p = { .min = 5, .max = 80 },
        .p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
146
	.find_pll = intel_find_best_PLL,
147 148 149
};

static const intel_limit_t intel_limits_i9xx_lvds = {
150 151 152 153 154 155 156 157 158 159
        .dot = { .min = 20000, .max = 400000 },
        .vco = { .min = 1400000, .max = 2800000 },
        .n = { .min = 1, .max = 6 },
        .m = { .min = 70, .max = 120 },
        .m1 = { .min = 10, .max = 22 },
        .m2 = { .min = 5, .max = 9 },
        .p = { .min = 7, .max = 98 },
        .p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
160
	.find_pll = intel_find_best_PLL,
161 162
};

163

164
static const intel_limit_t intel_limits_g4x_sdvo = {
165 166 167 168 169 170 171 172 173 174 175
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
176
	},
177
	.find_pll = intel_g4x_find_best_PLL,
178 179 180
};

static const intel_limit_t intel_limits_g4x_hdmi = {
181 182 183 184 185 186 187 188 189 190
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
191
	.find_pll = intel_g4x_find_best_PLL,
192 193 194
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
195 196 197 198 199 200 201 202 203 204
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
205
	},
206
	.find_pll = intel_g4x_find_best_PLL,
207 208 209
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
210 211 212 213 214 215 216 217 218 219
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
220
	},
221
	.find_pll = intel_g4x_find_best_PLL,
222 223 224
};

static const intel_limit_t intel_limits_g4x_display_port = {
225 226 227 228 229 230 231 232 233 234
        .dot = { .min = 161670, .max = 227000 },
        .vco = { .min = 1750000, .max = 3500000},
        .n = { .min = 1, .max = 2 },
        .m = { .min = 97, .max = 108 },
        .m1 = { .min = 0x10, .max = 0x12 },
        .m2 = { .min = 0x05, .max = 0x06 },
        .p = { .min = 10, .max = 20 },
        .p1 = { .min = 1, .max = 2},
        .p2 = { .dot_limit = 0,
		.p2_slow = 10, .p2_fast = 10 },
235
        .find_pll = intel_find_pll_g4x_dp,
236 237
};

238
static const intel_limit_t intel_limits_pineview_sdvo = {
239 240 241 242 243 244 245 246 247 248 249 250
        .dot = { .min = 20000, .max = 400000},
        .vco = { .min = 1700000, .max = 3500000 },
	/* Pineview's Ncounter is a ring counter */
        .n = { .min = 3, .max = 6 },
        .m = { .min = 2, .max = 256 },
	/* Pineview only has one combined m divider, which we treat as m2. */
        .m1 = { .min = 0, .max = 0 },
        .m2 = { .min = 0, .max = 254 },
        .p = { .min = 5, .max = 80 },
        .p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
251
	.find_pll = intel_find_best_PLL,
252 253
};

254
static const intel_limit_t intel_limits_pineview_lvds = {
255 256 257 258 259 260 261 262 263 264
        .dot = { .min = 20000, .max = 400000 },
        .vco = { .min = 1700000, .max = 3500000 },
        .n = { .min = 3, .max = 6 },
        .m = { .min = 2, .max = 256 },
        .m1 = { .min = 0, .max = 0 },
        .m2 = { .min = 0, .max = 254 },
        .p = { .min = 7, .max = 112 },
        .p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
265
	.find_pll = intel_find_best_PLL,
266 267
};

268 269 270 271 272
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
273
static const intel_limit_t intel_limits_ironlake_dac = {
274 275 276 277 278 279 280 281 282 283
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
284
	.find_pll = intel_g4x_find_best_PLL,
285 286
};

287
static const intel_limit_t intel_limits_ironlake_single_lvds = {
288 289 290 291 292 293 294 295 296 297
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
298 299 300 301
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
302 303 304 305 306 307 308 309 310 311
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
312 313 314
	.find_pll = intel_g4x_find_best_PLL,
};

315
/* LVDS 100mhz refclk limits. */
316
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
317 318 319 320 321 322 323 324 325 326
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2,.max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
327 328 329 330
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
331 332 333 334 335 336 337 338 339 340
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2,.max = 6 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
341 342 343 344
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_display_port = {
345 346 347 348 349 350 351 352 353 354
        .dot = { .min = 25000, .max = 350000 },
        .vco = { .min = 1760000, .max = 3510000},
        .n = { .min = 1, .max = 2 },
        .m = { .min = 81, .max = 90 },
        .m1 = { .min = 12, .max = 22 },
        .m2 = { .min = 5, .max = 9 },
        .p = { .min = 10, .max = 20 },
        .p1 = { .min = 1, .max = 2},
        .p2 = { .dot_limit = 0,
		.p2_slow = 10, .p2_fast = 10 },
355
        .find_pll = intel_find_pll_ironlake_dp,
J
Jesse Barnes 已提交
356 357
};

358 359
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
360
{
361 362
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
363
	const intel_limit_t *limit;
364 365 366 367 368

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
		    LVDS_CLKB_POWER_UP) {
			/* LVDS dual channel */
369
			if (refclk == 100000)
370 371 372 373
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
374
			if (refclk == 100000)
375 376 377 378 379
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
380 381
			HAS_eDP)
		limit = &intel_limits_ironlake_display_port;
382
	else
383
		limit = &intel_limits_ironlake_dac;
384 385 386 387

	return limit;
}

388 389 390 391 392 393 394 395 396 397
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
		    LVDS_CLKB_POWER_UP)
			/* LVDS with dual channel */
398
			limit = &intel_limits_g4x_dual_channel_lvds;
399 400
		else
			/* LVDS with dual channel */
401
			limit = &intel_limits_g4x_single_channel_lvds;
402 403
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
404
		limit = &intel_limits_g4x_hdmi;
405
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
406
		limit = &intel_limits_g4x_sdvo;
407
	} else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
408
		limit = &intel_limits_g4x_display_port;
409
	} else /* The option is for other outputs */
410
		limit = &intel_limits_i9xx_sdvo;
411 412 413 414

	return limit;
}

415
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
416 417 418 419
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

420
	if (HAS_PCH_SPLIT(dev))
421
		limit = intel_ironlake_limit(crtc, refclk);
422
	else if (IS_G4X(dev)) {
423
		limit = intel_g4x_limit(crtc);
424
	} else if (IS_PINEVIEW(dev)) {
425
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
426
			limit = &intel_limits_pineview_lvds;
427
		else
428
			limit = &intel_limits_pineview_sdvo;
429 430 431 432 433
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
434 435
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
436
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
437
		else
438
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
439 440 441 442
	}
	return limit;
}

443 444
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
445
{
446 447 448 449 450 451 452 453
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
{
454 455
	if (IS_PINEVIEW(dev)) {
		pineview_clock(refclk, clock);
456 457
		return;
	}
J
Jesse Barnes 已提交
458 459 460 461 462 463 464 465 466
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
467
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
468
{
469 470 471 472 473 474 475 476 477
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->base.crtc == crtc && encoder->type == type)
			return true;

	return false;
J
Jesse Barnes 已提交
478 479
}

480
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
481 482 483 484 485
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

486 487 488
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
489 490 491 492 493 494 495 496 497
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
		INTELPllInvalid ("p1 out of range\n");
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
		INTELPllInvalid ("p out of range\n");
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
		INTELPllInvalid ("m2 out of range\n");
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
		INTELPllInvalid ("m1 out of range\n");
498
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
J
Jesse Barnes 已提交
499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
		INTELPllInvalid ("m1 <= m2\n");
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
		INTELPllInvalid ("m out of range\n");
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
		INTELPllInvalid ("n out of range\n");
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
		INTELPllInvalid ("vco out of range\n");
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
		INTELPllInvalid ("dot out of range\n");

	return true;
}

515 516 517 518
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
		    int target, int refclk, intel_clock_t *best_clock)

J
Jesse Barnes 已提交
519 520 521 522 523 524
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int err = target;

525
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
526
	    (I915_READ(LVDS)) != 0) {
J
Jesse Barnes 已提交
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
		/*
		 * For LVDS, if the panel is on, just rely on its current
		 * settings for dual-channel.  We haven't figured out how to
		 * reliably set up different single/dual channel state, if we
		 * even can.
		 */
		if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset (best_clock, 0, sizeof (*best_clock));

547 548 549 550
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
551 552
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
553 554 555 556 557
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
558 559
					int this_err;

560
					intel_clock(dev, refclk, &clock);
561 562
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

578 579 580 581 582 583 584 585 586
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *best_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int max_n;
	bool found;
587 588
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
589 590 591
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
592 593
		int lvds_reg;

594
		if (HAS_PCH_SPLIT(dev))
595 596 597 598
			lvds_reg = PCH_LVDS;
		else
			lvds_reg = LVDS;
		if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
599 600 601 602 603 604 605 606 607 608 609 610 611
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
612
	/* based on hardware requirement, prefer smaller n to precision */
613
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
614
		/* based on hardware requirement, prefere larger m1,m2 */
615 616 617 618 619 620 621 622
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

623
					intel_clock(dev, refclk, &clock);
624 625
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
626
						continue;
627 628

					this_err = abs(clock.dot - target);
629 630 631 632 633 634 635 636 637 638
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
639 640 641
	return found;
}

642
static bool
643 644
intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
			   int target, int refclk, intel_clock_t *best_clock)
645 646 647
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
648

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
	if (target < 200000) {
		clock.n = 1;
		clock.p1 = 2;
		clock.p2 = 10;
		clock.m1 = 12;
		clock.m2 = 9;
	} else {
		clock.n = 2;
		clock.p1 = 1;
		clock.p2 = 10;
		clock.m1 = 14;
		clock.m2 = 8;
	}
	intel_clock(dev, refclk, &clock);
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
}

667 668 669 670 671
/* DisplayPort has only two frequencies, 162MHz and 270MHz */
static bool
intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
		      int target, int refclk, intel_clock_t *best_clock)
{
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
	intel_clock_t clock;
	if (target < 200000) {
		clock.p1 = 2;
		clock.p2 = 10;
		clock.n = 2;
		clock.m1 = 23;
		clock.m2 = 8;
	} else {
		clock.p1 = 1;
		clock.p2 = 10;
		clock.n = 1;
		clock.m1 = 14;
		clock.m2 = 2;
	}
	clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
	clock.p = (clock.p1 * clock.p2);
	clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
	clock.vco = 0;
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
692 693
}

694 695 696 697 698 699 700 701 702
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
703
{
704
	struct drm_i915_private *dev_priv = dev->dev_private;
705
	int pipestat_reg = PIPESTAT(pipe);
706

707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

723
	/* Wait for vblank interrupt bit to set */
724 725 726
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
727 728 729
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

730 731
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
732 733 734 735 736 737 738
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
739 740 741 742 743 744
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
745
 *
746
 */
747
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
748 749
{
	struct drm_i915_private *dev_priv = dev->dev_private;
750 751

	if (INTEL_INFO(dev)->gen >= 4) {
752
		int reg = PIPECONF(pipe);
753 754

		/* Wait for the Pipe State to go off */
755 756
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
757 758 759
			DRM_DEBUG_KMS("pipe_off wait timed out\n");
	} else {
		u32 last_line;
760
		int reg = PIPEDSL(pipe);
761 762 763 764
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

		/* Wait for the display line to settle */
		do {
765
			last_line = I915_READ(reg) & DSL_LINEMASK;
766
			mdelay(5);
767
		} while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
768 769 770 771
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
			DRM_DEBUG_KMS("pipe_off wait timed out\n");
	}
J
Jesse Barnes 已提交
772 773
}

774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
/* For ILK+ */
static void assert_pch_pll(struct drm_i915_private *dev_priv,
			   enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = PCH_DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PCH PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_TX_ENABLE);
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
	bool locked = locked;

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
901
	     pipe_name(pipe));
902 903
}

904 905
static void assert_pipe(struct drm_i915_private *dev_priv,
			enum pipe pipe, bool state)
906 907 908
{
	int reg;
	u32 val;
909
	bool cur_state;
910 911 912

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
913 914 915
	cur_state = !!(val & PIPECONF_ENABLE);
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
916
	     pipe_name(pipe), state_string(state), state_string(cur_state));
917
}
918 919
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
920 921 922 923 924 925 926 927 928 929 930

static void assert_plane_enabled(struct drm_i915_private *dev_priv,
				 enum plane plane)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
	WARN(!(val & DISPLAY_PLANE_ENABLE),
	     "plane %c assertion failure, should be active but is disabled\n",
931
	     plane_name(plane));
932 933 934 935 936 937 938 939 940
}

static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
	int reg, i;
	u32 val;
	int cur_pipe;

941 942 943 944
	/* Planes are fixed to pipes on ILK+ */
	if (HAS_PCH_SPLIT(dev_priv->dev))
		return;

945 946 947 948 949 950 951
	/* Need to check both planes against the pipe */
	for (i = 0; i < 2; i++) {
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
952 953
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
954 955 956
	}
}

957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
				       enum pipe pipe)
{
	int reg;
	u32 val;
	bool enabled;

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
978 979 980
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
981 982
}

983 984 985
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe, int reg)
{
986 987
	u32 val = I915_READ(reg);
	WARN(DP_PIPE_ENABLED(val, pipe),
988
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
989
	     reg, pipe_name(pipe));
990 991 992 993 994
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
995 996
	u32 val = I915_READ(reg);
	WARN(HDMI_PIPE_ENABLED(val, pipe),
997
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
998
	     reg, pipe_name(pipe));
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);

	reg = PCH_ADPA;
	val = I915_READ(reg);
1013
	WARN(ADPA_PIPE_ENABLED(val, pipe),
1014
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1015
	     pipe_name(pipe));
1016 1017 1018

	reg = PCH_LVDS;
	val = I915_READ(reg);
1019
	WARN(LVDS_PIPE_ENABLED(val, pipe),
1020
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1021
	     pipe_name(pipe));
1022 1023 1024 1025 1026 1027

	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
}

1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* No really, not for ILK+ */
	BUG_ON(dev_priv->info->gen >= 5);

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
/**
 * intel_enable_pch_pll - enable PCH PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
				 enum pipe pipe)
{
	int reg;
	u32 val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

	reg = PCH_DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
}

static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int reg;
	u32 val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure transcoder isn't still depending on us */
	assert_transcoder_disabled(dev_priv, pipe);

	reg = PCH_DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
}

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	int reg;
	u32 val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
	assert_pch_pll_enabled(dev_priv, pipe);

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	/*
	 * make the BPC in transcoder be consistent with
	 * that in pipeconf reg.
	 */
	val &= ~PIPE_BPC_MASK;
	val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("failed to enable transcoder %d\n", pipe);
}

static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
{
	int reg;
	u32 val;

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1182 1183 1184
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1185 1186 1187 1188 1189 1190 1191 1192 1193
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
		DRM_ERROR("failed to disable transcoder\n");
}

1194
/**
1195
 * intel_enable_pipe - enable a pipe, asserting requirements
1196 1197
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1198
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1199 1200 1201 1202 1203 1204 1205 1206 1207
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1208 1209
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
{
	int reg;
	u32 val;

	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1221 1222 1223 1224 1225 1226 1227 1228
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
			assert_fdi_rx_pll_enabled(dev_priv, pipe);
			assert_fdi_tx_pll_enabled(dev_priv, pipe);
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1229 1230 1231

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1232 1233 1234 1235
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1236 1237 1238 1239
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1240
 * intel_disable_pipe - disable a pipe, asserting requirements
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1269 1270 1271 1272
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1295 1296 1297 1298
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
				      enum plane plane)
{
	u32 reg = DSPADDR(plane);
	I915_WRITE(reg, I915_READ(reg));
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1329 1330 1331 1332
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1333 1334 1335 1336
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
static void disable_pch_dp(struct drm_i915_private *dev_priv,
			   enum pipe pipe, int reg)
{
	u32 val = I915_READ(reg);
	if (DP_PIPE_ENABLED(val, pipe))
		I915_WRITE(reg, val & ~DP_PORT_EN);
}

static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
			     enum pipe pipe, int reg)
{
	u32 val = I915_READ(reg);
	if (HDMI_PIPE_ENABLED(val, pipe))
		I915_WRITE(reg, val & ~PORT_ENABLE);
}

/* Disable any ports connected to this transcoder */
static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	u32 reg, val;

	val = I915_READ(PCH_PP_CONTROL);
	I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);

	disable_pch_dp(dev_priv, pipe, PCH_DP_B);
	disable_pch_dp(dev_priv, pipe, PCH_DP_C);
	disable_pch_dp(dev_priv, pipe, PCH_DP_D);

	reg = PCH_ADPA;
	val = I915_READ(reg);
	if (ADPA_PIPE_ENABLED(val, pipe))
		I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);

	reg = PCH_LVDS;
	val = I915_READ(reg);
	if (LVDS_PIPE_ENABLED(val, pipe)) {
		I915_WRITE(reg, val & ~LVDS_PORT_EN);
		POSTING_READ(reg);
		udelay(100);
	}

	disable_pch_hdmi(dev_priv, pipe, HDMIB);
	disable_pch_hdmi(dev_priv, pipe, HDMIC);
	disable_pch_hdmi(dev_priv, pipe, HDMID);
}

1384 1385 1386 1387 1388 1389
static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1390
	struct drm_i915_gem_object *obj = intel_fb->obj;
1391 1392 1393 1394
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane, i;
	u32 fbc_ctl, fbc_ctl2;

C
Chris Wilson 已提交
1395
	if (fb->pitch == dev_priv->cfb_pitch &&
1396
	    obj->fence_reg == dev_priv->cfb_fence &&
C
Chris Wilson 已提交
1397 1398 1399 1400 1401 1402
	    intel_crtc->plane == dev_priv->cfb_plane &&
	    I915_READ(FBC_CONTROL) & FBC_CTL_EN)
		return;

	i8xx_disable_fbc(dev);

1403 1404 1405 1406 1407 1408 1409
	dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;

	if (fb->pitch < dev_priv->cfb_pitch)
		dev_priv->cfb_pitch = fb->pitch;

	/* FBC_CTL wants 64B units */
	dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1410
	dev_priv->cfb_fence = obj->fence_reg;
1411 1412 1413 1414 1415 1416 1417 1418 1419
	dev_priv->cfb_plane = intel_crtc->plane;
	plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
		I915_WRITE(FBC_TAG + (i * 4), 0);

	/* Set it up... */
	fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1420
	if (obj->tiling_mode != I915_TILING_NONE)
1421 1422 1423 1424 1425 1426
		fbc_ctl2 |= FBC_CTL_CPU_FENCE;
	I915_WRITE(FBC_CONTROL2, fbc_ctl2);
	I915_WRITE(FBC_FENCE_OFF, crtc->y);

	/* enable it... */
	fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
1427
	if (IS_I945GM(dev))
1428
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
1429 1430
	fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
	fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1431
	if (obj->tiling_mode != I915_TILING_NONE)
1432 1433 1434
		fbc_ctl |= dev_priv->cfb_fence;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

1435
	DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
1436
		      dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1437 1438 1439 1440 1441 1442 1443 1444 1445
}

void i8xx_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 fbc_ctl;

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
1446 1447 1448
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

1449 1450 1451 1452
	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
1453
	if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1454 1455
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
1456
	}
1457

1458
	DRM_DEBUG_KMS("disabled FBC\n");
1459 1460
}

1461
static bool i8xx_fbc_enabled(struct drm_device *dev)
1462 1463 1464 1465 1466 1467
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

1468 1469 1470 1471 1472 1473
static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1474
	struct drm_i915_gem_object *obj = intel_fb->obj;
1475
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1476
	int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
1477 1478 1479
	unsigned long stall_watermark = 200;
	u32 dpfc_ctl;

C
Chris Wilson 已提交
1480 1481 1482
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1483
		    dev_priv->cfb_fence == obj->fence_reg &&
C
Chris Wilson 已提交
1484 1485 1486 1487 1488 1489 1490 1491
		    dev_priv->cfb_plane == intel_crtc->plane &&
		    dev_priv->cfb_y == crtc->y)
			return;

		I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	}

1492
	dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1493
	dev_priv->cfb_fence = obj->fence_reg;
1494
	dev_priv->cfb_plane = intel_crtc->plane;
C
Chris Wilson 已提交
1495
	dev_priv->cfb_y = crtc->y;
1496 1497

	dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1498
	if (obj->tiling_mode != I915_TILING_NONE) {
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
		dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
		I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
	} else {
		I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
	}

	I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
		   (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
		   (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
	I915_WRITE(DPFC_FENCE_YOFF, crtc->y);

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);

1513
	DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1514 1515 1516 1517 1518 1519 1520 1521 1522
}

void g4x_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
C
Chris Wilson 已提交
1523 1524 1525
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1526

C
Chris Wilson 已提交
1527 1528
		DRM_DEBUG_KMS("disabled FBC\n");
	}
1529 1530
}

1531
static bool g4x_fbc_enabled(struct drm_device *dev)
1532 1533 1534 1535 1536 1537
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

1538 1539 1540 1541 1542 1543
static void sandybridge_blit_fbc_update(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 blt_ecoskpd;

	/* Make sure blitter notifies FBC of writes */
1544
	gen6_gt_force_wake_get(dev_priv);
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
	blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
		GEN6_BLITTER_LOCK_SHIFT;
	I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
	blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
	I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
	blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
			 GEN6_BLITTER_LOCK_SHIFT);
	I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
	POSTING_READ(GEN6_BLITTER_ECOSKPD);
1555
	gen6_gt_force_wake_put(dev_priv);
1556 1557
}

1558 1559 1560 1561 1562 1563
static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1564
	struct drm_i915_gem_object *obj = intel_fb->obj;
1565
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1566
	int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
1567 1568 1569
	unsigned long stall_watermark = 200;
	u32 dpfc_ctl;

C
Chris Wilson 已提交
1570 1571 1572
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1573
		    dev_priv->cfb_fence == obj->fence_reg &&
C
Chris Wilson 已提交
1574
		    dev_priv->cfb_plane == intel_crtc->plane &&
1575
		    dev_priv->cfb_offset == obj->gtt_offset &&
C
Chris Wilson 已提交
1576 1577 1578 1579 1580 1581 1582
		    dev_priv->cfb_y == crtc->y)
			return;

		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	}

1583
	dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1584
	dev_priv->cfb_fence = obj->fence_reg;
1585
	dev_priv->cfb_plane = intel_crtc->plane;
1586
	dev_priv->cfb_offset = obj->gtt_offset;
C
Chris Wilson 已提交
1587
	dev_priv->cfb_y = crtc->y;
1588 1589 1590

	dpfc_ctl &= DPFC_RESERVED;
	dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1591
	if (obj->tiling_mode != I915_TILING_NONE) {
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
		dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
		I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
	} else {
		I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
	}

	I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
		   (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
		   (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
	I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1602
	I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
1603
	/* enable it... */
C
Chris Wilson 已提交
1604
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
1605

1606 1607 1608 1609
	if (IS_GEN6(dev)) {
		I915_WRITE(SNB_DPFC_CTL_SA,
			   SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
1610
		sandybridge_blit_fbc_update(dev);
1611 1612
	}

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
}

void ironlake_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
C
Chris Wilson 已提交
1623 1624 1625
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1626

C
Chris Wilson 已提交
1627 1628
		DRM_DEBUG_KMS("disabled FBC\n");
	}
1629 1630 1631 1632 1633 1634 1635 1636 1637
}

static bool ironlake_fbc_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
bool intel_fbc_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv->display.fbc_enabled)
		return false;

	return dev_priv->display.fbc_enabled(dev);
}

void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;

	if (!dev_priv->display.enable_fbc)
		return;

	dev_priv->display.enable_fbc(crtc, interval);
}

void intel_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv->display.disable_fbc)
		return;

	dev_priv->display.disable_fbc(dev);
}

1668 1669
/**
 * intel_update_fbc - enable/disable FBC as needed
C
Chris Wilson 已提交
1670
 * @dev: the drm_device
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
 *
 * Set up the framebuffer compression hardware at mode set time.  We
 * enable it if possible:
 *   - plane A only (on pre-965)
 *   - no pixel mulitply/line duplication
 *   - no alpha buffer discard
 *   - no dual wide
 *   - framebuffer <= 2048 in width, 1536 in height
 *
 * We can't assume that any compression will take place (worst case),
 * so the compressed buffer has to be the same size as the uncompressed
 * one.  It also must reside (along with the line length buffer) in
 * stolen memory.
 *
 * We need to enable/disable FBC on a global basis.
 */
C
Chris Wilson 已提交
1687
static void intel_update_fbc(struct drm_device *dev)
1688 1689
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1690 1691 1692
	struct drm_crtc *crtc = NULL, *tmp_crtc;
	struct intel_crtc *intel_crtc;
	struct drm_framebuffer *fb;
1693
	struct intel_framebuffer *intel_fb;
1694
	struct drm_i915_gem_object *obj;
1695 1696

	DRM_DEBUG_KMS("\n");
1697 1698 1699 1700

	if (!i915_powersave)
		return;

1701
	if (!I915_HAS_FBC(dev))
1702 1703
		return;

1704 1705 1706 1707
	/*
	 * If FBC is already on, we just have to verify that we can
	 * keep it that way...
	 * Need to disable if:
1708
	 *   - more than one pipe is active
1709 1710 1711 1712
	 *   - changing FBC params (stride, fence, mode)
	 *   - new fb is too large to fit in compressed buffer
	 *   - going to an unsupported config (interlace, pixel multiply, etc.)
	 */
1713
	list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1714
		if (tmp_crtc->enabled && tmp_crtc->fb) {
C
Chris Wilson 已提交
1715 1716 1717 1718 1719 1720 1721
			if (crtc) {
				DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
				dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
				goto out_disable;
			}
			crtc = tmp_crtc;
		}
1722
	}
C
Chris Wilson 已提交
1723 1724 1725 1726

	if (!crtc || crtc->fb == NULL) {
		DRM_DEBUG_KMS("no output, disabling\n");
		dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
1727 1728
		goto out_disable;
	}
C
Chris Wilson 已提交
1729 1730 1731 1732

	intel_crtc = to_intel_crtc(crtc);
	fb = crtc->fb;
	intel_fb = to_intel_framebuffer(fb);
1733
	obj = intel_fb->obj;
C
Chris Wilson 已提交
1734

1735 1736 1737 1738 1739
	if (!i915_enable_fbc) {
		DRM_DEBUG_KMS("fbc disabled per module param (default off)\n");
		dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
		goto out_disable;
	}
1740
	if (intel_fb->obj->base.size > dev_priv->cfb_size) {
1741
		DRM_DEBUG_KMS("framebuffer too large, disabling "
1742
			      "compression\n");
1743
		dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
1744 1745
		goto out_disable;
	}
C
Chris Wilson 已提交
1746 1747
	if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
	    (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
1748
		DRM_DEBUG_KMS("mode incompatible with compression, "
1749
			      "disabling\n");
1750
		dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
1751 1752
		goto out_disable;
	}
C
Chris Wilson 已提交
1753 1754
	if ((crtc->mode.hdisplay > 2048) ||
	    (crtc->mode.vdisplay > 1536)) {
1755
		DRM_DEBUG_KMS("mode too large for compression, disabling\n");
1756
		dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
1757 1758
		goto out_disable;
	}
C
Chris Wilson 已提交
1759
	if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
1760
		DRM_DEBUG_KMS("plane not 0, disabling compression\n");
1761
		dev_priv->no_fbc_reason = FBC_BAD_PLANE;
1762 1763
		goto out_disable;
	}
1764
	if (obj->tiling_mode != I915_TILING_X) {
1765
		DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
1766
		dev_priv->no_fbc_reason = FBC_NOT_TILED;
1767 1768 1769
		goto out_disable;
	}

1770 1771 1772 1773
	/* If the kernel debugger is active, always disable compression */
	if (in_dbg_master())
		goto out_disable;

C
Chris Wilson 已提交
1774
	intel_enable_fbc(crtc, 500);
1775 1776 1777 1778
	return;

out_disable:
	/* Multiple disables should be harmless */
1779 1780
	if (intel_fbc_enabled(dev)) {
		DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
1781
		intel_disable_fbc(dev);
1782
	}
1783 1784
}

1785
int
1786
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1787
			   struct drm_i915_gem_object *obj,
1788
			   struct intel_ring_buffer *pipelined)
1789
{
1790
	struct drm_i915_private *dev_priv = dev->dev_private;
1791 1792 1793
	u32 alignment;
	int ret;

1794
	switch (obj->tiling_mode) {
1795
	case I915_TILING_NONE:
1796 1797
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1798
		else if (INTEL_INFO(dev)->gen >= 4)
1799 1800 1801
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
		/* FIXME: Is this true? */
		DRM_ERROR("Y tiled not allowed for scan out buffers\n");
		return -EINVAL;
	default:
		BUG();
	}

1815
	dev_priv->mm.interruptible = false;
1816
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1817
	if (ret)
1818
		goto err_interruptible;
1819 1820 1821 1822 1823 1824

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1825
	if (obj->tiling_mode != I915_TILING_NONE) {
1826
		ret = i915_gem_object_get_fence(obj, pipelined);
1827 1828
		if (ret)
			goto err_unpin;
1829 1830
	}

1831
	dev_priv->mm.interruptible = true;
1832
	return 0;
1833 1834 1835

err_unpin:
	i915_gem_object_unpin(obj);
1836 1837
err_interruptible:
	dev_priv->mm.interruptible = true;
1838
	return ret;
1839 1840
}

J
Jesse Barnes 已提交
1841 1842 1843
/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1844
			   int x, int y, enum mode_set_atomic state)
J
Jesse Barnes 已提交
1845 1846 1847 1848 1849
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
1850
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
1851 1852 1853
	int plane = intel_crtc->plane;
	unsigned long Start, Offset;
	u32 dspcntr;
1854
	u32 reg;
J
Jesse Barnes 已提交
1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

1868 1869
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth == 15)
			dspcntr |= DISPPLANE_15_16BPP;
		else
			dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		break;
	default:
		DRM_ERROR("Unknown color depth\n");
		return -EINVAL;
	}
1890
	if (INTEL_INFO(dev)->gen >= 4) {
1891
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
1892 1893 1894 1895 1896
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

1897
	if (HAS_PCH_SPLIT(dev))
J
Jesse Barnes 已提交
1898 1899 1900
		/* must disable */
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

1901
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
1902

1903
	Start = obj->gtt_offset;
J
Jesse Barnes 已提交
1904 1905
	Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);

1906 1907
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      Start, Offset, x, y, fb->pitch);
1908
	I915_WRITE(DSPSTRIDE(plane), fb->pitch);
1909
	if (INTEL_INFO(dev)->gen >= 4) {
1910 1911 1912 1913 1914 1915
		I915_WRITE(DSPSURF(plane), Start);
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPADDR(plane), Offset);
	} else
		I915_WRITE(DSPADDR(plane), Start + Offset);
	POSTING_READ(reg);
J
Jesse Barnes 已提交
1916

C
Chris Wilson 已提交
1917
	intel_update_fbc(dev);
1918
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
1919 1920 1921 1922

	return 0;
}

1923
static int
1924 1925
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
		    struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
1926 1927 1928 1929
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1930
	int ret;
J
Jesse Barnes 已提交
1931 1932 1933

	/* no fb bound */
	if (!crtc->fb) {
1934
		DRM_DEBUG_KMS("No FB bound\n");
1935 1936 1937
		return 0;
	}

1938
	switch (intel_crtc->plane) {
1939 1940 1941 1942 1943
	case 0:
	case 1:
		break;
	default:
		return -EINVAL;
J
Jesse Barnes 已提交
1944 1945
	}

1946
	mutex_lock(&dev->struct_mutex);
1947 1948
	ret = intel_pin_and_fence_fb_obj(dev,
					 to_intel_framebuffer(crtc->fb)->obj,
1949
					 NULL);
1950 1951 1952 1953
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
		return ret;
	}
J
Jesse Barnes 已提交
1954

1955
	if (old_fb) {
1956
		struct drm_i915_private *dev_priv = dev->dev_private;
1957
		struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
1958

1959
		wait_event(dev_priv->pending_flip_queue,
1960
			   atomic_read(&dev_priv->mm.wedged) ||
1961
			   atomic_read(&obj->pending_flip) == 0);
1962 1963 1964 1965 1966

		/* Big Hammer, we also need to ensure that any pending
		 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
		 * current scanout is retired before unpinning the old
		 * framebuffer.
1967 1968 1969
		 *
		 * This should only fail upon a hung GPU, in which case we
		 * can safely continue.
1970
		 */
1971
		ret = i915_gem_object_finish_gpu(obj);
1972
		(void) ret;
1973 1974
	}

1975 1976
	ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
					 LEAVE_ATOMIC_MODE_SET);
1977
	if (ret) {
1978
		i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
1979
		mutex_unlock(&dev->struct_mutex);
1980
		return ret;
J
Jesse Barnes 已提交
1981
	}
1982

1983 1984
	if (old_fb) {
		intel_wait_for_vblank(dev, intel_crtc->pipe);
1985
		i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
1986
	}
1987

1988
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1989 1990

	if (!dev->primary->master)
1991
		return 0;
J
Jesse Barnes 已提交
1992 1993 1994

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
1995
		return 0;
J
Jesse Barnes 已提交
1996

1997
	if (intel_crtc->pipe) {
J
Jesse Barnes 已提交
1998 1999
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
2000 2001 2002
	} else {
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
J
Jesse Barnes 已提交
2003
	}
2004 2005

	return 0;
J
Jesse Barnes 已提交
2006 2007
}

2008
static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
2009 2010 2011 2012 2013
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2014
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

	if (clock < 200000) {
		u32 temp;
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
		/* workaround for 160Mhz:
		   1) program 0x4600c bits 15:0 = 0x8124
		   2) program 0x46010 bit 0 = 1
		   3) program 0x46034 bit 24 = 1
		   4) program 0x64000 bit 14 = 1
		   */
		temp = I915_READ(0x4600c);
		temp &= 0xffff0000;
		I915_WRITE(0x4600c, temp | 0x8124);

		temp = I915_READ(0x46010);
		I915_WRITE(0x46010, temp | 1);

		temp = I915_READ(0x46034);
		I915_WRITE(0x46034, temp | (1 << 24));
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
	}
	I915_WRITE(DP_A, dpa_ctl);

2041
	POSTING_READ(DP_A);
2042 2043 2044
	udelay(500);
}

2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2056
	if (IS_IVYBRIDGE(dev)) {
2057 2058
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2059 2060 2061
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2062
	}
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2079 2080 2081 2082 2083

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2084 2085
}

2086 2087 2088 2089 2090 2091 2092
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2093
	int plane = intel_crtc->plane;
2094
	u32 reg, temp, tries;
2095

2096 2097 2098 2099
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2100 2101
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2102 2103
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2104 2105
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2106 2107
	I915_WRITE(reg, temp);
	I915_READ(reg);
2108 2109
	udelay(150);

2110
	/* enable CPU FDI TX and PCH FDI RX */
2111 2112
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2113 2114
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2115 2116
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2117
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2118

2119 2120
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2121 2122
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2123 2124 2125
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2126 2127
	udelay(150);

2128
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2129 2130 2131 2132 2133
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
			   FDI_RX_PHASE_SYNC_POINTER_EN);
	}
2134

2135
	reg = FDI_RX_IIR(pipe);
2136
	for (tries = 0; tries < 5; tries++) {
2137
		temp = I915_READ(reg);
2138 2139 2140 2141
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2142
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2143 2144 2145
			break;
		}
	}
2146
	if (tries == 5)
2147
		DRM_ERROR("FDI train 1 fail!\n");
2148 2149

	/* Train 2 */
2150 2151
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2152 2153
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2154
	I915_WRITE(reg, temp);
2155

2156 2157
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2158 2159
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2160
	I915_WRITE(reg, temp);
2161

2162 2163
	POSTING_READ(reg);
	udelay(150);
2164

2165
	reg = FDI_RX_IIR(pipe);
2166
	for (tries = 0; tries < 5; tries++) {
2167
		temp = I915_READ(reg);
2168 2169 2170
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2171
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2172 2173 2174 2175
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2176
	if (tries == 5)
2177
		DRM_ERROR("FDI train 2 fail!\n");
2178 2179

	DRM_DEBUG_KMS("FDI train done\n");
2180

2181 2182
}

C
Chris Wilson 已提交
2183
static const int snb_b_fdi_train_param [] = {
2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2197
	u32 reg, temp, i;
2198

2199 2200
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2201 2202
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2203 2204
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2205 2206 2207
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2208 2209
	udelay(150);

2210
	/* enable CPU FDI TX and PCH FDI RX */
2211 2212
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2213 2214
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2215 2216 2217 2218 2219
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2220
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2221

2222 2223
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2224 2225 2226 2227 2228 2229 2230
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2231 2232 2233
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2234 2235 2236
	udelay(150);

	for (i = 0; i < 4; i++ ) {
2237 2238
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2239 2240
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2241 2242 2243
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2244 2245
		udelay(500);

2246 2247
		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
2248 2249 2250
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK) {
2251
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2252 2253 2254 2255 2256
			DRM_DEBUG_KMS("FDI train 1 done.\n");
			break;
		}
	}
	if (i == 4)
2257
		DRM_ERROR("FDI train 1 fail!\n");
2258 2259

	/* Train 2 */
2260 2261
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2262 2263 2264 2265 2266 2267 2268
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2269
	I915_WRITE(reg, temp);
2270

2271 2272
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2273 2274 2275 2276 2277 2278 2279
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2280 2281 2282
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2283 2284 2285
	udelay(150);

	for (i = 0; i < 4; i++ ) {
2286 2287
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2288 2289
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2290 2291 2292
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2293 2294
		udelay(500);

2295 2296
		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
2297 2298 2299
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2300
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2301 2302 2303 2304 2305
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
	if (i == 4)
2306
		DRM_ERROR("FDI train 2 fail!\n");
2307 2308 2309 2310

	DRM_DEBUG_KMS("FDI train done.\n");
}

2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

	for (i = 0; i < 4; i++ ) {
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
			DRM_DEBUG_KMS("FDI train 1 done.\n");
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

	for (i = 0; i < 4; i++ ) {
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
2421 2422 2423 2424 2425
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2426
	u32 reg, temp;
J
Jesse Barnes 已提交
2427

2428
	/* Write the TU size bits so error detection works */
2429 2430
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2431

2432
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2433 2434 2435
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~((0x7 << 19) | (0x7 << 16));
2436
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2437 2438 2439 2440
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2441 2442 2443
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2444 2445 2446 2447
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2448 2449 2450
	udelay(200);

	/* Enable CPU FDI TX PLL, always on for Ironlake */
2451 2452
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2453
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2454 2455 2456
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);

		POSTING_READ(reg);
2457
		udelay(100);
2458
	}
2459 2460
}

2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2485 2486
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2487 2488
		I915_WRITE(FDI_RX_CHICKEN(pipe),
			   I915_READ(FDI_RX_CHICKEN(pipe) &
2489 2490
				     ~FDI_RX_PHASE_SYNC_POINTER_EN));
	}
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2517 2518 2519 2520 2521 2522 2523
/*
 * When we disable a pipe, we need to clear any pending scanline wait events
 * to avoid hanging the ring, which we assume we are waiting on.
 */
static void intel_clear_scanline_wait(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2524
	struct intel_ring_buffer *ring;
2525 2526 2527 2528 2529 2530
	u32 tmp;

	if (IS_GEN2(dev))
		/* Can't break the hang on i8xx */
		return;

2531
	ring = LP_RING(dev_priv);
2532 2533 2534
	tmp = I915_READ_CTL(ring);
	if (tmp & RING_WAIT)
		I915_WRITE_CTL(ring, tmp);
2535 2536
}

2537 2538
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2539
	struct drm_i915_gem_object *obj;
2540 2541 2542 2543 2544
	struct drm_i915_private *dev_priv;

	if (crtc->fb == NULL)
		return;

2545
	obj = to_intel_framebuffer(crtc->fb)->obj;
2546 2547
	dev_priv = crtc->dev->dev_private;
	wait_event(dev_priv->pending_flip_queue,
2548
		   atomic_read(&obj->pending_flip) == 0);
2549 2550
}

2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	/*
	 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
	 * must be driven by its own crtc; no sharing is possible.
	 */
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_EDP:
			if (!intel_encoder_is_pch_edp(&encoder->base))
				return false;
			continue;
		}
	}

	return true;
}

2576 2577 2578 2579 2580 2581 2582 2583 2584
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
2585 2586 2587 2588 2589
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2590
	u32 reg, temp;
2591

2592
	/* For PCH output, training FDI link */
2593
	dev_priv->display.fdi_link_train(crtc);
2594

2595
	intel_enable_pch_pll(dev_priv, pipe);
2596

2597 2598 2599
	if (HAS_PCH_CPT(dev)) {
		/* Be sure PCH DPLL SEL is set */
		temp = I915_READ(PCH_DPLL_SEL);
2600
		if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
2601
			temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2602
		else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
2603 2604 2605
			temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
2606

2607 2608
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
2609 2610 2611
	I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
	I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
	I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
2612

2613 2614 2615
	I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
	I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
	I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
2616

2617 2618
	intel_fdi_normal_train(crtc);

2619 2620 2621
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
	    intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2622 2623 2624
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
2625 2626
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
2627 2628
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
2629
		temp |= TRANS_DP_8BPC;
2630 2631

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2632
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2633
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2634
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2635 2636 2637

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
2638
			temp |= TRANS_DP_PORT_SEL_B;
2639 2640
			break;
		case PCH_DP_C:
2641
			temp |= TRANS_DP_PORT_SEL_C;
2642 2643
			break;
		case PCH_DP_D:
2644
			temp |= TRANS_DP_PORT_SEL_D;
2645 2646 2647
			break;
		default:
			DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2648
			temp |= TRANS_DP_PORT_SEL_B;
2649
			break;
2650
		}
2651

2652
		I915_WRITE(reg, temp);
2653
	}
2654

2655
	intel_enable_transcoder(dev_priv, pipe);
2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
}

static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;
	bool is_pch_port;

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}

	is_pch_port = intel_crtc_driving_pch(crtc);

	if (is_pch_port)
2683
		ironlake_fdi_pll_enable(crtc);
2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
	else
		ironlake_fdi_disable(crtc);

	/* Enable panel fitting for LVDS */
	if (dev_priv->pch_pf_size &&
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
2694 2695 2696
		I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
2697 2698 2699 2700 2701 2702 2703
	}

	intel_enable_pipe(dev_priv, pipe, is_pch_port);
	intel_enable_plane(dev_priv, plane, pipe);

	if (is_pch_port)
		ironlake_pch_enable(crtc);
2704

2705
	intel_crtc_load_lut(crtc);
2706 2707

	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
2708
	intel_update_fbc(dev);
2709 2710
	mutex_unlock(&dev->struct_mutex);

2711
	intel_crtc_update_cursor(crtc, true);
2712 2713 2714 2715 2716 2717 2718 2719 2720
}

static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2721
	u32 reg, temp;
2722

2723 2724 2725
	if (!intel_crtc->active)
		return;

2726
	intel_crtc_wait_for_pending_flips(crtc);
2727
	drm_vblank_off(dev, pipe);
2728
	intel_crtc_update_cursor(crtc, false);
2729

2730
	intel_disable_plane(dev_priv, plane, pipe);
2731

2732 2733 2734
	if (dev_priv->cfb_plane == plane &&
	    dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2735

2736
	intel_disable_pipe(dev_priv, pipe);
2737

2738
	/* Disable PF */
2739 2740
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);
2741

2742
	ironlake_fdi_disable(crtc);
2743

2744 2745 2746 2747 2748 2749
	/* This is a horrible layering violation; we should be doing this in
	 * the connector/encoder ->prepare instead, but we don't always have
	 * enough information there about the config to know whether it will
	 * actually be necessary or just cause undesired flicker.
	 */
	intel_disable_pch_ports(dev_priv, pipe);
2750

2751
	intel_disable_transcoder(dev_priv, pipe);
2752

2753 2754
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
2755 2756 2757
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2758
		temp |= TRANS_DP_PORT_SEL_NONE;
2759
		I915_WRITE(reg, temp);
2760 2761 2762

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
2763 2764 2765 2766 2767
		switch (pipe) {
		case 0:
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
			break;
		case 1:
2768
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2769 2770 2771 2772 2773 2774 2775 2776
			break;
		case 2:
			/* FIXME: manage transcoder PLLs? */
			temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
			break;
		default:
			BUG(); /* wtf */
		}
2777 2778
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
2779

2780
	/* disable PCH DPLL */
2781
	intel_disable_pch_pll(dev_priv, pipe);
2782

2783
	/* Switch from PCDclk to Rawclk */
2784 2785 2786
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);
2787

2788
	/* Disable CPU FDI TX PLL */
2789 2790 2791 2792 2793
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
2794
	udelay(100);
2795

2796 2797 2798
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2799

2800
	/* Wait for the clocks to turn off. */
2801
	POSTING_READ(reg);
2802
	udelay(100);
2803

2804
	intel_crtc->active = false;
2805
	intel_update_watermarks(dev);
2806 2807

	mutex_lock(&dev->struct_mutex);
2808 2809
	intel_update_fbc(dev);
	intel_clear_scanline_wait(dev);
2810
	mutex_unlock(&dev->struct_mutex);
2811
}
2812

2813 2814 2815 2816 2817
static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2818

2819 2820 2821 2822 2823 2824 2825 2826 2827 2828
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
		ironlake_crtc_enable(crtc);
		break;
2829

2830 2831 2832
	case DRM_MODE_DPMS_OFF:
		DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
		ironlake_crtc_disable(crtc);
2833 2834 2835 2836
		break;
	}
}

2837 2838 2839
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
2840
		struct drm_device *dev = intel_crtc->base.dev;
2841
		struct drm_i915_private *dev_priv = dev->dev_private;
2842

2843
		mutex_lock(&dev->struct_mutex);
2844 2845 2846
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
2847
		mutex_unlock(&dev->struct_mutex);
2848 2849
	}

2850 2851 2852
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
2853 2854
}

2855
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2856 2857 2858 2859 2860
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2861
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
2862

2863 2864 2865 2866
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
2867 2868
	intel_update_watermarks(dev);

2869
	intel_enable_pll(dev_priv, pipe);
2870
	intel_enable_pipe(dev_priv, pipe, false);
2871
	intel_enable_plane(dev_priv, plane, pipe);
J
Jesse Barnes 已提交
2872

2873
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
2874
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
2875

2876 2877
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
2878
	intel_crtc_update_cursor(crtc, true);
2879
}
J
Jesse Barnes 已提交
2880

2881 2882 2883 2884 2885 2886 2887
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2888

2889 2890 2891
	if (!intel_crtc->active)
		return;

2892
	/* Give the overlay scaler a chance to disable if it's on this pipe */
2893 2894
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
2895
	intel_crtc_dpms_overlay(intel_crtc, false);
2896
	intel_crtc_update_cursor(crtc, false);
2897 2898 2899 2900

	if (dev_priv->cfb_plane == plane &&
	    dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
J
Jesse Barnes 已提交
2901

2902 2903
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
2904
	intel_disable_pll(dev_priv, pipe);
2905

2906
	intel_crtc->active = false;
2907 2908 2909
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
	intel_clear_scanline_wait(dev);
2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
}

static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		i9xx_crtc_enable(crtc);
		break;
	case DRM_MODE_DPMS_OFF:
		i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
2925 2926
		break;
	}
2927 2928 2929 2930 2931 2932 2933 2934
}

/**
 * Sets the power management mode of the pipe and plane.
 */
static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct drm_device *dev = crtc->dev;
2935
	struct drm_i915_private *dev_priv = dev->dev_private;
2936 2937 2938 2939 2940
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool enabled;

C
Chris Wilson 已提交
2941 2942 2943
	if (intel_crtc->dpms_mode == mode)
		return;

2944
	intel_crtc->dpms_mode = mode;
2945

2946
	dev_priv->display.dpms(crtc, mode);
J
Jesse Barnes 已提交
2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
2967
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
2968 2969 2970 2971
		break;
	}
}

2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
	struct drm_device *dev = crtc->dev;

	crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
		mutex_unlock(&dev->struct_mutex);
	}
}

2986 2987 2988 2989 2990 2991 2992 2993 2994
/* Prepare for a mode set.
 *
 * Note we could be a lot smarter here.  We need to figure out which outputs
 * will be enabled, which disabled (in short, how the config will changes)
 * and perform the minimum necessary steps to accomplish that, e.g. updating
 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
 * panel fitting is in the proper state, etc.
 */
static void i9xx_crtc_prepare(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2995
{
2996
	i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
2997 2998
}

2999
static void i9xx_crtc_commit(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3000
{
3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011
	i9xx_crtc_enable(crtc);
}

static void ironlake_crtc_prepare(struct drm_crtc *crtc)
{
	ironlake_crtc_disable(crtc);
}

static void ironlake_crtc_commit(struct drm_crtc *crtc)
{
	ironlake_crtc_enable(crtc);
J
Jesse Barnes 已提交
3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027
}

void intel_encoder_prepare (struct drm_encoder *encoder)
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	/* lvds has its own version of prepare see intel_lvds_prepare */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
}

void intel_encoder_commit (struct drm_encoder *encoder)
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	/* lvds has its own version of commit see intel_lvds_commit */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
}

C
Chris Wilson 已提交
3028 3029
void intel_encoder_destroy(struct drm_encoder *encoder)
{
3030
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3031 3032 3033 3034 3035

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
}

J
Jesse Barnes 已提交
3036 3037 3038 3039
static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode)
{
3040
	struct drm_device *dev = crtc->dev;
3041

3042
	if (HAS_PCH_SPLIT(dev)) {
3043
		/* FDI link clock is fixed at 2.7G */
J
Jesse Barnes 已提交
3044 3045
		if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
			return false;
3046
	}
3047 3048 3049 3050 3051 3052 3053

	/* XXX some encoders set the crtcinfo, others don't.
	 * Obviously we need some form of conflict resolution here...
	 */
	if (adjusted_mode->crtc_htotal == 0)
		drm_mode_set_crtcinfo(adjusted_mode, 0);

J
Jesse Barnes 已提交
3054 3055 3056
	return true;
}

3057 3058 3059 3060
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
3061

3062
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
3063
{
3064 3065
	return 333000;
}
J
Jesse Barnes 已提交
3066

3067 3068 3069 3070
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
3071

3072 3073 3074
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
3075

3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
3087
		}
3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
3109
		return 133000;
3110
	}
J
Jesse Barnes 已提交
3111

3112 3113 3114
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
3115

3116 3117 3118
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
3119 3120
}

3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
struct fdi_m_n {
	u32        tu;
	u32        gmch_m;
	u32        gmch_n;
	u32        link_m;
	u32        link_n;
};

static void
fdi_reduce_ratio(u32 *num, u32 *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
3139 3140
ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
		     int link_clock, struct fdi_m_n *m_n)
3141 3142 3143
{
	m_n->tu = 64; /* default size */

3144 3145 3146
	/* BUG_ON(pixel_clock > INT_MAX / 36); */
	m_n->gmch_m = bits_per_pixel * pixel_clock;
	m_n->gmch_n = link_clock * nlanes * 8;
3147 3148
	fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);

3149 3150
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
3151 3152 3153 3154
	fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
}


3155 3156 3157 3158 3159 3160 3161 3162
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

3163
/* Pineview has different values for various configs */
3164
static const struct intel_watermark_params pineview_display_wm = {
3165 3166 3167 3168 3169
	PINEVIEW_DISPLAY_FIFO,
	PINEVIEW_MAX_WM,
	PINEVIEW_DFT_WM,
	PINEVIEW_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
3170
};
3171
static const struct intel_watermark_params pineview_display_hplloff_wm = {
3172 3173 3174 3175 3176
	PINEVIEW_DISPLAY_FIFO,
	PINEVIEW_MAX_WM,
	PINEVIEW_DFT_HPLLOFF_WM,
	PINEVIEW_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
3177
};
3178
static const struct intel_watermark_params pineview_cursor_wm = {
3179 3180 3181 3182 3183
	PINEVIEW_CURSOR_FIFO,
	PINEVIEW_CURSOR_MAX_WM,
	PINEVIEW_CURSOR_DFT_WM,
	PINEVIEW_CURSOR_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE,
3184
};
3185
static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
3186 3187 3188 3189 3190
	PINEVIEW_CURSOR_FIFO,
	PINEVIEW_CURSOR_MAX_WM,
	PINEVIEW_CURSOR_DFT_WM,
	PINEVIEW_CURSOR_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
3191
};
3192
static const struct intel_watermark_params g4x_wm_info = {
3193 3194 3195 3196 3197 3198
	G4X_FIFO_SIZE,
	G4X_MAX_WM,
	G4X_MAX_WM,
	2,
	G4X_FIFO_LINE_SIZE,
};
3199
static const struct intel_watermark_params g4x_cursor_wm_info = {
3200 3201 3202 3203 3204 3205
	I965_CURSOR_FIFO,
	I965_CURSOR_MAX_WM,
	I965_CURSOR_DFT_WM,
	2,
	G4X_FIFO_LINE_SIZE,
};
3206
static const struct intel_watermark_params i965_cursor_wm_info = {
3207 3208 3209 3210 3211 3212
	I965_CURSOR_FIFO,
	I965_CURSOR_MAX_WM,
	I965_CURSOR_DFT_WM,
	2,
	I915_FIFO_LINE_SIZE,
};
3213
static const struct intel_watermark_params i945_wm_info = {
3214
	I945_FIFO_SIZE,
3215 3216
	I915_MAX_WM,
	1,
3217 3218
	2,
	I915_FIFO_LINE_SIZE
3219
};
3220
static const struct intel_watermark_params i915_wm_info = {
3221
	I915_FIFO_SIZE,
3222 3223
	I915_MAX_WM,
	1,
3224
	2,
3225 3226
	I915_FIFO_LINE_SIZE
};
3227
static const struct intel_watermark_params i855_wm_info = {
3228 3229 3230
	I855GM_FIFO_SIZE,
	I915_MAX_WM,
	1,
3231
	2,
3232 3233
	I830_FIFO_LINE_SIZE
};
3234
static const struct intel_watermark_params i830_wm_info = {
3235 3236 3237
	I830_FIFO_SIZE,
	I915_MAX_WM,
	1,
3238
	2,
3239 3240 3241
	I830_FIFO_LINE_SIZE
};

3242
static const struct intel_watermark_params ironlake_display_wm_info = {
3243 3244 3245 3246 3247 3248
	ILK_DISPLAY_FIFO,
	ILK_DISPLAY_MAXWM,
	ILK_DISPLAY_DFTWM,
	2,
	ILK_FIFO_LINE_SIZE
};
3249
static const struct intel_watermark_params ironlake_cursor_wm_info = {
3250 3251 3252 3253 3254 3255
	ILK_CURSOR_FIFO,
	ILK_CURSOR_MAXWM,
	ILK_CURSOR_DFTWM,
	2,
	ILK_FIFO_LINE_SIZE
};
3256
static const struct intel_watermark_params ironlake_display_srwm_info = {
3257 3258 3259 3260 3261 3262
	ILK_DISPLAY_SR_FIFO,
	ILK_DISPLAY_MAX_SRWM,
	ILK_DISPLAY_DFT_SRWM,
	2,
	ILK_FIFO_LINE_SIZE
};
3263
static const struct intel_watermark_params ironlake_cursor_srwm_info = {
3264 3265 3266 3267 3268 3269 3270
	ILK_CURSOR_SR_FIFO,
	ILK_CURSOR_MAX_SRWM,
	ILK_CURSOR_DFT_SRWM,
	2,
	ILK_FIFO_LINE_SIZE
};

3271
static const struct intel_watermark_params sandybridge_display_wm_info = {
3272 3273 3274 3275 3276 3277
	SNB_DISPLAY_FIFO,
	SNB_DISPLAY_MAXWM,
	SNB_DISPLAY_DFTWM,
	2,
	SNB_FIFO_LINE_SIZE
};
3278
static const struct intel_watermark_params sandybridge_cursor_wm_info = {
3279 3280 3281 3282 3283 3284
	SNB_CURSOR_FIFO,
	SNB_CURSOR_MAXWM,
	SNB_CURSOR_DFTWM,
	2,
	SNB_FIFO_LINE_SIZE
};
3285
static const struct intel_watermark_params sandybridge_display_srwm_info = {
3286 3287 3288 3289 3290 3291
	SNB_DISPLAY_SR_FIFO,
	SNB_DISPLAY_MAX_SRWM,
	SNB_DISPLAY_DFT_SRWM,
	2,
	SNB_FIFO_LINE_SIZE
};
3292
static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
3293 3294 3295 3296 3297 3298 3299 3300
	SNB_CURSOR_SR_FIFO,
	SNB_CURSOR_MAX_SRWM,
	SNB_CURSOR_DFT_SRWM,
	2,
	SNB_FIFO_LINE_SIZE
};


3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318
/**
 * intel_calculate_wm - calculate watermark level
 * @clock_in_khz: pixel clock
 * @wm: chip FIFO params
 * @pixel_size: display pixel size
 * @latency_ns: memory latency for the platform
 *
 * Calculate the watermark level (the level at which the display plane will
 * start fetching from memory again).  Each chip has a different display
 * FIFO size and allocation, so the caller needs to figure that out and pass
 * in the correct intel_watermark_params structure.
 *
 * As the pixel clock runs, the FIFO will be drained at a rate that depends
 * on the pixel size.  When it reaches the watermark level, it'll start
 * fetching FIFO line sized based chunks from memory until the FIFO fills
 * past the watermark point.  If the FIFO drains completely, a FIFO underrun
 * will occur, and a display engine hang could result.
 */
3319
static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
3320 3321
					const struct intel_watermark_params *wm,
					int fifo_size,
3322 3323 3324
					int pixel_size,
					unsigned long latency_ns)
{
3325
	long entries_required, wm_size;
3326

3327 3328 3329 3330 3331 3332 3333 3334
	/*
	 * Note: we need to make sure we don't overflow for various clock &
	 * latency values.
	 * clocks go from a few thousand to several hundred thousand.
	 * latency is usually a few thousand
	 */
	entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
		1000;
3335
	entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
3336

3337
	DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
3338

3339
	wm_size = fifo_size - (entries_required + wm->guard_size);
3340

3341
	DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
3342

3343 3344
	/* Don't promote wm_size to unsigned... */
	if (wm_size > (long)wm->max_wm)
3345
		wm_size = wm->max_wm;
3346
	if (wm_size <= 0)
3347 3348 3349 3350 3351 3352
		wm_size = wm->default_wm;
	return wm_size;
}

struct cxsr_latency {
	int is_desktop;
3353
	int is_ddr3;
3354 3355 3356 3357 3358 3359 3360 3361
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

3362
static const struct cxsr_latency cxsr_latency_table[] = {
3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397
	{1, 0, 800, 400, 3382, 33382, 3983, 33983},    /* DDR2-400 SC */
	{1, 0, 800, 667, 3354, 33354, 3807, 33807},    /* DDR2-667 SC */
	{1, 0, 800, 800, 3347, 33347, 3763, 33763},    /* DDR2-800 SC */
	{1, 1, 800, 667, 6420, 36420, 6873, 36873},    /* DDR3-667 SC */
	{1, 1, 800, 800, 5902, 35902, 6318, 36318},    /* DDR3-800 SC */

	{1, 0, 667, 400, 3400, 33400, 4021, 34021},    /* DDR2-400 SC */
	{1, 0, 667, 667, 3372, 33372, 3845, 33845},    /* DDR2-667 SC */
	{1, 0, 667, 800, 3386, 33386, 3822, 33822},    /* DDR2-800 SC */
	{1, 1, 667, 667, 6438, 36438, 6911, 36911},    /* DDR3-667 SC */
	{1, 1, 667, 800, 5941, 35941, 6377, 36377},    /* DDR3-800 SC */

	{1, 0, 400, 400, 3472, 33472, 4173, 34173},    /* DDR2-400 SC */
	{1, 0, 400, 667, 3443, 33443, 3996, 33996},    /* DDR2-667 SC */
	{1, 0, 400, 800, 3430, 33430, 3946, 33946},    /* DDR2-800 SC */
	{1, 1, 400, 667, 6509, 36509, 7062, 37062},    /* DDR3-667 SC */
	{1, 1, 400, 800, 5985, 35985, 6501, 36501},    /* DDR3-800 SC */

	{0, 0, 800, 400, 3438, 33438, 4065, 34065},    /* DDR2-400 SC */
	{0, 0, 800, 667, 3410, 33410, 3889, 33889},    /* DDR2-667 SC */
	{0, 0, 800, 800, 3403, 33403, 3845, 33845},    /* DDR2-800 SC */
	{0, 1, 800, 667, 6476, 36476, 6955, 36955},    /* DDR3-667 SC */
	{0, 1, 800, 800, 5958, 35958, 6400, 36400},    /* DDR3-800 SC */

	{0, 0, 667, 400, 3456, 33456, 4103, 34106},    /* DDR2-400 SC */
	{0, 0, 667, 667, 3428, 33428, 3927, 33927},    /* DDR2-667 SC */
	{0, 0, 667, 800, 3443, 33443, 3905, 33905},    /* DDR2-800 SC */
	{0, 1, 667, 667, 6494, 36494, 6993, 36993},    /* DDR3-667 SC */
	{0, 1, 667, 800, 5998, 35998, 6460, 36460},    /* DDR3-800 SC */

	{0, 0, 400, 400, 3528, 33528, 4255, 34255},    /* DDR2-400 SC */
	{0, 0, 400, 667, 3500, 33500, 4079, 34079},    /* DDR2-667 SC */
	{0, 0, 400, 800, 3487, 33487, 4029, 34029},    /* DDR2-800 SC */
	{0, 1, 400, 667, 6566, 36566, 7145, 37145},    /* DDR3-667 SC */
	{0, 1, 400, 800, 6042, 36042, 6584, 36584},    /* DDR3-800 SC */
3398 3399
};

3400 3401 3402 3403
static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
							 int is_ddr3,
							 int fsb,
							 int mem)
3404
{
3405
	const struct cxsr_latency *latency;
3406 3407 3408 3409 3410 3411 3412 3413
	int i;

	if (fsb == 0 || mem == 0)
		return NULL;

	for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
		latency = &cxsr_latency_table[i];
		if (is_desktop == latency->is_desktop &&
3414
		    is_ddr3 == latency->is_ddr3 &&
3415 3416
		    fsb == latency->fsb_freq && mem == latency->mem_freq)
			return latency;
3417
	}
3418

3419
	DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3420 3421

	return NULL;
3422 3423
}

3424
static void pineview_disable_cxsr(struct drm_device *dev)
3425 3426 3427 3428
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* deactivate cxsr */
3429
	I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
3430 3431
}

3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445
/*
 * Latency for FIFO fetches is dependent on several factors:
 *   - memory configuration (speed, channels)
 *   - chipset
 *   - current MCH state
 * It can be fairly high in some situations, so here we assume a fairly
 * pessimal value.  It's a tradeoff between extra memory fetches (if we
 * set this value too high, the FIFO will fetch frequently to stay full)
 * and power consumption (set it too low to save power and we might see
 * FIFO underruns and display "flicker").
 *
 * A value of 5us seems to be a good balance; safe for very low end
 * platforms but not overly aggressive on lower latency configs.
 */
3446
static const int latency_ns = 5000;
3447

3448
static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
3449 3450 3451 3452 3453
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

3454 3455 3456
	size = dsparb & 0x7f;
	if (plane)
		size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
3457

3458
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3459
		      plane ? "B" : "A", size);
3460 3461 3462

	return size;
}
3463

3464 3465 3466 3467 3468 3469
static int i85x_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

3470 3471 3472
	size = dsparb & 0x1ff;
	if (plane)
		size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
3473
	size >>= 1; /* Convert to cachelines */
3474

3475
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3476
		      plane ? "B" : "A", size);
3477 3478 3479

	return size;
}
3480

3481 3482 3483 3484 3485 3486 3487 3488 3489
static int i845_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

	size = dsparb & 0x7f;
	size >>= 2; /* Convert to cachelines */

3490
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3491 3492
		      plane ? "B" : "A",
		      size);
3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505

	return size;
}

static int i830_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

	size = dsparb & 0x7f;
	size >>= 1; /* Convert to cachelines */

3506
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3507
		      plane ? "B" : "A", size);
3508 3509 3510 3511

	return size;
}

3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527
static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
{
	struct drm_crtc *crtc, *enabled = NULL;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled && crtc->fb) {
			if (enabled)
				return NULL;
			enabled = crtc;
		}
	}

	return enabled;
}

static void pineview_update_wm(struct drm_device *dev)
3528 3529
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3530
	struct drm_crtc *crtc;
3531
	const struct cxsr_latency *latency;
3532 3533 3534
	u32 reg;
	unsigned long wm;

3535
	latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
3536
					 dev_priv->fsb_freq, dev_priv->mem_freq);
3537 3538 3539 3540 3541 3542
	if (!latency) {
		DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
		pineview_disable_cxsr(dev);
		return;
	}

3543 3544 3545 3546
	crtc = single_enabled_crtc(dev);
	if (crtc) {
		int clock = crtc->mode.clock;
		int pixel_size = crtc->fb->bits_per_pixel / 8;
3547 3548

		/* Display SR */
3549 3550
		wm = intel_calculate_wm(clock, &pineview_display_wm,
					pineview_display_wm.fifo_size,
3551 3552 3553 3554 3555 3556 3557 3558
					pixel_size, latency->display_sr);
		reg = I915_READ(DSPFW1);
		reg &= ~DSPFW_SR_MASK;
		reg |= wm << DSPFW_SR_SHIFT;
		I915_WRITE(DSPFW1, reg);
		DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);

		/* cursor SR */
3559 3560
		wm = intel_calculate_wm(clock, &pineview_cursor_wm,
					pineview_display_wm.fifo_size,
3561 3562 3563 3564 3565 3566 3567
					pixel_size, latency->cursor_sr);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_CURSOR_SR_MASK;
		reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
		I915_WRITE(DSPFW3, reg);

		/* Display HPLL off SR */
3568 3569
		wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
					pineview_display_hplloff_wm.fifo_size,
3570 3571 3572 3573 3574 3575 3576
					pixel_size, latency->display_hpll_disable);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_HPLL_SR_MASK;
		reg |= wm & DSPFW_HPLL_SR_MASK;
		I915_WRITE(DSPFW3, reg);

		/* cursor HPLL off SR */
3577 3578
		wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
					pineview_display_hplloff_wm.fifo_size,
3579 3580 3581 3582 3583 3584 3585 3586
					pixel_size, latency->cursor_hpll_disable);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_HPLL_CURSOR_MASK;
		reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
		I915_WRITE(DSPFW3, reg);
		DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);

		/* activate cxsr */
3587 3588
		I915_WRITE(DSPFW3,
			   I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
3589 3590 3591 3592 3593 3594 3595
		DRM_DEBUG_KMS("Self-refresh is enabled\n");
	} else {
		pineview_disable_cxsr(dev);
		DRM_DEBUG_KMS("Self-refresh is disabled\n");
	}
}

3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610
static bool g4x_compute_wm0(struct drm_device *dev,
			    int plane,
			    const struct intel_watermark_params *display,
			    int display_latency_ns,
			    const struct intel_watermark_params *cursor,
			    int cursor_latency_ns,
			    int *plane_wm,
			    int *cursor_wm)
{
	struct drm_crtc *crtc;
	int htotal, hdisplay, clock, pixel_size;
	int line_time_us, line_count;
	int entries, tlb_miss;

	crtc = intel_get_crtc_for_plane(dev, plane);
3611 3612 3613
	if (crtc->fb == NULL || !crtc->enabled) {
		*cursor_wm = cursor->guard_size;
		*plane_wm = display->guard_size;
3614
		return false;
3615
	}
3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657

	htotal = crtc->mode.htotal;
	hdisplay = crtc->mode.hdisplay;
	clock = crtc->mode.clock;
	pixel_size = crtc->fb->bits_per_pixel / 8;

	/* Use the small buffer method to calculate plane watermark */
	entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
	tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
	if (tlb_miss > 0)
		entries += tlb_miss;
	entries = DIV_ROUND_UP(entries, display->cacheline_size);
	*plane_wm = entries + display->guard_size;
	if (*plane_wm > (int)display->max_wm)
		*plane_wm = display->max_wm;

	/* Use the large buffer method to calculate cursor watermark */
	line_time_us = ((htotal * 1000) / clock);
	line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
	entries = line_count * 64 * pixel_size;
	tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
	if (tlb_miss > 0)
		entries += tlb_miss;
	entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
	*cursor_wm = entries + cursor->guard_size;
	if (*cursor_wm > (int)cursor->max_wm)
		*cursor_wm = (int)cursor->max_wm;

	return true;
}

/*
 * Check the wm result.
 *
 * If any calculated watermark values is larger than the maximum value that
 * can be programmed into the associated watermark register, that watermark
 * must be disabled.
 */
static bool g4x_check_srwm(struct drm_device *dev,
			   int display_wm, int cursor_wm,
			   const struct intel_watermark_params *display,
			   const struct intel_watermark_params *cursor)
3658
{
3659 3660
	DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
		      display_wm, cursor_wm);
3661

3662
	if (display_wm > display->max_wm) {
3663
		DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
3664 3665 3666
			      display_wm, display->max_wm);
		return false;
	}
3667

3668
	if (cursor_wm > cursor->max_wm) {
3669
		DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
3670 3671 3672
			      cursor_wm, cursor->max_wm);
		return false;
	}
3673

3674 3675 3676 3677
	if (!(display_wm || cursor_wm)) {
		DRM_DEBUG_KMS("SR latency is 0, disabling\n");
		return false;
	}
3678

3679 3680
	return true;
}
3681

3682
static bool g4x_compute_srwm(struct drm_device *dev,
3683 3684
			     int plane,
			     int latency_ns,
3685 3686 3687 3688
			     const struct intel_watermark_params *display,
			     const struct intel_watermark_params *cursor,
			     int *display_wm, int *cursor_wm)
{
3689 3690
	struct drm_crtc *crtc;
	int hdisplay, htotal, pixel_size, clock;
3691 3692 3693 3694
	unsigned long line_time_us;
	int line_count, line_size;
	int small, large;
	int entries;
3695

3696 3697 3698 3699
	if (!latency_ns) {
		*display_wm = *cursor_wm = 0;
		return false;
	}
3700

3701 3702 3703 3704 3705 3706
	crtc = intel_get_crtc_for_plane(dev, plane);
	hdisplay = crtc->mode.hdisplay;
	htotal = crtc->mode.htotal;
	clock = crtc->mode.clock;
	pixel_size = crtc->fb->bits_per_pixel / 8;

3707 3708 3709
	line_time_us = (htotal * 1000) / clock;
	line_count = (latency_ns / line_time_us + 1000) / 1000;
	line_size = hdisplay * pixel_size;
3710

3711 3712 3713
	/* Use the minimum of the small and large buffer method for primary */
	small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
	large = line_count * line_size;
3714

3715 3716
	entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
	*display_wm = entries + display->guard_size;
3717

3718 3719 3720 3721
	/* calculate the self-refresh watermark for display cursor */
	entries = line_count * pixel_size * 64;
	entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
	*cursor_wm = entries + cursor->guard_size;
3722

3723 3724 3725 3726
	return g4x_check_srwm(dev,
			      *display_wm, *cursor_wm,
			      display, cursor);
}
3727

Y
Yuanhan Liu 已提交
3728
#define single_plane_enabled(mask) is_power_of_2(mask)
3729 3730

static void g4x_update_wm(struct drm_device *dev)
3731 3732 3733 3734
{
	static const int sr_latency_ns = 12000;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3735 3736
	int plane_sr, cursor_sr;
	unsigned int enabled = 0;
3737 3738 3739 3740 3741

	if (g4x_compute_wm0(dev, 0,
			    &g4x_wm_info, latency_ns,
			    &g4x_cursor_wm_info, latency_ns,
			    &planea_wm, &cursora_wm))
3742
		enabled |= 1;
3743 3744 3745 3746 3747

	if (g4x_compute_wm0(dev, 1,
			    &g4x_wm_info, latency_ns,
			    &g4x_cursor_wm_info, latency_ns,
			    &planeb_wm, &cursorb_wm))
3748
		enabled |= 2;
3749 3750

	plane_sr = cursor_sr = 0;
3751 3752 3753
	if (single_plane_enabled(enabled) &&
	    g4x_compute_srwm(dev, ffs(enabled) - 1,
			     sr_latency_ns,
3754 3755 3756
			     &g4x_wm_info,
			     &g4x_cursor_wm_info,
			     &plane_sr, &cursor_sr))
3757
		I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3758 3759 3760
	else
		I915_WRITE(FW_BLC_SELF,
			   I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3761

3762 3763 3764 3765
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
		      planea_wm, cursora_wm,
		      planeb_wm, cursorb_wm,
		      plane_sr, cursor_sr);
3766

3767 3768
	I915_WRITE(DSPFW1,
		   (plane_sr << DSPFW_SR_SHIFT) |
3769
		   (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3770 3771 3772 3773
		   (planeb_wm << DSPFW_PLANEB_SHIFT) |
		   planea_wm);
	I915_WRITE(DSPFW2,
		   (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3774 3775
		   (cursora_wm << DSPFW_CURSORA_SHIFT));
	/* HPLL off in SR has some issues on G4x... disable it */
3776 3777
	I915_WRITE(DSPFW3,
		   (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3778
		   (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
3779 3780
}

3781
static void i965_update_wm(struct drm_device *dev)
3782 3783
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3784 3785
	struct drm_crtc *crtc;
	int srwm = 1;
3786
	int cursor_sr = 16;
3787 3788

	/* Calc sr entries for one plane configs */
3789 3790
	crtc = single_enabled_crtc(dev);
	if (crtc) {
3791
		/* self-refresh has much higher latency */
3792
		static const int sr_latency_ns = 12000;
3793 3794 3795 3796 3797 3798
		int clock = crtc->mode.clock;
		int htotal = crtc->mode.htotal;
		int hdisplay = crtc->mode.hdisplay;
		int pixel_size = crtc->fb->bits_per_pixel / 8;
		unsigned long line_time_us;
		int entries;
3799

3800
		line_time_us = ((htotal * 1000) / clock);
3801 3802

		/* Use ns/us then divide to preserve precision */
3803 3804 3805 3806
		entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
			pixel_size * hdisplay;
		entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
		srwm = I965_FIFO_SIZE - entries;
3807 3808
		if (srwm < 0)
			srwm = 1;
3809
		srwm &= 0x1ff;
3810 3811
		DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
			      entries, srwm);
3812

3813
		entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3814
			pixel_size * 64;
3815
		entries = DIV_ROUND_UP(entries,
3816
					  i965_cursor_wm_info.cacheline_size);
3817
		cursor_sr = i965_cursor_wm_info.fifo_size -
3818
			(entries + i965_cursor_wm_info.guard_size);
3819 3820 3821 3822 3823 3824 3825

		if (cursor_sr > i965_cursor_wm_info.max_wm)
			cursor_sr = i965_cursor_wm_info.max_wm;

		DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
			      "cursor %d\n", srwm, cursor_sr);

3826
		if (IS_CRESTLINE(dev))
3827
			I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3828 3829
	} else {
		/* Turn off self refresh if both pipes are enabled */
3830
		if (IS_CRESTLINE(dev))
3831 3832
			I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
				   & ~FW_BLC_SELF_EN);
3833
	}
3834

3835 3836
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
		      srwm);
3837 3838

	/* 965 has limitations... */
3839 3840
	I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
		   (8 << 16) | (8 << 8) | (8 << 0));
3841
	I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
3842 3843
	/* update cursor SR watermark */
	I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
3844 3845
}

3846
static void i9xx_update_wm(struct drm_device *dev)
3847 3848
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3849
	const struct intel_watermark_params *wm_info;
3850 3851
	uint32_t fwater_lo;
	uint32_t fwater_hi;
3852 3853
	int cwm, srwm = 1;
	int fifo_size;
3854
	int planea_wm, planeb_wm;
3855
	struct drm_crtc *crtc, *enabled = NULL;
3856

3857
	if (IS_I945GM(dev))
3858
		wm_info = &i945_wm_info;
3859
	else if (!IS_GEN2(dev))
3860
		wm_info = &i915_wm_info;
3861
	else
3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887
		wm_info = &i855_wm_info;

	fifo_size = dev_priv->display.get_fifo_size(dev, 0);
	crtc = intel_get_crtc_for_plane(dev, 0);
	if (crtc->enabled && crtc->fb) {
		planea_wm = intel_calculate_wm(crtc->mode.clock,
					       wm_info, fifo_size,
					       crtc->fb->bits_per_pixel / 8,
					       latency_ns);
		enabled = crtc;
	} else
		planea_wm = fifo_size - wm_info->guard_size;

	fifo_size = dev_priv->display.get_fifo_size(dev, 1);
	crtc = intel_get_crtc_for_plane(dev, 1);
	if (crtc->enabled && crtc->fb) {
		planeb_wm = intel_calculate_wm(crtc->mode.clock,
					       wm_info, fifo_size,
					       crtc->fb->bits_per_pixel / 8,
					       latency_ns);
		if (enabled == NULL)
			enabled = crtc;
		else
			enabled = NULL;
	} else
		planeb_wm = fifo_size - wm_info->guard_size;
3888

3889
	DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3890 3891 3892 3893 3894 3895

	/*
	 * Overlay gets an aggressive default since video jitter is bad.
	 */
	cwm = 2;

3896 3897 3898 3899 3900 3901
	/* Play safe and disable self-refresh before adjusting watermarks. */
	if (IS_I945G(dev) || IS_I945GM(dev))
		I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
	else if (IS_I915GM(dev))
		I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);

3902
	/* Calc sr entries for one plane configs */
3903
	if (HAS_FW_BLC(dev) && enabled) {
3904
		/* self-refresh has much higher latency */
3905
		static const int sr_latency_ns = 6000;
3906 3907 3908 3909 3910 3911
		int clock = enabled->mode.clock;
		int htotal = enabled->mode.htotal;
		int hdisplay = enabled->mode.hdisplay;
		int pixel_size = enabled->fb->bits_per_pixel / 8;
		unsigned long line_time_us;
		int entries;
3912

3913
		line_time_us = (htotal * 1000) / clock;
3914 3915

		/* Use ns/us then divide to preserve precision */
3916 3917 3918 3919 3920
		entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
			pixel_size * hdisplay;
		entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
		DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
		srwm = wm_info->fifo_size - entries;
3921 3922
		if (srwm < 0)
			srwm = 1;
3923 3924

		if (IS_I945G(dev) || IS_I945GM(dev))
3925 3926 3927
			I915_WRITE(FW_BLC_SELF,
				   FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
		else if (IS_I915GM(dev))
3928
			I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3929 3930
	}

3931
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
3932
		      planea_wm, planeb_wm, cwm, srwm);
3933

3934 3935 3936 3937 3938 3939
	fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
	fwater_hi = (cwm & 0x1f);

	/* Set request length to 8 cachelines per fetch */
	fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
	fwater_hi = fwater_hi | (1 << 8);
3940 3941 3942

	I915_WRITE(FW_BLC, fwater_lo);
	I915_WRITE(FW_BLC2, fwater_hi);
3943

3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954
	if (HAS_FW_BLC(dev)) {
		if (enabled) {
			if (IS_I945G(dev) || IS_I945GM(dev))
				I915_WRITE(FW_BLC_SELF,
					   FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
			else if (IS_I915GM(dev))
				I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
			DRM_DEBUG_KMS("memory self refresh enabled\n");
		} else
			DRM_DEBUG_KMS("memory self refresh disabled\n");
	}
3955 3956
}

3957
static void i830_update_wm(struct drm_device *dev)
3958 3959
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3960 3961
	struct drm_crtc *crtc;
	uint32_t fwater_lo;
3962
	int planea_wm;
3963

3964 3965 3966
	crtc = single_enabled_crtc(dev);
	if (crtc == NULL)
		return;
3967

3968 3969 3970 3971 3972
	planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
				       dev_priv->display.get_fifo_size(dev, 0),
				       crtc->fb->bits_per_pixel / 8,
				       latency_ns);
	fwater_lo = I915_READ(FW_BLC) & ~0xfff;
3973 3974
	fwater_lo |= (3<<8) | planea_wm;

3975
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
3976 3977 3978 3979

	I915_WRITE(FW_BLC, fwater_lo);
}

3980
#define ILK_LP0_PLANE_LATENCY		700
3981
#define ILK_LP0_CURSOR_LATENCY		1300
3982

3983 3984 3985 3986 3987 3988 3989
/*
 * Check the wm result.
 *
 * If any calculated watermark values is larger than the maximum value that
 * can be programmed into the associated watermark register, that watermark
 * must be disabled.
 */
3990 3991 3992 3993
static bool ironlake_check_srwm(struct drm_device *dev, int level,
				int fbc_wm, int display_wm, int cursor_wm,
				const struct intel_watermark_params *display,
				const struct intel_watermark_params *cursor)
3994 3995 3996 3997 3998 3999 4000 4001
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
		      " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);

	if (fbc_wm > SNB_FBC_MAX_SRWM) {
		DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4002
			      fbc_wm, SNB_FBC_MAX_SRWM, level);
4003 4004 4005 4006 4007 4008 4009

		/* fbc has it's own way to disable FBC WM */
		I915_WRITE(DISP_ARB_CTL,
			   I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
		return false;
	}

4010
	if (display_wm > display->max_wm) {
4011
		DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4012
			      display_wm, SNB_DISPLAY_MAX_SRWM, level);
4013 4014 4015
		return false;
	}

4016
	if (cursor_wm > cursor->max_wm) {
4017
		DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4018
			      cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032
		return false;
	}

	if (!(fbc_wm || display_wm || cursor_wm)) {
		DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
		return false;
	}

	return true;
}

/*
 * Compute watermark values of WM[1-3],
 */
4033 4034
static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
				  int latency_ns,
4035 4036 4037
				  const struct intel_watermark_params *display,
				  const struct intel_watermark_params *cursor,
				  int *fbc_wm, int *display_wm, int *cursor_wm)
4038
{
4039
	struct drm_crtc *crtc;
4040
	unsigned long line_time_us;
4041
	int hdisplay, htotal, pixel_size, clock;
4042
	int line_count, line_size;
4043 4044 4045 4046 4047 4048 4049 4050
	int small, large;
	int entries;

	if (!latency_ns) {
		*fbc_wm = *display_wm = *cursor_wm = 0;
		return false;
	}

4051 4052 4053 4054 4055 4056
	crtc = intel_get_crtc_for_plane(dev, plane);
	hdisplay = crtc->mode.hdisplay;
	htotal = crtc->mode.htotal;
	clock = crtc->mode.clock;
	pixel_size = crtc->fb->bits_per_pixel / 8;

4057 4058 4059 4060 4061 4062 4063 4064
	line_time_us = (htotal * 1000) / clock;
	line_count = (latency_ns / line_time_us + 1000) / 1000;
	line_size = hdisplay * pixel_size;

	/* Use the minimum of the small and large buffer method for primary */
	small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
	large = line_count * line_size;

4065 4066
	entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
	*display_wm = entries + display->guard_size;
4067 4068

	/*
4069
	 * Spec says:
4070 4071 4072 4073 4074 4075
	 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
	 */
	*fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;

	/* calculate the self-refresh watermark for display cursor */
	entries = line_count * pixel_size * 64;
4076 4077
	entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
	*cursor_wm = entries + cursor->guard_size;
4078

4079 4080 4081 4082 4083
	return ironlake_check_srwm(dev, level,
				   *fbc_wm, *display_wm, *cursor_wm,
				   display, cursor);
}

4084
static void ironlake_update_wm(struct drm_device *dev)
4085 4086
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4087 4088
	int fbc_wm, plane_wm, cursor_wm;
	unsigned int enabled;
4089 4090

	enabled = 0;
4091 4092 4093 4094 4095 4096
	if (g4x_compute_wm0(dev, 0,
			    &ironlake_display_wm_info,
			    ILK_LP0_PLANE_LATENCY,
			    &ironlake_cursor_wm_info,
			    ILK_LP0_CURSOR_LATENCY,
			    &plane_wm, &cursor_wm)) {
4097 4098 4099 4100 4101
		I915_WRITE(WM0_PIPEA_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
			      " plane %d, " "cursor: %d\n",
			      plane_wm, cursor_wm);
4102
		enabled |= 1;
4103 4104
	}

4105 4106 4107 4108 4109 4110
	if (g4x_compute_wm0(dev, 1,
			    &ironlake_display_wm_info,
			    ILK_LP0_PLANE_LATENCY,
			    &ironlake_cursor_wm_info,
			    ILK_LP0_CURSOR_LATENCY,
			    &plane_wm, &cursor_wm)) {
4111 4112 4113 4114 4115
		I915_WRITE(WM0_PIPEB_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
			      " plane %d, cursor: %d\n",
			      plane_wm, cursor_wm);
4116
		enabled |= 2;
4117 4118 4119 4120 4121 4122 4123 4124 4125 4126
	}

	/*
	 * Calculate and update the self-refresh watermark only when one
	 * display plane is used.
	 */
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);

4127
	if (!single_plane_enabled(enabled))
4128
		return;
4129
	enabled = ffs(enabled) - 1;
4130 4131

	/* WM1 */
4132 4133
	if (!ironlake_compute_srwm(dev, 1, enabled,
				   ILK_READ_WM1_LATENCY() * 500,
4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146
				   &ironlake_display_srwm_info,
				   &ironlake_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
		return;

	I915_WRITE(WM1_LP_ILK,
		   WM1_LP_SR_EN |
		   (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/* WM2 */
4147 4148
	if (!ironlake_compute_srwm(dev, 2, enabled,
				   ILK_READ_WM2_LATENCY() * 500,
4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164
				   &ironlake_display_srwm_info,
				   &ironlake_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
		return;

	I915_WRITE(WM2_LP_ILK,
		   WM2_LP_EN |
		   (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/*
	 * WM3 is unsupported on ILK, probably because we don't have latency
	 * data for that power state
	 */
4165 4166
}

4167
static void sandybridge_update_wm(struct drm_device *dev)
4168 4169
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4170
	int latency = SNB_READ_WM0_LATENCY() * 100;	/* In unit 0.1us */
4171 4172
	int fbc_wm, plane_wm, cursor_wm;
	unsigned int enabled;
4173 4174

	enabled = 0;
4175 4176 4177 4178
	if (g4x_compute_wm0(dev, 0,
			    &sandybridge_display_wm_info, latency,
			    &sandybridge_cursor_wm_info, latency,
			    &plane_wm, &cursor_wm)) {
4179 4180 4181 4182 4183
		I915_WRITE(WM0_PIPEA_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
			      " plane %d, " "cursor: %d\n",
			      plane_wm, cursor_wm);
4184
		enabled |= 1;
4185 4186
	}

4187 4188 4189 4190
	if (g4x_compute_wm0(dev, 1,
			    &sandybridge_display_wm_info, latency,
			    &sandybridge_cursor_wm_info, latency,
			    &plane_wm, &cursor_wm)) {
4191 4192 4193 4194 4195
		I915_WRITE(WM0_PIPEB_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
			      " plane %d, cursor: %d\n",
			      plane_wm, cursor_wm);
4196
		enabled |= 2;
4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212
	}

	/*
	 * Calculate and update the self-refresh watermark only when one
	 * display plane is used.
	 *
	 * SNB support 3 levels of watermark.
	 *
	 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
	 * and disabled in the descending order
	 *
	 */
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);

4213
	if (!single_plane_enabled(enabled))
4214
		return;
4215
	enabled = ffs(enabled) - 1;
4216 4217

	/* WM1 */
4218 4219
	if (!ironlake_compute_srwm(dev, 1, enabled,
				   SNB_READ_WM1_LATENCY() * 500,
4220 4221 4222
				   &sandybridge_display_srwm_info,
				   &sandybridge_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
4223 4224 4225 4226 4227 4228 4229 4230 4231 4232
		return;

	I915_WRITE(WM1_LP_ILK,
		   WM1_LP_SR_EN |
		   (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/* WM2 */
4233 4234
	if (!ironlake_compute_srwm(dev, 2, enabled,
				   SNB_READ_WM2_LATENCY() * 500,
4235 4236 4237
				   &sandybridge_display_srwm_info,
				   &sandybridge_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
4238 4239 4240 4241 4242 4243 4244 4245 4246 4247
		return;

	I915_WRITE(WM2_LP_ILK,
		   WM2_LP_EN |
		   (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/* WM3 */
4248 4249
	if (!ironlake_compute_srwm(dev, 3, enabled,
				   SNB_READ_WM3_LATENCY() * 500,
4250 4251 4252
				   &sandybridge_display_srwm_info,
				   &sandybridge_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
4253 4254 4255 4256 4257 4258 4259 4260 4261 4262
		return;

	I915_WRITE(WM3_LP_ILK,
		   WM3_LP_EN |
		   (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);
}

4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285
/**
 * intel_update_watermarks - update FIFO watermark values based on current modes
 *
 * Calculate watermark values for the various WM regs based on current mode
 * and plane configuration.
 *
 * There are several cases to deal with here:
 *   - normal (i.e. non-self-refresh)
 *   - self-refresh (SR) mode
 *   - lines are large relative to FIFO size (buffer can hold up to 2)
 *   - lines are small relative to FIFO size (buffer can hold more than 2
 *     lines), so need to account for TLB latency
 *
 *   The normal calculation is:
 *     watermark = dotclock * bytes per pixel * latency
 *   where latency is platform & configuration dependent (we assume pessimal
 *   values here).
 *
 *   The SR calculation is:
 *     watermark = (trunc(latency/line time)+1) * surface width *
 *       bytes per pixel
 *   where
 *     line time = htotal / dotclock
4286
 *     surface width = hdisplay for normal plane and 64 for cursor
4287 4288 4289 4290 4291 4292 4293
 *   and latency is assumed to be high, as above.
 *
 * The final value programmed to the register should always be rounded up,
 * and include an extra 2 entries to account for clock crossings.
 *
 * We don't use the sprite, so we can ignore that.  And on Crestline we have
 * to set the non-SR watermarks to 8.
4294
 */
4295 4296
static void intel_update_watermarks(struct drm_device *dev)
{
4297
	struct drm_i915_private *dev_priv = dev->dev_private;
4298

4299 4300
	if (dev_priv->display.update_wm)
		dev_priv->display.update_wm(dev);
4301 4302
}

4303 4304 4305 4306 4307
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
	return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
}

4308 4309 4310 4311 4312
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      struct drm_display_mode *mode,
			      struct drm_display_mode *adjusted_mode,
			      int x, int y,
			      struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
4313 4314 4315 4316 4317
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4318
	int plane = intel_crtc->plane;
4319
	int refclk, num_connectors = 0;
4320
	intel_clock_t clock, reduced_clock;
4321
	u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
4322
	bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
4323
	bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
J
Jesse Barnes 已提交
4324
	struct drm_mode_config *mode_config = &dev->mode_config;
4325
	struct intel_encoder *encoder;
4326
	const intel_limit_t *limit;
4327
	int ret;
4328
	u32 temp;
4329
	u32 lvds_sync = 0;
J
Jesse Barnes 已提交
4330

4331 4332
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
J
Jesse Barnes 已提交
4333 4334
			continue;

4335
		switch (encoder->type) {
J
Jesse Barnes 已提交
4336 4337 4338 4339
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
4340
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
4341
			is_sdvo = true;
4342
			if (encoder->needs_tv_clock)
4343
				is_tv = true;
J
Jesse Barnes 已提交
4344 4345 4346 4347 4348 4349 4350 4351 4352 4353
			break;
		case INTEL_OUTPUT_DVO:
			is_dvo = true;
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		case INTEL_OUTPUT_ANALOG:
			is_crt = true;
			break;
4354 4355 4356
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
J
Jesse Barnes 已提交
4357
		}
4358

4359
		num_connectors++;
J
Jesse Barnes 已提交
4360 4361
	}

4362
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4363
		refclk = dev_priv->lvds_ssc_freq * 1000;
4364
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4365
			      refclk / 1000);
4366
	} else if (!IS_GEN2(dev)) {
J
Jesse Barnes 已提交
4367 4368 4369 4370 4371
		refclk = 96000;
	} else {
		refclk = 48000;
	}

4372 4373 4374 4375 4376
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4377
	limit = intel_limit(crtc, refclk);
4378
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
J
Jesse Barnes 已提交
4379 4380
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4381
		return -EINVAL;
J
Jesse Barnes 已提交
4382 4383
	}

4384
	/* Ensure that the cursor is valid for the new mode before changing... */
4385
	intel_crtc_update_cursor(crtc, true);
4386

4387 4388
	if (is_lvds && dev_priv->lvds_downclock_avail) {
		has_reduced_clock = limit->find_pll(limit, crtc,
4389 4390 4391
						    dev_priv->lvds_downclock,
						    refclk,
						    &reduced_clock);
4392 4393 4394 4395 4396 4397 4398 4399
		if (has_reduced_clock && (clock.p != reduced_clock.p)) {
			/*
			 * If the different P is found, it means that we can't
			 * switch the display clock by using the FP0/FP1.
			 * In such case we will disable the LVDS downclock
			 * feature.
			 */
			DRM_DEBUG_KMS("Different P is found for "
4400
				      "LVDS clock/downclock\n");
4401 4402
			has_reduced_clock = 0;
		}
4403
	}
Z
Zhenyu Wang 已提交
4404 4405 4406 4407
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (is_sdvo && is_tv) {
		if (adjusted_mode->clock >= 100000
4408
		    && adjusted_mode->clock < 140500) {
Z
Zhenyu Wang 已提交
4409 4410 4411 4412 4413 4414
			clock.p1 = 2;
			clock.p2 = 10;
			clock.n = 3;
			clock.m1 = 16;
			clock.m2 = 8;
		} else if (adjusted_mode->clock >= 140500
4415
			   && adjusted_mode->clock <= 200000) {
Z
Zhenyu Wang 已提交
4416 4417 4418 4419 4420 4421 4422 4423
			clock.p1 = 1;
			clock.p2 = 10;
			clock.n = 6;
			clock.m1 = 12;
			clock.m2 = 8;
		}
	}

4424
	if (IS_PINEVIEW(dev)) {
4425
		fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
4426 4427 4428 4429
		if (has_reduced_clock)
			fp2 = (1 << reduced_clock.n) << 16 |
				reduced_clock.m1 << 8 | reduced_clock.m2;
	} else {
4430
		fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4431 4432 4433 4434
		if (has_reduced_clock)
			fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
				reduced_clock.m2;
	}
J
Jesse Barnes 已提交
4435

4436
	dpll = DPLL_VGA_MODE_DIS;
4437

4438
	if (!IS_GEN2(dev)) {
J
Jesse Barnes 已提交
4439 4440 4441 4442 4443
		if (is_lvds)
			dpll |= DPLLB_MODE_LVDS;
		else
			dpll |= DPLLB_MODE_DAC_SERIAL;
		if (is_sdvo) {
4444 4445 4446 4447 4448
			int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
			if (pixel_multiplier > 1) {
				if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
					dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
			}
J
Jesse Barnes 已提交
4449 4450
			dpll |= DPLL_DVO_HIGH_SPEED;
		}
4451
		if (is_dp)
4452
			dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
4453 4454

		/* compute bitmask from p1 value */
4455 4456
		if (IS_PINEVIEW(dev))
			dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4457
		else {
4458
			dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4459 4460
			if (IS_G4X(dev) && has_reduced_clock)
				dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4461
		}
J
Jesse Barnes 已提交
4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475
		switch (clock.p2) {
		case 5:
			dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
			break;
		case 7:
			dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
			break;
		case 10:
			dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
			break;
		case 14:
			dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
			break;
		}
4476
		if (INTEL_INFO(dev)->gen >= 4)
J
Jesse Barnes 已提交
4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490
			dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
	} else {
		if (is_lvds) {
			dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		} else {
			if (clock.p1 == 2)
				dpll |= PLL_P1_DIVIDE_BY_TWO;
			else
				dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
			if (clock.p2 == 4)
				dpll |= PLL_P2_DIVIDE_BY_4;
		}
	}

4491 4492 4493
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
4494
		/* XXX: just matching BIOS for now */
4495
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
4496
		dpll |= 3;
4497
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4498
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
4499 4500 4501 4502
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	/* setup pipeconf */
4503
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4504 4505 4506 4507

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4508
	/* Ironlake's plane is forced to pipe, bit 24 is to
4509
	   enable color space conversion */
4510 4511 4512 4513
	if (pipe == 0)
		dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
	else
		dspcntr |= DISPPLANE_SEL_PIPE_B;
J
Jesse Barnes 已提交
4514

4515
	if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
J
Jesse Barnes 已提交
4516 4517 4518 4519 4520 4521
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
4522 4523
		if (mode->clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4524
			pipeconf |= PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4525
		else
4526
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4527 4528
	}

4529
	dpll |= DPLL_VCO_ENABLE;
4530

4531
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
J
Jesse Barnes 已提交
4532 4533
	drm_mode_debug_printmodeline(mode);

4534 4535
	I915_WRITE(FP0(pipe), fp);
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4536

4537
	POSTING_READ(DPLL(pipe));
4538
	udelay(150);
4539

J
Jesse Barnes 已提交
4540 4541 4542 4543 4544
	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (is_lvds) {
4545
		temp = I915_READ(LVDS);
4546
		temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4547
		if (pipe == 1) {
4548
			temp |= LVDS_PIPEB_SELECT;
4549
		} else {
4550
			temp &= ~LVDS_PIPEB_SELECT;
4551
		}
4552
		/* set the corresponsding LVDS_BORDER bit */
4553
		temp |= dev_priv->lvds_border_bits;
J
Jesse Barnes 已提交
4554 4555 4556 4557
		/* Set the B0-B3 data pairs corresponding to whether we're going to
		 * set the DPLLs for dual-channel mode or not.
		 */
		if (clock.p2 == 7)
4558
			temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
J
Jesse Barnes 已提交
4559
		else
4560
			temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
J
Jesse Barnes 已提交
4561 4562 4563 4564 4565

		/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
		 * appropriately here, but we need to look more thoroughly into how
		 * panels behave in the two modes.
		 */
4566 4567
		/* set the dithering flag on LVDS as needed */
		if (INTEL_INFO(dev)->gen >= 4) {
4568
			if (dev_priv->lvds_dither)
4569
				temp |= LVDS_ENABLE_DITHER;
4570
			else
4571
				temp &= ~LVDS_ENABLE_DITHER;
4572
		}
4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588
		if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
			lvds_sync |= LVDS_HSYNC_POLARITY;
		if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
			lvds_sync |= LVDS_VSYNC_POLARITY;
		if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
		    != lvds_sync) {
			char flags[2] = "-+";
			DRM_INFO("Changing LVDS panel from "
				 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
				 flags[!(temp & LVDS_HSYNC_POLARITY)],
				 flags[!(temp & LVDS_VSYNC_POLARITY)],
				 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
				 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
			temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
			temp |= lvds_sync;
		}
4589
		I915_WRITE(LVDS, temp);
J
Jesse Barnes 已提交
4590
	}
4591

4592
	if (is_dp) {
4593
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
4594 4595
	}

4596
	I915_WRITE(DPLL(pipe), dpll);
4597

4598
	/* Wait for the clocks to stabilize. */
4599
	POSTING_READ(DPLL(pipe));
4600
	udelay(150);
4601

4602 4603 4604 4605 4606 4607 4608 4609
	if (INTEL_INFO(dev)->gen >= 4) {
		temp = 0;
		if (is_sdvo) {
			temp = intel_mode_get_pixel_multiplier(adjusted_mode);
			if (temp > 1)
				temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
			else
				temp = 0;
4610
		}
4611 4612 4613 4614 4615 4616 4617
		I915_WRITE(DPLL_MD(pipe), temp);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
4618
		I915_WRITE(DPLL(pipe), dpll);
J
Jesse Barnes 已提交
4619 4620
	}

4621
	intel_crtc->lowfreq_avail = false;
4622
	if (is_lvds && has_reduced_clock && i915_powersave) {
4623
		I915_WRITE(FP1(pipe), fp2);
4624 4625
		intel_crtc->lowfreq_avail = true;
		if (HAS_PIPE_CXSR(dev)) {
4626
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4627 4628 4629
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		}
	} else {
4630
		I915_WRITE(FP1(pipe), fp);
4631
		if (HAS_PIPE_CXSR(dev)) {
4632
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4633 4634 4635 4636
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vdisplay -= 1;
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_start -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
		adjusted_mode->crtc_vsync_end -= 1;
		adjusted_mode->crtc_vsync_start -= 1;
	} else
		pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */

4649 4650
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
4651
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4652 4653
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
4654
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4655 4656
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
4657
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
4658 4659 4660

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
4661
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
4662 4663
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
4664
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
4665 4666
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
4667
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
4668 4669 4670

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4671
	 */
4672 4673 4674 4675
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
4676 4677
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4678

4679 4680
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
4681
	intel_enable_pipe(dev_priv, pipe, false);
4682 4683 4684 4685 4686

	intel_wait_for_vblank(dev, pipe);

	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));
4687
	intel_enable_plane(dev_priv, plane, pipe);
4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700

	ret = intel_pipe_set_base(crtc, x, y, old_fb);

	intel_update_watermarks(dev);

	return ret;
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode,
				  int x, int y,
				  struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
4701 4702 4703 4704 4705
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4706
	int plane = intel_crtc->plane;
4707
	int refclk, num_connectors = 0;
4708
	intel_clock_t clock, reduced_clock;
4709
	u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
4710
	bool ok, has_reduced_clock = false, is_sdvo = false;
4711
	bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
4712
	struct intel_encoder *has_edp_encoder = NULL;
J
Jesse Barnes 已提交
4713
	struct drm_mode_config *mode_config = &dev->mode_config;
4714
	struct intel_encoder *encoder;
4715
	const intel_limit_t *limit;
4716
	int ret;
4717
	struct fdi_m_n m_n = {0};
4718
	u32 temp;
4719
	u32 lvds_sync = 0;
4720
	int target_clock, pixel_multiplier, lane, link_bw, bpp, factor;
J
Jesse Barnes 已提交
4721

4722 4723
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
J
Jesse Barnes 已提交
4724 4725
			continue;

4726
		switch (encoder->type) {
J
Jesse Barnes 已提交
4727 4728 4729 4730
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
4731
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
4732
			is_sdvo = true;
4733
			if (encoder->needs_tv_clock)
4734
				is_tv = true;
J
Jesse Barnes 已提交
4735 4736 4737 4738 4739 4740 4741
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		case INTEL_OUTPUT_ANALOG:
			is_crt = true;
			break;
4742 4743 4744
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
4745
		case INTEL_OUTPUT_EDP:
4746
			has_edp_encoder = encoder;
4747
			break;
J
Jesse Barnes 已提交
4748
		}
4749

4750
		num_connectors++;
J
Jesse Barnes 已提交
4751 4752
	}

4753
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4754
		refclk = dev_priv->lvds_ssc_freq * 1000;
4755
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4756
			      refclk / 1000);
4757
	} else {
J
Jesse Barnes 已提交
4758
		refclk = 96000;
4759 4760
		if (!has_edp_encoder ||
		    intel_encoder_is_pch_edp(&has_edp_encoder->base))
4761
			refclk = 120000; /* 120Mhz refclk */
J
Jesse Barnes 已提交
4762 4763
	}

4764 4765 4766 4767 4768
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4769
	limit = intel_limit(crtc, refclk);
4770
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
J
Jesse Barnes 已提交
4771 4772
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4773
		return -EINVAL;
J
Jesse Barnes 已提交
4774 4775
	}

4776
	/* Ensure that the cursor is valid for the new mode before changing... */
4777
	intel_crtc_update_cursor(crtc, true);
4778

4779 4780
	if (is_lvds && dev_priv->lvds_downclock_avail) {
		has_reduced_clock = limit->find_pll(limit, crtc,
4781 4782 4783
						    dev_priv->lvds_downclock,
						    refclk,
						    &reduced_clock);
4784 4785 4786 4787 4788 4789 4790 4791
		if (has_reduced_clock && (clock.p != reduced_clock.p)) {
			/*
			 * If the different P is found, it means that we can't
			 * switch the display clock by using the FP0/FP1.
			 * In such case we will disable the LVDS downclock
			 * feature.
			 */
			DRM_DEBUG_KMS("Different P is found for "
4792
				      "LVDS clock/downclock\n");
4793 4794
			has_reduced_clock = 0;
		}
4795
	}
Z
Zhenyu Wang 已提交
4796 4797 4798 4799
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (is_sdvo && is_tv) {
		if (adjusted_mode->clock >= 100000
4800
		    && adjusted_mode->clock < 140500) {
Z
Zhenyu Wang 已提交
4801 4802 4803 4804 4805 4806
			clock.p1 = 2;
			clock.p2 = 10;
			clock.n = 3;
			clock.m1 = 16;
			clock.m2 = 8;
		} else if (adjusted_mode->clock >= 140500
4807
			   && adjusted_mode->clock <= 200000) {
Z
Zhenyu Wang 已提交
4808 4809 4810 4811 4812 4813 4814 4815
			clock.p1 = 1;
			clock.p2 = 10;
			clock.n = 6;
			clock.m1 = 12;
			clock.m2 = 8;
		}
	}

4816
	/* FDI link */
4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829
	pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
	lane = 0;
	/* CPU eDP doesn't require FDI link, so just set DP M/N
	   according to current link config */
	if (has_edp_encoder &&
	    !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
		target_clock = mode->clock;
		intel_edp_link_config(has_edp_encoder,
				      &lane, &link_bw);
	} else {
		/* [e]DP over FDI requires target mode clock
		   instead of link clock */
		if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
4830
			target_clock = mode->clock;
4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842
		else
			target_clock = adjusted_mode->clock;

		/* FDI is a binary signal running at ~2.7GHz, encoding
		 * each output octet as 10 bits. The actual frequency
		 * is stored as a divider into a 100MHz clock, and the
		 * mode pixel clock is stored in units of 1KHz.
		 * Hence the bw of each lane in terms of the mode signal
		 * is:
		 */
		link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
	}
4843

4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855
	/* determine panel color depth */
	temp = I915_READ(PIPECONF(pipe));
	temp &= ~PIPE_BPC_MASK;
	if (is_lvds) {
		/* the BPC will be 6 if it is 18-bit LVDS panel */
		if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
			temp |= PIPE_8BPC;
		else
			temp |= PIPE_6BPC;
	} else if (has_edp_encoder) {
		switch (dev_priv->edp.bpp/3) {
		case 8:
4856
			temp |= PIPE_8BPC;
4857
			break;
4858 4859
		case 10:
			temp |= PIPE_10BPC;
4860
			break;
4861 4862
		case 6:
			temp |= PIPE_6BPC;
4863
			break;
4864 4865
		case 12:
			temp |= PIPE_12BPC;
4866
			break;
4867
		}
4868 4869 4870
	} else
		temp |= PIPE_8BPC;
	I915_WRITE(PIPECONF(pipe), temp);
4871

4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888
	switch (temp & PIPE_BPC_MASK) {
	case PIPE_8BPC:
		bpp = 24;
		break;
	case PIPE_10BPC:
		bpp = 30;
		break;
	case PIPE_6BPC:
		bpp = 18;
		break;
	case PIPE_12BPC:
		bpp = 36;
		break;
	default:
		DRM_ERROR("unknown pipe bpc value\n");
		bpp = 24;
	}
4889

4890 4891 4892 4893 4894 4895 4896 4897
	if (!lane) {
		/*
		 * Account for spread spectrum to avoid
		 * oversubscribing the link. Max center spread
		 * is 2.5%; use 5% for safety's sake.
		 */
		u32 bps = target_clock * bpp * 21 / 20;
		lane = bps / (link_bw * 8) + 1;
4898
	}
4899

4900 4901 4902 4903 4904 4905
	intel_crtc->fdi_lanes = lane;

	if (pixel_multiplier > 1)
		link_bw *= pixel_multiplier;
	ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);

4906 4907 4908 4909 4910
	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
4911 4912 4913 4914 4915 4916 4917 4918 4919 4920
	temp = I915_READ(PCH_DREF_CONTROL);
	/* Always enable nonspread source */
	temp &= ~DREF_NONSPREAD_SOURCE_MASK;
	temp |= DREF_NONSPREAD_SOURCE_ENABLE;
	temp &= ~DREF_SSC_SOURCE_MASK;
	temp |= DREF_SSC_SOURCE_ENABLE;
	I915_WRITE(PCH_DREF_CONTROL, temp);

	POSTING_READ(PCH_DREF_CONTROL);
	udelay(200);
4921

4922 4923 4924
	if (has_edp_encoder) {
		if (intel_panel_use_ssc(dev_priv)) {
			temp |= DREF_SSC1_ENABLE;
4925
			I915_WRITE(PCH_DREF_CONTROL, temp);
4926

4927 4928 4929
			POSTING_READ(PCH_DREF_CONTROL);
			udelay(200);
		}
4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947
		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Enable CPU source on CPU attached eDP */
		if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
			if (intel_panel_use_ssc(dev_priv))
				temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else {
			/* Enable SSC on PCH eDP if needed */
			if (intel_panel_use_ssc(dev_priv)) {
				DRM_ERROR("enabling SSC on PCH\n");
				temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
			}
		}
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
4948
	}
4949

4950 4951 4952 4953
	fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
	if (has_reduced_clock)
		fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
			reduced_clock.m2;
J
Jesse Barnes 已提交
4954

4955
	/* Enable autotuning of the PLL clock (if permissible) */
4956 4957 4958 4959 4960 4961 4962 4963
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
		     dev_priv->lvds_ssc_freq == 100) ||
		    (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
			factor = 25;
	} else if (is_sdvo && is_tv)
		factor = 20;
4964

4965 4966
	if (clock.m1 < factor * clock.n)
		fp |= FP_CB_TUNE;
4967

4968
	dpll = 0;
4969

4970 4971 4972 4973 4974 4975 4976 4977
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
		if (pixel_multiplier > 1) {
			dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
J
Jesse Barnes 已提交
4978
		}
4979 4980 4981 4982
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
	if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
4983

4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001
	/* compute bitmask from p1 value */
	dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	/* also FPA1 */
	dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;

	switch (clock.p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5002 5003
	}

5004 5005 5006
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
5007
		/* XXX: just matching BIOS for now */
5008
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
5009
		dpll |= 3;
5010
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5011
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5012 5013 5014 5015
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	/* setup pipeconf */
5016
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
5017 5018 5019 5020

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

5021
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
J
Jesse Barnes 已提交
5022 5023
	drm_mode_debug_printmodeline(mode);

5024 5025
	/* PCH eDP needs FDI, but CPU eDP does not */
	if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5026 5027
		I915_WRITE(PCH_FP0(pipe), fp);
		I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
5028

5029
		POSTING_READ(PCH_DPLL(pipe));
J
Jesse Barnes 已提交
5030 5031 5032
		udelay(150);
	}

5033 5034 5035
	/* enable transcoder DPLL */
	if (HAS_PCH_CPT(dev)) {
		temp = I915_READ(PCH_DPLL_SEL);
5036 5037
		switch (pipe) {
		case 0:
5038
			temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
5039 5040
			break;
		case 1:
5041
			temp |=	TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
5042 5043 5044 5045 5046 5047 5048
			break;
		case 2:
			/* FIXME: manage transcoder PLLs? */
			temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
			break;
		default:
			BUG();
5049
		}
5050
		I915_WRITE(PCH_DPLL_SEL, temp);
5051 5052

		POSTING_READ(PCH_DPLL_SEL);
5053 5054 5055
		udelay(150);
	}

J
Jesse Barnes 已提交
5056 5057 5058 5059 5060
	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (is_lvds) {
5061
		temp = I915_READ(PCH_LVDS);
5062
		temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5063 5064
		if (pipe == 1) {
			if (HAS_PCH_CPT(dev))
5065
				temp |= PORT_TRANS_B_SEL_CPT;
5066
			else
5067
				temp |= LVDS_PIPEB_SELECT;
5068 5069
		} else {
			if (HAS_PCH_CPT(dev))
5070
				temp &= ~PORT_TRANS_SEL_MASK;
5071
			else
5072
				temp &= ~LVDS_PIPEB_SELECT;
5073
		}
5074
		/* set the corresponsding LVDS_BORDER bit */
5075
		temp |= dev_priv->lvds_border_bits;
J
Jesse Barnes 已提交
5076 5077 5078 5079
		/* Set the B0-B3 data pairs corresponding to whether we're going to
		 * set the DPLLs for dual-channel mode or not.
		 */
		if (clock.p2 == 7)
5080
			temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
J
Jesse Barnes 已提交
5081
		else
5082
			temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
J
Jesse Barnes 已提交
5083 5084 5085 5086 5087

		/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
		 * appropriately here, but we need to look more thoroughly into how
		 * panels behave in the two modes.
		 */
5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103
		if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
			lvds_sync |= LVDS_HSYNC_POLARITY;
		if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
			lvds_sync |= LVDS_VSYNC_POLARITY;
		if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
		    != lvds_sync) {
			char flags[2] = "-+";
			DRM_INFO("Changing LVDS panel from "
				 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
				 flags[!(temp & LVDS_HSYNC_POLARITY)],
				 flags[!(temp & LVDS_VSYNC_POLARITY)],
				 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
				 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
			temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
			temp |= lvds_sync;
		}
5104
		I915_WRITE(PCH_LVDS, temp);
J
Jesse Barnes 已提交
5105
	}
5106 5107

	/* set the dithering flag and clear for anything other than a panel. */
5108 5109 5110 5111 5112
	pipeconf &= ~PIPECONF_DITHER_EN;
	pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
	if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
		pipeconf |= PIPECONF_DITHER_EN;
		pipeconf |= PIPECONF_DITHER_TYPE_ST1;
5113 5114
	}

5115
	if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5116
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
5117
	} else {
5118
		/* For non-DP output, clear any trans DP clock recovery setting.*/
5119 5120 5121 5122
		I915_WRITE(TRANSDATA_M1(pipe), 0);
		I915_WRITE(TRANSDATA_N1(pipe), 0);
		I915_WRITE(TRANSDPLINK_M1(pipe), 0);
		I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5123
	}
J
Jesse Barnes 已提交
5124

5125 5126
	if (!has_edp_encoder ||
	    intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5127
		I915_WRITE(PCH_DPLL(pipe), dpll);
5128

5129
		/* Wait for the clocks to stabilize. */
5130
		POSTING_READ(PCH_DPLL(pipe));
5131 5132
		udelay(150);

5133 5134 5135 5136 5137
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
5138
		I915_WRITE(PCH_DPLL(pipe), dpll);
J
Jesse Barnes 已提交
5139 5140
	}

5141
	intel_crtc->lowfreq_avail = false;
5142
	if (is_lvds && has_reduced_clock && i915_powersave) {
5143
		I915_WRITE(PCH_FP1(pipe), fp2);
5144 5145
		intel_crtc->lowfreq_avail = true;
		if (HAS_PIPE_CXSR(dev)) {
5146
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5147 5148 5149
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		}
	} else {
5150
		I915_WRITE(PCH_FP1(pipe), fp);
5151
		if (HAS_PIPE_CXSR(dev)) {
5152
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5153 5154 5155 5156
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vdisplay -= 1;
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_start -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
		adjusted_mode->crtc_vsync_end -= 1;
		adjusted_mode->crtc_vsync_start -= 1;
	} else
		pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */

5169 5170
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
5171
		   ((adjusted_mode->crtc_htotal - 1) << 16));
5172 5173
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
5174
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
5175 5176
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
5177
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
5178 5179 5180

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
5181
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
5182 5183
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
5184
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
5185 5186
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
5187
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
5188

5189 5190
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
J
Jesse Barnes 已提交
5191
	 */
5192 5193
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5194

5195 5196 5197 5198
	I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
	I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
	I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
	I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
5199

5200 5201 5202
	if (has_edp_encoder &&
	    !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
		ironlake_set_pll_edp(crtc, adjusted_mode->clock);
5203 5204
	}

5205 5206
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
5207

5208
	intel_wait_for_vblank(dev, pipe);
J
Jesse Barnes 已提交
5209

5210
	if (IS_GEN5(dev)) {
Z
Zhenyu Wang 已提交
5211 5212 5213 5214 5215
		/* enable address swizzle for tiling buffer */
		temp = I915_READ(DISP_ARB_CTL);
		I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
	}

5216
	I915_WRITE(DSPCNTR(plane), dspcntr);
5217
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
5218

5219
	ret = intel_pipe_set_base(crtc, x, y, old_fb);
5220 5221 5222

	intel_update_watermarks(dev);

5223
	return ret;
J
Jesse Barnes 已提交
5224 5225
}

5226 5227 5228 5229 5230 5231 5232 5233
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       struct drm_display_mode *mode,
			       struct drm_display_mode *adjusted_mode,
			       int x, int y,
			       struct drm_framebuffer *old_fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5234 5235
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5236 5237
	int ret;

5238
	drm_vblank_pre_modeset(dev, pipe);
5239

5240 5241
	ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
					      x, y, old_fb);
5242

J
Jesse Barnes 已提交
5243
	drm_vblank_post_modeset(dev, pipe);
5244

5245
	return ret;
J
Jesse Barnes 已提交
5246 5247 5248 5249 5250 5251 5252 5253
}

/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5254
	int palreg = PALETTE(intel_crtc->pipe);
J
Jesse Barnes 已提交
5255 5256 5257 5258 5259 5260
	int i;

	/* The clocks have to be on to load the palette. */
	if (!crtc->enabled)
		return;

5261
	/* use legacy palette for Ironlake */
5262
	if (HAS_PCH_SPLIT(dev))
5263
		palreg = LGC_PALETTE(intel_crtc->pipe);
5264

J
Jesse Barnes 已提交
5265 5266 5267 5268 5269 5270 5271 5272
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
}

5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

5284
	cntl = I915_READ(_CURACNTR);
5285 5286 5287 5288
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
5289
		I915_WRITE(_CURABASE, base);
5290 5291 5292 5293 5294 5295 5296 5297

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
5298
	I915_WRITE(_CURACNTR, cntl);
5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
5312
		uint32_t cntl = I915_READ(CURCNTR(pipe));
5313 5314 5315 5316 5317 5318 5319 5320
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
5321
		I915_WRITE(CURCNTR(pipe), cntl);
5322 5323 5324 5325

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
5326
	I915_WRITE(CURBASE(pipe), base);
5327 5328
}

5329
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
5330 5331
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
5332 5333 5334 5335 5336 5337 5338
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
5339
	u32 base, pos;
5340 5341 5342 5343
	bool visible;

	pos = 0;

5344
	if (on && crtc->enabled && crtc->fb) {
5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
5373
	if (!visible && !intel_crtc->cursor_visible)
5374 5375
		return;

5376
	I915_WRITE(CURPOS(pipe), pos);
5377 5378 5379 5380
	if (IS_845G(dev) || IS_I865G(dev))
		i845_update_cursor(crtc, base);
	else
		i9xx_update_cursor(crtc, base);
5381 5382 5383 5384 5385

	if (visible)
		intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
}

J
Jesse Barnes 已提交
5386
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
5387
				 struct drm_file *file,
J
Jesse Barnes 已提交
5388 5389 5390 5391 5392 5393
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5394
	struct drm_i915_gem_object *obj;
5395
	uint32_t addr;
5396
	int ret;
J
Jesse Barnes 已提交
5397

5398
	DRM_DEBUG_KMS("\n");
J
Jesse Barnes 已提交
5399 5400 5401

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
5402
		DRM_DEBUG_KMS("cursor off\n");
5403
		addr = 0;
5404
		obj = NULL;
5405
		mutex_lock(&dev->struct_mutex);
5406
		goto finish;
J
Jesse Barnes 已提交
5407 5408 5409 5410 5411 5412 5413 5414
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

5415
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5416
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
5417 5418
		return -ENOENT;

5419
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
5420
		DRM_ERROR("buffer is to small\n");
5421 5422
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
5423 5424
	}

5425
	/* we only need to pin inside GTT if cursor is non-phy */
5426
	mutex_lock(&dev->struct_mutex);
5427
	if (!dev_priv->info->cursor_needs_physical) {
5428 5429 5430 5431 5432 5433
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

5434
		ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
5435 5436
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
5437
			goto fail_locked;
5438 5439
		}

5440 5441
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
5442
			DRM_ERROR("failed to release fence for cursor");
5443 5444 5445
			goto fail_unpin;
		}

5446
		addr = obj->gtt_offset;
5447
	} else {
5448
		int align = IS_I830(dev) ? 16 * 1024 : 256;
5449
		ret = i915_gem_attach_phys_object(dev, obj,
5450 5451
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
5452 5453
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
5454
			goto fail_locked;
5455
		}
5456
		addr = obj->phys_obj->handle->busaddr;
5457 5458
	}

5459
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
5460 5461
		I915_WRITE(CURSIZE, (height << 12) | width);

5462 5463
 finish:
	if (intel_crtc->cursor_bo) {
5464
		if (dev_priv->info->cursor_needs_physical) {
5465
			if (intel_crtc->cursor_bo != obj)
5466 5467 5468
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
5469
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
5470
	}
5471

5472
	mutex_unlock(&dev->struct_mutex);
5473 5474

	intel_crtc->cursor_addr = addr;
5475
	intel_crtc->cursor_bo = obj;
5476 5477 5478
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

5479
	intel_crtc_update_cursor(crtc, true);
5480

J
Jesse Barnes 已提交
5481
	return 0;
5482
fail_unpin:
5483
	i915_gem_object_unpin(obj);
5484
fail_locked:
5485
	mutex_unlock(&dev->struct_mutex);
5486
fail:
5487
	drm_gem_object_unreference_unlocked(&obj->base);
5488
	return ret;
J
Jesse Barnes 已提交
5489 5490 5491 5492 5493 5494
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

5495 5496
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
5497

5498
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

5514 5515 5516 5517 5518 5519 5520 5521 5522 5523
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
5524
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
5525
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
5526
{
J
James Simmons 已提交
5527
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
5528 5529
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
5530
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/**
 * Get a pipe with a simple mode set on it for doing load-based monitor
 * detection.
 *
 * It will be up to the load-detect code to adjust the pipe as appropriate for
5544
 * its requirements.  The pipe will be connected to no other encoders.
J
Jesse Barnes 已提交
5545
 *
5546
 * Currently this code will only succeed if there is a pipe with no encoders
J
Jesse Barnes 已提交
5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558
 * configured for it.  In the future, it could choose to temporarily disable
 * some outputs to free up a pipe for its use.
 *
 * \return crtc, or NULL if no pipes are available.
 */

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
			 struct drm_mode_fb_cmd *mode_cmd,
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
	struct drm_mode_fb_cmd mode_cmd;

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
	mode_cmd.depth = depth;
	mode_cmd.bpp = bpp;
	mode_cmd.pitch = intel_framebuffer_pitch_for_width(mode_cmd.width, bpp);

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
	if (fb->pitch < intel_framebuffer_pitch_for_width(mode->hdisplay,
							  fb->bits_per_pixel))
		return NULL;

	if (obj->base.size < mode->vdisplay * fb->pitch)
		return NULL;

	return fb;
}

5645 5646 5647
bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
				struct drm_connector *connector,
				struct drm_display_mode *mode,
5648
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
5649 5650 5651
{
	struct intel_crtc *intel_crtc;
	struct drm_crtc *possible_crtc;
5652
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
5653 5654
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
5655
	struct drm_framebuffer *old_fb;
J
Jesse Barnes 已提交
5656 5657
	int i = -1;

5658 5659 5660 5661
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
5662 5663
	/*
	 * Algorithm gets a little messy:
5664
	 *
J
Jesse Barnes 已提交
5665 5666
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
5667
	 *
J
Jesse Barnes 已提交
5668 5669 5670 5671 5672 5673 5674
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
5675

J
Jesse Barnes 已提交
5676
		intel_crtc = to_intel_crtc(crtc);
5677 5678 5679 5680
		old->dpms_mode = intel_crtc->dpms_mode;
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
J
Jesse Barnes 已提交
5681
		if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5682 5683 5684
			struct drm_encoder_helper_funcs *encoder_funcs;
			struct drm_crtc_helper_funcs *crtc_funcs;

J
Jesse Barnes 已提交
5685 5686
			crtc_funcs = crtc->helper_private;
			crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5687 5688

			encoder_funcs = encoder->helper_private;
J
Jesse Barnes 已提交
5689 5690
			encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
		}
5691

5692
		return true;
J
Jesse Barnes 已提交
5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
5710 5711
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
5712 5713 5714
	}

	encoder->crtc = crtc;
5715
	connector->encoder = encoder;
J
Jesse Barnes 已提交
5716 5717

	intel_crtc = to_intel_crtc(crtc);
5718 5719
	old->dpms_mode = intel_crtc->dpms_mode;
	old->load_detect_temp = true;
5720
	old->release_fb = NULL;
J
Jesse Barnes 已提交
5721

5722 5723
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
5724

5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744
	old_fb = crtc->fb;

	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
	crtc->fb = mode_fits_in_fbdev(dev, mode);
	if (crtc->fb == NULL) {
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
		crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = crtc->fb;
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
	if (IS_ERR(crtc->fb)) {
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
		crtc->fb = old_fb;
		return false;
J
Jesse Barnes 已提交
5745 5746
	}

5747
	if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
5748
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
5749 5750 5751
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
		crtc->fb = old_fb;
5752
		return false;
J
Jesse Barnes 已提交
5753
	}
5754

J
Jesse Barnes 已提交
5755
	/* let the connector get through one full cycle before testing */
5756
	intel_wait_for_vblank(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
5757

5758
	return true;
J
Jesse Barnes 已提交
5759 5760
}

5761
void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5762 5763
				    struct drm_connector *connector,
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
5764
{
5765
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
5766 5767 5768 5769 5770
	struct drm_device *dev = encoder->dev;
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;

5771 5772 5773 5774
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

5775
	if (old->load_detect_temp) {
5776
		connector->encoder = NULL;
J
Jesse Barnes 已提交
5777
		drm_helper_disable_unused_functions(dev);
5778 5779 5780 5781

		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);

5782
		return;
J
Jesse Barnes 已提交
5783 5784
	}

5785
	/* Switch crtc and encoder back off if necessary */
5786 5787
	if (old->dpms_mode != DRM_MODE_DPMS_ON) {
		encoder_funcs->dpms(encoder, old->dpms_mode);
5788
		crtc_funcs->dpms(crtc, old->dpms_mode);
J
Jesse Barnes 已提交
5789 5790 5791 5792 5793 5794 5795 5796 5797
	}
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5798
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
5799 5800 5801 5802
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
5803
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
5804
	else
5805
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
5806 5807

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
5808 5809 5810
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
5811 5812 5813 5814 5815
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

5816
	if (!IS_GEN2(dev)) {
5817 5818 5819
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
5820 5821
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
5834
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
5835 5836 5837 5838 5839
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

		/* XXX: Handle the 100Mhz refclk */
5840
		intel_clock(dev, 96000, &clock);
J
Jesse Barnes 已提交
5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
5852
				intel_clock(dev, 66000, &clock);
J
Jesse Barnes 已提交
5853
			} else
5854
				intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

5867
			intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
5883
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
5884 5885 5886
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	struct drm_display_mode *mode;
5887 5888 5889 5890
	int htot = I915_READ(HTOTAL(pipe));
	int hsync = I915_READ(HSYNC(pipe));
	int vtot = I915_READ(VTOTAL(pipe));
	int vsync = I915_READ(VSYNC(pipe));
J
Jesse Barnes 已提交
5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);
	drm_mode_set_crtcinfo(mode, 0);

	return mode;
}

5912 5913 5914 5915 5916 5917 5918 5919
#define GPU_IDLE_TIMEOUT 500 /* ms */

/* When this timer fires, we've been idle for awhile */
static void intel_gpu_idle_timer(unsigned long arg)
{
	struct drm_device *dev = (struct drm_device *)arg;
	drm_i915_private_t *dev_priv = dev->dev_private;

5920 5921 5922 5923 5924 5925
	if (!list_empty(&dev_priv->mm.active_list)) {
		/* Still processing requests, so just re-arm the timer. */
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
		return;
	}
5926

5927
	dev_priv->busy = false;
5928
	queue_work(dev_priv->wq, &dev_priv->idle_work);
5929 5930 5931 5932 5933 5934 5935 5936 5937
}

#define CRTC_IDLE_TIMEOUT 1000 /* ms */

static void intel_crtc_idle_timer(unsigned long arg)
{
	struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
	struct drm_crtc *crtc = &intel_crtc->base;
	drm_i915_private_t *dev_priv = crtc->dev->dev_private;
5938
	struct intel_framebuffer *intel_fb;
5939

5940 5941 5942 5943 5944 5945 5946
	intel_fb = to_intel_framebuffer(crtc->fb);
	if (intel_fb && intel_fb->obj->active) {
		/* The framebuffer is still being accessed by the GPU. */
		mod_timer(&intel_crtc->idle_timer, jiffies +
			  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
		return;
	}
5947

5948
	intel_crtc->busy = false;
5949
	queue_work(dev_priv->wq, &dev_priv->idle_work);
5950 5951
}

5952
static void intel_increase_pllclock(struct drm_crtc *crtc)
5953 5954 5955 5956 5957
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5958 5959
	int dpll_reg = DPLL(pipe);
	int dpll;
5960

5961
	if (HAS_PCH_SPLIT(dev))
5962 5963 5964 5965 5966
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

5967
	dpll = I915_READ(dpll_reg);
5968
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
5969
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
5970 5971

		/* Unlock panel regs */
5972 5973
		I915_WRITE(PP_CONTROL,
			   I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
5974 5975 5976

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
5977
		intel_wait_for_vblank(dev, pipe);
5978

5979 5980
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
5981
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
5982 5983 5984 5985 5986 5987

		/* ...and lock them again */
		I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
	}

	/* Schedule downclock */
5988 5989
	mod_timer(&intel_crtc->idle_timer, jiffies +
		  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5990 5991 5992 5993 5994 5995 5996 5997
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5998
	int dpll_reg = DPLL(pipe);
5999 6000
	int dpll = I915_READ(dpll_reg);

6001
	if (HAS_PCH_SPLIT(dev))
6002 6003 6004 6005 6006 6007 6008 6009 6010 6011
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
6012
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
6013 6014

		/* Unlock panel regs */
6015 6016
		I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
			   PANEL_UNLOCK_REGS);
6017 6018 6019

		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
6020
		intel_wait_for_vblank(dev, pipe);
6021 6022
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
6023
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050

		/* ...and lock them again */
		I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
	}

}

/**
 * intel_idle_update - adjust clocks for idleness
 * @work: work struct
 *
 * Either the GPU or display (or both) went idle.  Check the busy status
 * here and adjust the CRTC and GPU clocks as necessary.
 */
static void intel_idle_update(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    idle_work);
	struct drm_device *dev = dev_priv->dev;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

	if (!i915_powersave)
		return;

	mutex_lock(&dev->struct_mutex);

6051 6052
	i915_update_gfx_val(dev_priv);

6053 6054 6055 6056 6057 6058 6059 6060 6061 6062
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
		if (!intel_crtc->busy)
			intel_decrease_pllclock(crtc);
	}

6063

6064 6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076
	mutex_unlock(&dev->struct_mutex);
}

/**
 * intel_mark_busy - mark the GPU and possibly the display busy
 * @dev: drm device
 * @obj: object we're operating on
 *
 * Callers can use this function to indicate that the GPU is busy processing
 * commands.  If @obj matches one of the CRTC objects (i.e. it's a scanout
 * buffer), we'll also mark the display as busy, so we know to increase its
 * clock frequency.
 */
6077
void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
6078 6079 6080 6081 6082 6083
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = NULL;
	struct intel_framebuffer *intel_fb;
	struct intel_crtc *intel_crtc;

6084 6085 6086
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return;

6087
	if (!dev_priv->busy)
6088
		dev_priv->busy = true;
6089
	else
6090 6091
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
6092 6093 6094 6095 6096 6097 6098 6099 6100 6101

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
		intel_fb = to_intel_framebuffer(crtc->fb);
		if (intel_fb->obj == obj) {
			if (!intel_crtc->busy) {
				/* Non-busy -> busy, upclock */
6102
				intel_increase_pllclock(crtc);
6103 6104 6105 6106 6107 6108 6109 6110 6111 6112
				intel_crtc->busy = true;
			} else {
				/* Busy -> busy, put off timer */
				mod_timer(&intel_crtc->idle_timer, jiffies +
					  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
			}
		}
	}
}

J
Jesse Barnes 已提交
6113 6114 6115
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
6129 6130

	drm_crtc_cleanup(crtc);
6131

J
Jesse Barnes 已提交
6132 6133 6134
	kfree(intel_crtc);
}

6135 6136 6137 6138 6139 6140
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);

	mutex_lock(&work->dev->struct_mutex);
6141
	i915_gem_object_unpin(work->old_fb_obj);
6142 6143
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
6144

6145 6146 6147 6148
	mutex_unlock(&work->dev->struct_mutex);
	kfree(work);
}

6149
static void do_intel_finish_page_flip(struct drm_device *dev,
6150
				      struct drm_crtc *crtc)
6151 6152 6153 6154
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
6155
	struct drm_i915_gem_object *obj;
6156
	struct drm_pending_vblank_event *e;
6157
	struct timeval tnow, tvbl;
6158 6159 6160 6161 6162 6163
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

6164 6165
	do_gettimeofday(&tnow);

6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176
	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	if (work == NULL || !work->pending) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	intel_crtc->unpin_work = NULL;

	if (work->event) {
		e = work->event;
6177
		e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
6178 6179 6180 6181 6182

		/* Called before vblank count and timestamps have
		 * been updated for the vblank interval of flip
		 * completion? Need to increment vblank count and
		 * add one videorefresh duration to returned timestamp
6183 6184 6185 6186 6187 6188 6189
		 * to account for this. We assume this happened if we
		 * get called over 0.9 frame durations after the last
		 * timestamped vblank.
		 *
		 * This calculation can not be used with vrefresh rates
		 * below 5Hz (10Hz to be on the safe side) without
		 * promoting to 64 integers.
6190
		 */
6191 6192
		if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
		    9 * crtc->framedur_ns) {
6193
			e->event.sequence++;
6194 6195
			tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
					     crtc->framedur_ns);
6196 6197
		}

6198 6199
		e->event.tv_sec = tvbl.tv_sec;
		e->event.tv_usec = tvbl.tv_usec;
6200

6201 6202 6203 6204 6205
		list_add_tail(&e->base.link,
			      &e->base.file_priv->event_list);
		wake_up_interruptible(&e->base.file_priv->event_wait);
	}

6206 6207
	drm_vblank_put(dev, intel_crtc->pipe);

6208 6209
	spin_unlock_irqrestore(&dev->event_lock, flags);

6210
	obj = work->old_fb_obj;
6211

6212
	atomic_clear_mask(1 << intel_crtc->plane,
6213 6214
			  &obj->pending_flip.counter);
	if (atomic_read(&obj->pending_flip) == 0)
6215
		wake_up(&dev_priv->pending_flip_queue);
6216

6217
	schedule_work(&work->work);
6218 6219

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6220 6221
}

6222 6223 6224 6225 6226
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

6227
	do_intel_finish_page_flip(dev, crtc);
6228 6229 6230 6231 6232 6233 6234
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

6235
	do_intel_finish_page_flip(dev, crtc);
6236 6237
}

6238 6239 6240 6241 6242 6243 6244 6245
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
6246
	if (intel_crtc->unpin_work) {
6247 6248
		if ((++intel_crtc->unpin_work->pending) > 1)
			DRM_ERROR("Prepared flip multiple times\n");
6249 6250 6251
	} else {
		DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
	}
6252 6253 6254
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long offset;
	u32 flip_mask;
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
	if (ret)
		goto out;

	/* Offset into the new buffer for cases of shared fbs between CRTCs */
	offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;

	ret = BEGIN_LP_RING(6);
	if (ret)
		goto out;

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
	OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
	OUT_RING(MI_NOOP);
	OUT_RING(MI_DISPLAY_FLIP |
		 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	OUT_RING(fb->pitch);
	OUT_RING(obj->gtt_offset + offset);
	OUT_RING(MI_NOOP);
	ADVANCE_LP_RING();
out:
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long offset;
	u32 flip_mask;
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
	if (ret)
		goto out;

	/* Offset into the new buffer for cases of shared fbs between CRTCs */
	offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;

	ret = BEGIN_LP_RING(6);
	if (ret)
		goto out;

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
	OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
	OUT_RING(MI_NOOP);
	OUT_RING(MI_DISPLAY_FLIP_I915 |
		 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	OUT_RING(fb->pitch);
	OUT_RING(obj->gtt_offset + offset);
	OUT_RING(MI_NOOP);

	ADVANCE_LP_RING();
out:
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
	if (ret)
		goto out;

	ret = BEGIN_LP_RING(4);
	if (ret)
		goto out;

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
	OUT_RING(MI_DISPLAY_FLIP |
		 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	OUT_RING(fb->pitch);
	OUT_RING(obj->gtt_offset | obj->tiling_mode);

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
	OUT_RING(pf | pipesrc);
	ADVANCE_LP_RING();
out:
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
	if (ret)
		goto out;

	ret = BEGIN_LP_RING(4);
	if (ret)
		goto out;

	OUT_RING(MI_DISPLAY_FLIP |
		 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	OUT_RING(fb->pitch | obj->tiling_mode);
	OUT_RING(obj->gtt_offset);

	pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
	OUT_RING(pf | pipesrc);
	ADVANCE_LP_RING();
out:
	return ret;
}

6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
		goto out;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		goto out;

	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
	intel_ring_emit(ring, (fb->pitch | obj->tiling_mode));
	intel_ring_emit(ring, (obj->gtt_offset));
	intel_ring_emit(ring, (MI_NOOP));
	intel_ring_advance(ring);
out:
	return ret;
}

6438 6439 6440 6441 6442 6443 6444 6445
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

6446 6447 6448 6449 6450 6451 6452
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_framebuffer *intel_fb;
6453
	struct drm_i915_gem_object *obj;
6454 6455
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
6456
	unsigned long flags;
6457
	int ret;
6458 6459 6460 6461 6462 6463 6464 6465

	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
	work->dev = crtc->dev;
	intel_fb = to_intel_framebuffer(crtc->fb);
6466
	work->old_fb_obj = intel_fb->obj;
6467 6468 6469 6470 6471 6472 6473
	INIT_WORK(&work->work, intel_unpin_work_fn);

	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
6474 6475

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6476 6477 6478 6479 6480 6481 6482 6483
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

6484
	mutex_lock(&dev->struct_mutex);
6485

6486
	/* Reference the objects for the scheduled work. */
6487 6488
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
6489 6490

	crtc->fb = fb;
6491 6492 6493 6494 6495

	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto cleanup_objs;

6496 6497
	work->pending_flip_obj = obj;

6498 6499
	work->enable_stall_check = true;

6500 6501 6502
	/* Block clients from rendering to the new back buffer until
	 * the flip occurs and the object is no longer visible.
	 */
6503
	atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
6504

6505 6506 6507
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
6508 6509 6510

	mutex_unlock(&dev->struct_mutex);

6511 6512
	trace_i915_flip_request(intel_crtc->plane, obj);

6513
	return 0;
6514

6515 6516
cleanup_pending:
	atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
6517
cleanup_objs:
6518 6519
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
6520 6521 6522 6523 6524 6525 6526 6527 6528
	mutex_unlock(&dev->struct_mutex);

	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	kfree(work);

	return ret;
6529 6530
}

6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561 6562
static void intel_sanitize_modesetting(struct drm_device *dev,
				       int pipe, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg, val;

	if (HAS_PCH_SPLIT(dev))
		return;

	/* Who knows what state these registers were left in by the BIOS or
	 * grub?
	 *
	 * If we leave the registers in a conflicting state (e.g. with the
	 * display plane reading from the other pipe than the one we intend
	 * to use) then when we attempt to teardown the active mode, we will
	 * not disable the pipes and planes in the correct order -- leaving
	 * a plane reading from a disabled pipe and possibly leading to
	 * undefined behaviour.
	 */

	reg = DSPCNTR(plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;
	if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
		return;

	/* This display plane is active and attached to the other CPU pipe. */
	pipe = !pipe;

	/* Disable the plane and wait for it to stop reading from the pipe. */
6563 6564
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
6565
}
J
Jesse Barnes 已提交
6566

6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602
static void intel_crtc_reset(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Reset flags back to the 'unknown' status so that they
	 * will be correctly set on the initial modeset.
	 */
	intel_crtc->dpms_mode = -1;

	/* We need to fix up any BIOS configuration that conflicts with
	 * our expectations.
	 */
	intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
}

static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.dpms = intel_crtc_dpms,
	.mode_fixup = intel_crtc_mode_fixup,
	.mode_set = intel_crtc_mode_set,
	.mode_set_base = intel_pipe_set_base,
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
	.disable = intel_crtc_disable,
};

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.reset = intel_crtc_reset,
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
	.set_config = drm_crtc_helper_set_config,
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

6603
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
6604
{
J
Jesse Barnes 已提交
6605
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

6622 6623 6624
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
6625
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
6626
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
6627
		intel_crtc->plane = !pipe;
6628 6629
	}

J
Jesse Barnes 已提交
6630 6631 6632 6633 6634
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

C
Chris Wilson 已提交
6635
	intel_crtc_reset(&intel_crtc->base);
6636
	intel_crtc->active = true; /* force the pipe off on setup_init_config */
6637 6638 6639 6640 6641 6642 6643 6644 6645

	if (HAS_PCH_SPLIT(dev)) {
		intel_helper_funcs.prepare = ironlake_crtc_prepare;
		intel_helper_funcs.commit = ironlake_crtc_commit;
	} else {
		intel_helper_funcs.prepare = i9xx_crtc_prepare;
		intel_helper_funcs.commit = i9xx_crtc_commit;
	}

J
Jesse Barnes 已提交
6646 6647
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);

6648 6649 6650 6651
	intel_crtc->busy = false;

	setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
		    (unsigned long)intel_crtc);
J
Jesse Barnes 已提交
6652 6653
}

6654
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
6655
				struct drm_file *file)
6656 6657 6658
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
6659 6660
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
6661 6662 6663 6664 6665 6666

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

6667 6668
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
6669

6670
	if (!drmmode_obj) {
6671 6672 6673 6674
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

6675 6676
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
6677

6678
	return 0;
6679 6680
}

6681
static int intel_encoder_clones(struct drm_device *dev, int type_mask)
J
Jesse Barnes 已提交
6682
{
6683
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
6684 6685 6686
	int index_mask = 0;
	int entry = 0;

6687 6688
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		if (type_mask & encoder->clone_mask)
J
Jesse Barnes 已提交
6689 6690 6691
			index_mask |= (1 << entry);
		entry++;
	}
6692

J
Jesse Barnes 已提交
6693 6694 6695
	return index_mask;
}

6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
6713 6714
static void intel_setup_outputs(struct drm_device *dev)
{
6715
	struct drm_i915_private *dev_priv = dev->dev_private;
6716
	struct intel_encoder *encoder;
6717
	bool dpd_is_edp = false;
6718
	bool has_lvds = false;
J
Jesse Barnes 已提交
6719

6720
	if (IS_MOBILE(dev) && !IS_I830(dev))
6721 6722 6723 6724 6725
		has_lvds = intel_lvds_init(dev);
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
6726

6727
	if (HAS_PCH_SPLIT(dev)) {
6728
		dpd_is_edp = intel_dpd_is_edp(dev);
6729

6730
		if (has_edp_a(dev))
6731 6732
			intel_dp_init(dev, DP_A);

6733 6734 6735 6736 6737 6738 6739 6740 6741
		if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
			intel_dp_init(dev, PCH_DP_D);
	}

	intel_crt_init(dev);

	if (HAS_PCH_SPLIT(dev)) {
		int found;

6742
		if (I915_READ(HDMIB) & PORT_DETECTED) {
6743 6744
			/* PCH SDVOB multiplex with HDMIB */
			found = intel_sdvo_init(dev, PCH_SDVOB);
6745 6746
			if (!found)
				intel_hdmi_init(dev, HDMIB);
6747 6748
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
				intel_dp_init(dev, PCH_DP_B);
6749 6750 6751 6752 6753 6754 6755 6756
		}

		if (I915_READ(HDMIC) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMIC);

		if (I915_READ(HDMID) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMID);

6757 6758 6759
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
			intel_dp_init(dev, PCH_DP_C);

6760
		if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6761 6762
			intel_dp_init(dev, PCH_DP_D);

6763
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
6764
		bool found = false;
6765

6766
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
6767
			DRM_DEBUG_KMS("probing SDVOB\n");
6768
			found = intel_sdvo_init(dev, SDVOB);
6769 6770
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
6771
				intel_hdmi_init(dev, SDVOB);
6772
			}
6773

6774 6775
			if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_B\n");
6776
				intel_dp_init(dev, DP_B);
6777
			}
6778
		}
6779 6780 6781

		/* Before G4X SDVOC doesn't have its own detect register */

6782 6783
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
			DRM_DEBUG_KMS("probing SDVOC\n");
6784
			found = intel_sdvo_init(dev, SDVOC);
6785
		}
6786 6787 6788

		if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {

6789 6790
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
6791
				intel_hdmi_init(dev, SDVOC);
6792 6793 6794
			}
			if (SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_C\n");
6795
				intel_dp_init(dev, DP_C);
6796
			}
6797
		}
6798

6799 6800 6801
		if (SUPPORTS_INTEGRATED_DP(dev) &&
		    (I915_READ(DP_D) & DP_DETECTED)) {
			DRM_DEBUG_KMS("probing DP_D\n");
6802
			intel_dp_init(dev, DP_D);
6803
		}
6804
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6805 6806
		intel_dvo_init(dev);

6807
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
6808 6809
		intel_tv_init(dev);

6810 6811 6812 6813
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
			intel_encoder_clones(dev, encoder->clone_mask);
J
Jesse Barnes 已提交
6814
	}
6815 6816

	intel_panel_setup_backlight(dev);
6817 6818 6819

	/* disable all the possible outputs/crtcs before entering KMS mode */
	drm_helper_disable_unused_functions(dev);
J
Jesse Barnes 已提交
6820 6821 6822 6823 6824 6825 6826
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
6827
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
6828 6829 6830 6831 6832

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
6833
						struct drm_file *file,
J
Jesse Barnes 已提交
6834 6835 6836
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
6837
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
6838

6839
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
6840 6841 6842 6843 6844 6845 6846
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

6847 6848 6849
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
			   struct drm_mode_fb_cmd *mode_cmd,
6850
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
6851 6852 6853
{
	int ret;

6854
	if (obj->tiling_mode == I915_TILING_Y)
6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869
		return -EINVAL;

	if (mode_cmd->pitch & 63)
		return -EINVAL;

	switch (mode_cmd->bpp) {
	case 8:
	case 16:
	case 24:
	case 32:
		break;
	default:
		return -EINVAL;
	}

J
Jesse Barnes 已提交
6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
			      struct drm_mode_fb_cmd *mode_cmd)
{
6886
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
6887

6888
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
6889
	if (&obj->base == NULL)
6890
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
6891

6892
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
6893 6894 6895 6896
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
6897
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
6898 6899
};

6900
static struct drm_i915_gem_object *
6901
intel_alloc_context_page(struct drm_device *dev)
6902
{
6903
	struct drm_i915_gem_object *ctx;
6904 6905
	int ret;

6906 6907
	WARN_ON(!mutex_is_locked(&dev->struct_mutex));

6908 6909
	ctx = i915_gem_alloc_object(dev, 4096);
	if (!ctx) {
6910 6911 6912 6913
		DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
		return NULL;
	}

6914
	ret = i915_gem_object_pin(ctx, 4096, true);
6915 6916 6917 6918 6919
	if (ret) {
		DRM_ERROR("failed to pin power context: %d\n", ret);
		goto err_unref;
	}

6920
	ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
6921 6922 6923 6924 6925
	if (ret) {
		DRM_ERROR("failed to set-domain on power context: %d\n", ret);
		goto err_unpin;
	}

6926
	return ctx;
6927 6928

err_unpin:
6929
	i915_gem_object_unpin(ctx);
6930
err_unref:
6931
	drm_gem_object_unreference(&ctx->base);
6932 6933 6934 6935
	mutex_unlock(&dev->struct_mutex);
	return NULL;
}

6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957
bool ironlake_set_drps(struct drm_device *dev, u8 val)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 rgvswctl;

	rgvswctl = I915_READ16(MEMSWCTL);
	if (rgvswctl & MEMCTL_CMD_STS) {
		DRM_DEBUG("gpu busy, RCS change rejected\n");
		return false; /* still busy with another command */
	}

	rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
		(val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
	I915_WRITE16(MEMSWCTL, rgvswctl);
	POSTING_READ16(MEMSWCTL);

	rgvswctl |= MEMCTL_CMD_STS;
	I915_WRITE16(MEMSWCTL, rgvswctl);

	return true;
}

6958 6959 6960
void ironlake_enable_drps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
6961
	u32 rgvmodectl = I915_READ(MEMMODECTL);
6962 6963
	u8 fmax, fmin, fstart, vstart;

6964 6965 6966 6967
	/* Enable temp reporting */
	I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
	I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);

6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982
	/* 100ms RC evaluation intervals */
	I915_WRITE(RCUPEI, 100000);
	I915_WRITE(RCDNEI, 100000);

	/* Set max/min thresholds to 90ms and 80ms respectively */
	I915_WRITE(RCBMAXAVG, 90000);
	I915_WRITE(RCBMINAVG, 80000);

	I915_WRITE(MEMIHYST, 1);

	/* Set up min, max, and cur for interrupt handling */
	fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
	fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
	fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
		MEMMODE_FSTART_SHIFT;
6983

6984 6985 6986
	vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
		PXVFREQ_PX_SHIFT;

6987
	dev_priv->fmax = fmax; /* IPS callback will increase this */
6988 6989
	dev_priv->fstart = fstart;

6990
	dev_priv->max_delay = fstart;
6991 6992 6993
	dev_priv->min_delay = fmin;
	dev_priv->cur_delay = fstart;

6994 6995
	DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
			 fmax, fmin, fstart);
6996

6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008
	I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);

	/*
	 * Interrupts will be enabled in ironlake_irq_postinstall
	 */

	I915_WRITE(VIDSTART, vstart);
	POSTING_READ(VIDSTART);

	rgvmodectl |= MEMMODE_SWMODE_EN;
	I915_WRITE(MEMMODECTL, rgvmodectl);

7009
	if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
7010
		DRM_ERROR("stuck trying to change perf mode\n");
7011 7012
	msleep(1);

7013
	ironlake_set_drps(dev, fstart);
7014

7015 7016 7017 7018 7019
	dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
		I915_READ(0x112e0);
	dev_priv->last_time1 = jiffies_to_msecs(jiffies);
	dev_priv->last_count2 = I915_READ(0x112f4);
	getrawmonotonic(&dev_priv->last_time2);
7020 7021 7022 7023 7024
}

void ironlake_disable_drps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
7025
	u16 rgvswctl = I915_READ16(MEMSWCTL);
7026 7027 7028 7029 7030 7031 7032 7033 7034

	/* Ack interrupts, disable EFC interrupt */
	I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
	I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
	I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
	I915_WRITE(DEIIR, DE_PCU_EVENT);
	I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);

	/* Go back to the starting frequency */
7035
	ironlake_set_drps(dev, dev_priv->fstart);
7036 7037 7038 7039 7040 7041 7042
	msleep(1);
	rgvswctl |= MEMCTL_CMD_STS;
	I915_WRITE(MEMSWCTL, rgvswctl);
	msleep(1);

}

7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058
void gen6_set_rps(struct drm_device *dev, u8 val)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 swreq;

	swreq = (val & 0x3ff) << 25;
	I915_WRITE(GEN6_RPNSWREQ, swreq);
}

void gen6_disable_rps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
	I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
	I915_WRITE(GEN6_PMIER, 0);
7059 7060 7061 7062 7063

	spin_lock_irq(&dev_priv->rps_lock);
	dev_priv->pm_iir = 0;
	spin_unlock_irq(&dev_priv->rps_lock);

7064 7065 7066
	I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
}

7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152
static unsigned long intel_pxfreq(u32 vidfreq)
{
	unsigned long freq;
	int div = (vidfreq & 0x3f0000) >> 16;
	int post = (vidfreq & 0x3000) >> 12;
	int pre = (vidfreq & 0x7);

	if (!pre)
		return 0;

	freq = ((div * 133333) / ((1<<post) * pre));

	return freq;
}

void intel_init_emon(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 lcfuse;
	u8 pxw[16];
	int i;

	/* Disable to program */
	I915_WRITE(ECR, 0);
	POSTING_READ(ECR);

	/* Program energy weights for various events */
	I915_WRITE(SDEW, 0x15040d00);
	I915_WRITE(CSIEW0, 0x007f0000);
	I915_WRITE(CSIEW1, 0x1e220004);
	I915_WRITE(CSIEW2, 0x04000004);

	for (i = 0; i < 5; i++)
		I915_WRITE(PEW + (i * 4), 0);
	for (i = 0; i < 3; i++)
		I915_WRITE(DEW + (i * 4), 0);

	/* Program P-state weights to account for frequency power adjustment */
	for (i = 0; i < 16; i++) {
		u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
		unsigned long freq = intel_pxfreq(pxvidfreq);
		unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
			PXVFREQ_PX_SHIFT;
		unsigned long val;

		val = vid * vid;
		val *= (freq / 1000);
		val *= 255;
		val /= (127*127*900);
		if (val > 0xff)
			DRM_ERROR("bad pxval: %ld\n", val);
		pxw[i] = val;
	}
	/* Render standby states get 0 weight */
	pxw[14] = 0;
	pxw[15] = 0;

	for (i = 0; i < 4; i++) {
		u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
			(pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
		I915_WRITE(PXW + (i * 4), val);
	}

	/* Adjust magic regs to magic values (more experimental results) */
	I915_WRITE(OGW0, 0);
	I915_WRITE(OGW1, 0);
	I915_WRITE(EG0, 0x00007f00);
	I915_WRITE(EG1, 0x0000000e);
	I915_WRITE(EG2, 0x000e0000);
	I915_WRITE(EG3, 0x68000300);
	I915_WRITE(EG4, 0x42000000);
	I915_WRITE(EG5, 0x00140031);
	I915_WRITE(EG6, 0);
	I915_WRITE(EG7, 0);

	for (i = 0; i < 8; i++)
		I915_WRITE(PXWL + (i * 4), 0);

	/* Enable PMON + select events */
	I915_WRITE(ECR, 0x80000019);

	lcfuse = I915_READ(LCFUSE02);

	dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
}

7153
void gen6_enable_rps(struct drm_i915_private *dev_priv)
7154
{
7155 7156
	u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
	u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
7157
	u32 pcu_mbox, rc6_mask = 0;
7158
	int cur_freq, min_freq, max_freq;
7159 7160 7161 7162 7163 7164 7165 7166 7167
	int i;

	/* Here begins a magic sequence of register writes to enable
	 * auto-downclocking.
	 *
	 * Perhaps there might be some value in exposing these to
	 * userspace...
	 */
	I915_WRITE(GEN6_RC_STATE, 0);
7168
	mutex_lock(&dev_priv->dev->struct_mutex);
7169
	gen6_gt_force_wake_get(dev_priv);
7170

7171
	/* disable the counters and set deterministic thresholds */
7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188
	I915_WRITE(GEN6_RC_CONTROL, 0);

	I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
	I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
	I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
	I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
	I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);

	for (i = 0; i < I915_NUM_RINGS; i++)
		I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);

	I915_WRITE(GEN6_RC_SLEEP, 0);
	I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
	I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
	I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
	I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */

7189 7190 7191 7192
	if (i915_enable_rc6)
		rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
			GEN6_RC_CTL_RC6_ENABLE;

7193
	I915_WRITE(GEN6_RC_CONTROL,
7194
		   rc6_mask |
7195
		   GEN6_RC_CTL_EI_MODE(1) |
7196 7197
		   GEN6_RC_CTL_HW_ENABLE);

7198
	I915_WRITE(GEN6_RPNSWREQ,
7199 7200 7201 7202 7203 7204 7205 7206 7207 7208
		   GEN6_FREQUENCY(10) |
		   GEN6_OFFSET(0) |
		   GEN6_AGGRESSIVE_TURBO);
	I915_WRITE(GEN6_RC_VIDEO_FREQ,
		   GEN6_FREQUENCY(12));

	I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
	I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
		   18 << 24 |
		   6 << 16);
7209 7210
	I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
	I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
7211
	I915_WRITE(GEN6_RP_UP_EI, 100000);
7212
	I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
7213 7214 7215 7216 7217 7218
	I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
	I915_WRITE(GEN6_RP_CONTROL,
		   GEN6_RP_MEDIA_TURBO |
		   GEN6_RP_USE_NORMAL_FREQ |
		   GEN6_RP_MEDIA_IS_GFX |
		   GEN6_RP_ENABLE |
7219 7220
		   GEN6_RP_UP_BUSY_AVG |
		   GEN6_RP_DOWN_IDLE_CONT);
7221 7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233

	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");

	I915_WRITE(GEN6_PCODE_DATA, 0);
	I915_WRITE(GEN6_PCODE_MAILBOX,
		   GEN6_PCODE_READY |
		   GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to finish\n");

7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248
	min_freq = (rp_state_cap & 0xff0000) >> 16;
	max_freq = rp_state_cap & 0xff;
	cur_freq = (gt_perf_status & 0xff00) >> 8;

	/* Check for overclock support */
	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
	I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
	pcu_mbox = I915_READ(GEN6_PCODE_DATA);
	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
	if (pcu_mbox & (1<<31)) { /* OC supported */
		max_freq = pcu_mbox & 0xff;
7249
		DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
7250 7251 7252 7253 7254 7255 7256
	}

	/* In units of 100MHz */
	dev_priv->max_delay = max_freq;
	dev_priv->min_delay = min_freq;
	dev_priv->cur_delay = cur_freq;

7257 7258 7259 7260 7261 7262 7263 7264 7265
	/* requires MSI enabled */
	I915_WRITE(GEN6_PMIER,
		   GEN6_PM_MBOX_EVENT |
		   GEN6_PM_THERMAL_EVENT |
		   GEN6_PM_RP_DOWN_TIMEOUT |
		   GEN6_PM_RP_UP_THRESHOLD |
		   GEN6_PM_RP_DOWN_THRESHOLD |
		   GEN6_PM_RP_UP_EI_EXPIRED |
		   GEN6_PM_RP_DOWN_EI_EXPIRED);
7266 7267
	spin_lock_irq(&dev_priv->rps_lock);
	WARN_ON(dev_priv->pm_iir != 0);
7268
	I915_WRITE(GEN6_PMIMR, 0);
7269
	spin_unlock_irq(&dev_priv->rps_lock);
7270 7271
	/* enable all PM interrupts */
	I915_WRITE(GEN6_PMINTRMSK, 0);
7272

7273
	gen6_gt_force_wake_put(dev_priv);
7274
	mutex_unlock(&dev_priv->dev->struct_mutex);
7275 7276
}

7277 7278 7279 7280 7281 7282 7283 7284 7285 7286 7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306 7307 7308 7309 7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329
void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
{
	int min_freq = 15;
	int gpu_freq, ia_freq, max_ia_freq;
	int scaling_factor = 180;

	max_ia_freq = cpufreq_quick_get_max(0);
	/*
	 * Default to measured freq if none found, PCU will ensure we don't go
	 * over
	 */
	if (!max_ia_freq)
		max_ia_freq = tsc_khz;

	/* Convert from kHz to MHz */
	max_ia_freq /= 1000;

	mutex_lock(&dev_priv->dev->struct_mutex);

	/*
	 * For each potential GPU frequency, load a ring frequency we'd like
	 * to use for memory access.  We do this by specifying the IA frequency
	 * the PCU should use as a reference to determine the ring frequency.
	 */
	for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
	     gpu_freq--) {
		int diff = dev_priv->max_delay - gpu_freq;

		/*
		 * For GPU frequencies less than 750MHz, just use the lowest
		 * ring freq.
		 */
		if (gpu_freq < min_freq)
			ia_freq = 800;
		else
			ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
		ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);

		I915_WRITE(GEN6_PCODE_DATA,
			   (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
			   gpu_freq);
		I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
			   GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
		if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
			      GEN6_PCODE_READY) == 0, 10)) {
			DRM_ERROR("pcode write of freq table timed out\n");
			continue;
		}
	}

	mutex_unlock(&dev_priv->dev->struct_mutex);
}

7330 7331 7332 7333 7334 7335 7336 7337 7338 7339 7340 7341 7342 7343 7344 7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396
static void ironlake_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;

	/* Required for FBC */
	dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
		DPFCRUNIT_CLOCK_GATE_DISABLE |
		DPFDUNIT_CLOCK_GATE_DISABLE;
	/* Required for CxSR */
	dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;

	I915_WRITE(PCH_3DCGDIS0,
		   MARIUNIT_CLOCK_GATE_DISABLE |
		   SVSMUNIT_CLOCK_GATE_DISABLE);
	I915_WRITE(PCH_3DCGDIS1,
		   VFMUNIT_CLOCK_GATE_DISABLE);

	I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);

	/*
	 * According to the spec the following bits should be set in
	 * order to enable memory self-refresh
	 * The bit 22/21 of 0x42004
	 * The bit 5 of 0x42020
	 * The bit 15 of 0x45000
	 */
	I915_WRITE(ILK_DISPLAY_CHICKEN2,
		   (I915_READ(ILK_DISPLAY_CHICKEN2) |
		    ILK_DPARB_GATE | ILK_VSDPFD_FULL));
	I915_WRITE(ILK_DSPCLK_GATE,
		   (I915_READ(ILK_DSPCLK_GATE) |
		    ILK_DPARB_CLK_GATE));
	I915_WRITE(DISP_ARB_CTL,
		   (I915_READ(DISP_ARB_CTL) |
		    DISP_FBC_WM_DIS));
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);

	/*
	 * Based on the document from hardware guys the following bits
	 * should be set unconditionally in order to enable FBC.
	 * The bit 22 of 0x42000
	 * The bit 22 of 0x42004
	 * The bit 7,8,9 of 0x42020.
	 */
	if (IS_IRONLAKE_M(dev)) {
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
		I915_WRITE(ILK_DISPLAY_CHICKEN2,
			   I915_READ(ILK_DISPLAY_CHICKEN2) |
			   ILK_DPARB_GATE);
		I915_WRITE(ILK_DSPCLK_GATE,
			   I915_READ(ILK_DSPCLK_GATE) |
			   ILK_DPFC_DIS1 |
			   ILK_DPFC_DIS2 |
			   ILK_CLK_FBC);
	}

	I915_WRITE(ILK_DISPLAY_CHICKEN2,
		   I915_READ(ILK_DISPLAY_CHICKEN2) |
		   ILK_ELPIN_409_SELECT);
	I915_WRITE(_3D_CHICKEN2,
		   _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
		   _3D_CHICKEN2_WM_READ_PIPELINED);
7397 7398
}

7399
static void gen6_init_clock_gating(struct drm_device *dev)
7400 7401
{
	struct drm_i915_private *dev_priv = dev->dev_private;
7402
	int pipe;
7403 7404 7405
	uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;

	I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7406

7407 7408 7409
	I915_WRITE(ILK_DISPLAY_CHICKEN2,
		   I915_READ(ILK_DISPLAY_CHICKEN2) |
		   ILK_ELPIN_409_SELECT);
7410

7411 7412 7413
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);
7414 7415

	/*
7416 7417 7418 7419 7420 7421 7422
	 * According to the spec the following bits should be
	 * set in order to enable memory self-refresh and fbc:
	 * The bit21 and bit22 of 0x42000
	 * The bit21 and bit22 of 0x42004
	 * The bit5 and bit7 of 0x42020
	 * The bit14 of 0x70180
	 * The bit14 of 0x71180
7423
	 */
7424 7425 7426 7427 7428 7429 7430 7431 7432 7433
	I915_WRITE(ILK_DISPLAY_CHICKEN1,
		   I915_READ(ILK_DISPLAY_CHICKEN1) |
		   ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
	I915_WRITE(ILK_DISPLAY_CHICKEN2,
		   I915_READ(ILK_DISPLAY_CHICKEN2) |
		   ILK_DPARB_GATE | ILK_VSDPFD_FULL);
	I915_WRITE(ILK_DSPCLK_GATE,
		   I915_READ(ILK_DSPCLK_GATE) |
		   ILK_DPARB_CLK_GATE  |
		   ILK_DPFD_CLK_GATE);
7434

7435 7436 7437 7438 7439
	for_each_pipe(pipe)
		I915_WRITE(DSPCNTR(pipe),
			   I915_READ(DSPCNTR(pipe)) |
			   DISPPLANE_TRICKLE_FEED_DISABLE);
}
7440

7441 7442 7443 7444 7445
static void ivybridge_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;
	uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7446

7447
	I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7448

7449 7450 7451
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);
7452

7453
	I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
7454

7455 7456 7457 7458 7459 7460
	for_each_pipe(pipe)
		I915_WRITE(DSPCNTR(pipe),
			   I915_READ(DSPCNTR(pipe)) |
			   DISPPLANE_TRICKLE_FEED_DISABLE);
}

7461 7462 7463 7464
static void g4x_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dspclk_gate;
7465

7466 7467 7468 7469 7470 7471 7472 7473 7474 7475 7476 7477
	I915_WRITE(RENCLK_GATE_D1, 0);
	I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
		   GS_UNIT_CLOCK_GATE_DISABLE |
		   CL_UNIT_CLOCK_GATE_DISABLE);
	I915_WRITE(RAMCLK_GATE_D, 0);
	dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
		OVRUNIT_CLOCK_GATE_DISABLE |
		OVCUNIT_CLOCK_GATE_DISABLE;
	if (IS_GM45(dev))
		dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
	I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
}
7478

7479 7480 7481
static void crestline_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
7482

7483 7484 7485 7486 7487 7488
	I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
	I915_WRITE(RENCLK_GATE_D2, 0);
	I915_WRITE(DSPCLK_GATE_D, 0);
	I915_WRITE(RAMCLK_GATE_D, 0);
	I915_WRITE16(DEUC, 0);
}
7489

7490 7491 7492 7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506 7507 7508 7509 7510 7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523
static void broadwater_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
		   I965_RCC_CLOCK_GATE_DISABLE |
		   I965_RCPB_CLOCK_GATE_DISABLE |
		   I965_ISC_CLOCK_GATE_DISABLE |
		   I965_FBC_CLOCK_GATE_DISABLE);
	I915_WRITE(RENCLK_GATE_D2, 0);
}

static void gen3_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dstate = I915_READ(D_STATE);

	dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
		DSTATE_DOT_CLOCK_GATING;
	I915_WRITE(D_STATE, dstate);
}

static void i85x_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
}

static void i830_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
7524 7525
}

7526 7527 7528 7529 7530 7531 7532 7533 7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547 7548 7549
static void ibx_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/*
	 * On Ibex Peak and Cougar Point, we need to disable clock
	 * gating for the panel power sequencer or it will fail to
	 * start up when no ports are active.
	 */
	I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
}

static void cpt_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/*
	 * On Ibex Peak and Cougar Point, we need to disable clock
	 * gating for the panel power sequencer or it will fail to
	 * start up when no ports are active.
	 */
	I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
	I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
		   DPLS_EDP_PPS_FIX_DIS);
7550 7551
}

C
Chris Wilson 已提交
7552
static void ironlake_teardown_rc6(struct drm_device *dev)
7553 7554 7555 7556
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->renderctx) {
C
Chris Wilson 已提交
7557 7558
		i915_gem_object_unpin(dev_priv->renderctx);
		drm_gem_object_unreference(&dev_priv->renderctx->base);
7559 7560 7561 7562
		dev_priv->renderctx = NULL;
	}

	if (dev_priv->pwrctx) {
C
Chris Wilson 已提交
7563 7564 7565 7566 7567 7568 7569 7570 7571 7572 7573 7574 7575 7576 7577
		i915_gem_object_unpin(dev_priv->pwrctx);
		drm_gem_object_unreference(&dev_priv->pwrctx->base);
		dev_priv->pwrctx = NULL;
	}
}

static void ironlake_disable_rc6(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (I915_READ(PWRCTXA)) {
		/* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
		I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
		wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
			 50);
7578 7579 7580 7581

		I915_WRITE(PWRCTXA, 0);
		POSTING_READ(PWRCTXA);

C
Chris Wilson 已提交
7582 7583
		I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
		POSTING_READ(RSTDBYCTL);
7584
	}
C
Chris Wilson 已提交
7585

7586
	ironlake_teardown_rc6(dev);
7587 7588
}

C
Chris Wilson 已提交
7589
static int ironlake_setup_rc6(struct drm_device *dev)
J
Jesse Barnes 已提交
7590 7591 7592
{
	struct drm_i915_private *dev_priv = dev->dev_private;

C
Chris Wilson 已提交
7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605
	if (dev_priv->renderctx == NULL)
		dev_priv->renderctx = intel_alloc_context_page(dev);
	if (!dev_priv->renderctx)
		return -ENOMEM;

	if (dev_priv->pwrctx == NULL)
		dev_priv->pwrctx = intel_alloc_context_page(dev);
	if (!dev_priv->pwrctx) {
		ironlake_teardown_rc6(dev);
		return -ENOMEM;
	}

	return 0;
J
Jesse Barnes 已提交
7606 7607 7608 7609 7610 7611 7612
}

void ironlake_enable_rc6(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

C
Chris Wilson 已提交
7613 7614 7615 7616 7617 7618
	/* rc6 disabled by default due to repeated reports of hanging during
	 * boot and resume.
	 */
	if (!i915_enable_rc6)
		return;

7619
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
7620
	ret = ironlake_setup_rc6(dev);
7621 7622
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
7623
		return;
7624
	}
C
Chris Wilson 已提交
7625

J
Jesse Barnes 已提交
7626 7627 7628 7629 7630 7631
	/*
	 * GPU can automatically power down the render unit if given a page
	 * to save state.
	 */
	ret = BEGIN_LP_RING(6);
	if (ret) {
C
Chris Wilson 已提交
7632
		ironlake_teardown_rc6(dev);
7633
		mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
7634 7635
		return;
	}
C
Chris Wilson 已提交
7636

J
Jesse Barnes 已提交
7637 7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648
	OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
	OUT_RING(MI_SET_CONTEXT);
	OUT_RING(dev_priv->renderctx->gtt_offset |
		 MI_MM_SPACE_GTT |
		 MI_SAVE_EXT_STATE_EN |
		 MI_RESTORE_EXT_STATE_EN |
		 MI_RESTORE_INHIBIT);
	OUT_RING(MI_SUSPEND_FLUSH);
	OUT_RING(MI_NOOP);
	OUT_RING(MI_FLUSH);
	ADVANCE_LP_RING();

7649 7650 7651 7652 7653 7654 7655 7656 7657 7658 7659 7660 7661
	/*
	 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
	 * does an implicit flush, combined with MI_FLUSH above, it should be
	 * safe to assume that renderctx is valid
	 */
	ret = intel_wait_ring_idle(LP_RING(dev_priv));
	if (ret) {
		DRM_ERROR("failed to enable ironlake power power savings\n");
		ironlake_teardown_rc6(dev);
		mutex_unlock(&dev->struct_mutex);
		return;
	}

J
Jesse Barnes 已提交
7662 7663
	I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
	I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7664
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
7665 7666
}

7667 7668 7669 7670 7671 7672 7673 7674 7675
void intel_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->display.init_clock_gating(dev);

	if (dev_priv->display.init_pch_clock_gating)
		dev_priv->display.init_pch_clock_gating(dev);
}
C
Chris Wilson 已提交
7676

7677 7678 7679 7680 7681 7682
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* We always want a DPMS function */
7683
	if (HAS_PCH_SPLIT(dev)) {
7684
		dev_priv->display.dpms = ironlake_crtc_dpms;
7685 7686
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
	} else {
7687
		dev_priv->display.dpms = i9xx_crtc_dpms;
7688 7689
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
	}
7690

7691
	if (I915_HAS_FBC(dev)) {
7692
		if (HAS_PCH_SPLIT(dev)) {
7693 7694 7695 7696
			dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
			dev_priv->display.enable_fbc = ironlake_enable_fbc;
			dev_priv->display.disable_fbc = ironlake_disable_fbc;
		} else if (IS_GM45(dev)) {
7697 7698 7699
			dev_priv->display.fbc_enabled = g4x_fbc_enabled;
			dev_priv->display.enable_fbc = g4x_enable_fbc;
			dev_priv->display.disable_fbc = g4x_disable_fbc;
7700
		} else if (IS_CRESTLINE(dev)) {
7701 7702 7703 7704
			dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
			dev_priv->display.enable_fbc = i8xx_enable_fbc;
			dev_priv->display.disable_fbc = i8xx_disable_fbc;
		}
7705
		/* 855GM needs testing */
7706 7707 7708
	}

	/* Returns the core display clock speed */
7709
	if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
7710 7711 7712 7713 7714
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
7715
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
7716 7717 7718 7719 7720 7721 7722 7723
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
7724
	else if (IS_I85X(dev))
7725 7726 7727 7728 7729 7730 7731
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

	/* For FIFO watermark updates */
7732
	if (HAS_PCH_SPLIT(dev)) {
7733 7734 7735 7736 7737
		if (HAS_PCH_IBX(dev))
			dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
		else if (HAS_PCH_CPT(dev))
			dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;

7738
		if (IS_GEN5(dev)) {
7739 7740 7741 7742 7743 7744
			if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
				dev_priv->display.update_wm = ironlake_update_wm;
			else {
				DRM_DEBUG_KMS("Failed to get proper latency. "
					      "Disable CxSR\n");
				dev_priv->display.update_wm = NULL;
7745
			}
7746
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
7747
			dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7748 7749 7750 7751 7752 7753 7754
		} else if (IS_GEN6(dev)) {
			if (SNB_READ_WM0_LATENCY()) {
				dev_priv->display.update_wm = sandybridge_update_wm;
			} else {
				DRM_DEBUG_KMS("Failed to read display plane latency. "
					      "Disable CxSR\n");
				dev_priv->display.update_wm = NULL;
7755
			}
7756
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
7757
			dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7758 7759 7760
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
7761 7762 7763 7764 7765 7766 7767
			if (SNB_READ_WM0_LATENCY()) {
				dev_priv->display.update_wm = sandybridge_update_wm;
			} else {
				DRM_DEBUG_KMS("Failed to read display plane latency. "
					      "Disable CxSR\n");
				dev_priv->display.update_wm = NULL;
			}
7768
			dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7769

7770 7771 7772
		} else
			dev_priv->display.update_wm = NULL;
	} else if (IS_PINEVIEW(dev)) {
7773
		if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7774
					    dev_priv->is_ddr3,
7775 7776 7777
					    dev_priv->fsb_freq,
					    dev_priv->mem_freq)) {
			DRM_INFO("failed to find known CxSR latency "
7778
				 "(found ddr%s fsb freq %d, mem freq %d), "
7779
				 "disabling CxSR\n",
7780
				 (dev_priv->is_ddr3 == 1) ? "3": "2",
7781 7782 7783 7784 7785 7786
				 dev_priv->fsb_freq, dev_priv->mem_freq);
			/* Disable CxSR and never update its watermark again */
			pineview_disable_cxsr(dev);
			dev_priv->display.update_wm = NULL;
		} else
			dev_priv->display.update_wm = pineview_update_wm;
7787
		dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7788
	} else if (IS_G4X(dev)) {
7789
		dev_priv->display.update_wm = g4x_update_wm;
7790 7791
		dev_priv->display.init_clock_gating = g4x_init_clock_gating;
	} else if (IS_GEN4(dev)) {
7792
		dev_priv->display.update_wm = i965_update_wm;
7793 7794 7795 7796 7797
		if (IS_CRESTLINE(dev))
			dev_priv->display.init_clock_gating = crestline_init_clock_gating;
		else if (IS_BROADWATER(dev))
			dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
	} else if (IS_GEN3(dev)) {
7798 7799
		dev_priv->display.update_wm = i9xx_update_wm;
		dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7800 7801 7802 7803 7804
		dev_priv->display.init_clock_gating = gen3_init_clock_gating;
	} else if (IS_I865G(dev)) {
		dev_priv->display.update_wm = i830_update_wm;
		dev_priv->display.init_clock_gating = i85x_init_clock_gating;
		dev_priv->display.get_fifo_size = i830_get_fifo_size;
7805 7806 7807
	} else if (IS_I85X(dev)) {
		dev_priv->display.update_wm = i9xx_update_wm;
		dev_priv->display.get_fifo_size = i85x_get_fifo_size;
7808
		dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7809
	} else {
7810
		dev_priv->display.update_wm = i830_update_wm;
7811
		dev_priv->display.init_clock_gating = i830_init_clock_gating;
7812
		if (IS_845G(dev))
7813 7814 7815 7816
			dev_priv->display.get_fifo_size = i845_get_fifo_size;
		else
			dev_priv->display.get_fifo_size = i830_get_fifo_size;
	}
7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
7838 7839 7840
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
7841
	}
7842 7843
}

7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890 7891 7892 7893 7894 7895 7896 7897 7898 7899 7900 7901 7902 7903
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
static void quirk_pipea_force (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
	DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
}

struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

struct intel_quirk intel_quirks[] = {
	/* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
	{ 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
	/* HP Mini needs pipe A force quirk (LP: #322104) */
	{ 0x27ae,0x103c, 0x361a, quirk_pipea_force },

	/* Thinkpad R31 needs pipe A force quirk */
	{ 0x3577, 0x1014, 0x0505, quirk_pipea_force },
	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
	{ 0x3577,  0x1014, 0x0513, quirk_pipea_force },
	/* ThinkPad X40 needs pipe A force quirk */

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

	/* 855 & before need to leave pipe A & dpll A up */
	{ 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
}

7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918 7919 7920 7921 7922 7923 7924 7925 7926
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
	u32 vga_reg;

	if (HAS_PCH_SPLIT(dev))
		vga_reg = CPU_VGACNTRL;
	else
		vga_reg = VGACNTRL;

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
	outb(1, VGA_SR_INDEX);
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

J
Jesse Barnes 已提交
7927 7928
void intel_modeset_init(struct drm_device *dev)
{
7929
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
7930 7931 7932 7933 7934 7935 7936 7937 7938
	int i;

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

	dev->mode_config.funcs = (void *)&intel_mode_funcs;

7939 7940
	intel_init_quirks(dev);

7941 7942
	intel_init_display(dev);

7943 7944 7945 7946
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
7947 7948
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
7949
	} else {
7950 7951
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
7952
	}
7953
	dev->mode_config.fb_base = dev->agp->base;
J
Jesse Barnes 已提交
7954

7955
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
7956
		      dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
J
Jesse Barnes 已提交
7957

7958
	for (i = 0; i < dev_priv->num_pipe; i++) {
J
Jesse Barnes 已提交
7959 7960 7961
		intel_crtc_init(dev, i);
	}

7962 7963
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
7964
	intel_setup_outputs(dev);
7965

7966
	intel_init_clock_gating(dev);
7967

7968
	if (IS_IRONLAKE_M(dev)) {
7969
		ironlake_enable_drps(dev);
7970 7971
		intel_init_emon(dev);
	}
7972

7973
	if (IS_GEN6(dev)) {
7974
		gen6_enable_rps(dev_priv);
7975 7976
		gen6_update_ring_freq(dev_priv);
	}
7977

7978 7979 7980
	INIT_WORK(&dev_priv->idle_work, intel_idle_update);
	setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
		    (unsigned long)dev);
7981 7982 7983 7984 7985 7986
}

void intel_modeset_gem_init(struct drm_device *dev)
{
	if (IS_IRONLAKE_M(dev))
		ironlake_enable_rc6(dev);
7987 7988

	intel_setup_overlay(dev);
J
Jesse Barnes 已提交
7989 7990 7991 7992
}

void intel_modeset_cleanup(struct drm_device *dev)
{
7993 7994 7995 7996
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

7997
	drm_kms_helper_poll_fini(dev);
7998 7999
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
8000 8001 8002
	intel_unregister_dsm_handler();


8003 8004 8005 8006 8007 8008
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
8009
		intel_increase_pllclock(crtc);
8010 8011
	}

8012 8013 8014
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);

8015 8016
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_drps(dev);
8017 8018
	if (IS_GEN6(dev))
		gen6_disable_rps(dev);
8019

J
Jesse Barnes 已提交
8020 8021
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_rc6(dev);
8022

8023 8024
	mutex_unlock(&dev->struct_mutex);

8025 8026 8027 8028 8029
	/* Disable the irq before mode object teardown, for the irq might
	 * enqueue unpin/hotplug work. */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);

8030 8031 8032 8033 8034 8035 8036 8037
	/* Shut off idle work before the crtcs get freed. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		intel_crtc = to_intel_crtc(crtc);
		del_timer_sync(&intel_crtc->idle_timer);
	}
	del_timer_sync(&dev_priv->idle_timer);
	cancel_work_sync(&dev_priv->idle_work);

J
Jesse Barnes 已提交
8038 8039 8040
	drm_mode_config_cleanup(dev);
}

8041 8042 8043
/*
 * Return which encoder is currently attached for connector.
 */
8044
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
8045
{
8046 8047
	return &intel_attached_encoder(connector)->base;
}
8048

8049 8050 8051 8052 8053 8054
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
8055
}
8056 8057 8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
8073 8074 8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103 8104 8105 8106 8107 8108 8109 8110 8111 8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
	} cursor[2];

	struct intel_pipe_error_state {
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
	} pipe[2];

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
	} plane[2];
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
        drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_display_error_state *error;
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

	for (i = 0; i < 2; i++) {
		error->cursor[i].control = I915_READ(CURCNTR(i));
		error->cursor[i].position = I915_READ(CURPOS(i));
		error->cursor[i].base = I915_READ(CURBASE(i));

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
		error->plane[i].size = I915_READ(DSPSIZE(i));
		error->plane[i].pos= I915_READ(DSPPOS(i));
		error->plane[i].addr = I915_READ(DSPADDR(i));
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].conf = I915_READ(PIPECONF(i));
		error->pipe[i].source = I915_READ(PIPESRC(i));
		error->pipe[i].htotal = I915_READ(HTOTAL(i));
		error->pipe[i].hblank = I915_READ(HBLANK(i));
		error->pipe[i].hsync = I915_READ(HSYNC(i));
		error->pipe[i].vtotal = I915_READ(VTOTAL(i));
		error->pipe[i].vblank = I915_READ(VBLANK(i));
		error->pipe[i].vsync = I915_READ(VSYNC(i));
	}

	return error;
}

void
intel_display_print_error_state(struct seq_file *m,
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

	for (i = 0; i < 2; i++) {
		seq_printf(m, "Pipe [%d]:\n", i);
		seq_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		seq_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		seq_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		seq_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		seq_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		seq_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		seq_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		seq_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		seq_printf(m, "Plane [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		seq_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
		seq_printf(m, "  SIZE: %08x\n", error->plane[i].size);
		seq_printf(m, "  POS: %08x\n", error->plane[i].pos);
		seq_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
		if (INTEL_INFO(dev)->gen >= 4) {
			seq_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			seq_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
		}

		seq_printf(m, "Cursor [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		seq_printf(m, "  POS: %08x\n", error->cursor[i].position);
		seq_printf(m, "  BASE: %08x\n", error->cursor[i].base);
	}
}
#endif