intel_ddi.c 70.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

#include "i915_drv.h"
#include "intel_drv.h"

31 32 33
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
34
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
35 36
};

37 38 39 40
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
41
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
42 43 44 45 46 47 48 49 50
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
51 52
};

53
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
54 55 56 57 58 59 60 61 62
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
63 64
};

65 66
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
67 68 69 70 71 72 73 74 75 76 77 78
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
79 80
};

81
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
82 83 84 85 86 87 88 89 90
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
91 92
};

93
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
94 95 96 97 98 99 100 101 102
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
103 104
};

105
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
106 107 108 109 110 111 112 113 114
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
115 116
};

117 118
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
119 120 121 122 123 124 125 126 127 128
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
129 130
};

131
/* Skylake H and S */
132
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
133 134 135
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
136
	{ 0x80009010, 0x000000C0, 0x1 },
137 138
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
139
	{ 0x80007011, 0x000000C0, 0x1 },
140
	{ 0x00002016, 0x000000DF, 0x0 },
141
	{ 0x80005012, 0x000000C0, 0x1 },
142 143
};

144 145
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
146
	{ 0x0000201B, 0x000000A2, 0x0 },
147
	{ 0x00005012, 0x00000088, 0x0 },
148
	{ 0x80007011, 0x000000CD, 0x0 },
149
	{ 0x80009010, 0x000000C0, 0x1 },
150
	{ 0x0000201B, 0x0000009D, 0x0 },
151 152
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
153
	{ 0x00002016, 0x00000088, 0x0 },
154
	{ 0x80005012, 0x000000C0, 0x1 },
155 156
};

157 158
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
159 160
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
161
	{ 0x80007011, 0x000000CD, 0x0 },
162
	{ 0x80009010, 0x000000C0, 0x3 },
163
	{ 0x00000018, 0x0000009D, 0x0 },
164 165
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
166
	{ 0x00000018, 0x00000088, 0x0 },
167
	{ 0x80005012, 0x000000C0, 0x3 },
168 169 170
};

/*
171
 * Skylake H and S
172 173
 * eDP 1.4 low vswing translation parameters
 */
174
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
 * Skylake U
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
202 203
};

204
/*
205
 * Skylake Y
206 207
 * eDP 1.4 low vswing translation parameters
 */
208
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
209 210 211 212 213 214 215 216 217 218 219
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
220

221
/* Skylake U, H and S */
222
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
223 224 225 226 227 228
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
229
	{ 0x80006012, 0x000000CD, 0x1 },
230
	{ 0x00000018, 0x000000DF, 0x0 },
231 232 233
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
234 235
};

236 237
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
238 239
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
240
	{ 0x80007011, 0x000000CB, 0x3 },
241 242 243
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
244
	{ 0x80006013, 0x000000C0, 0x3 },
245
	{ 0x00000018, 0x0000008A, 0x0 },
246 247 248
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
249 250
};

251 252 253 254 255 256 257 258 259 260
struct bxt_ddi_buf_trans {
	u32 margin;	/* swing value */
	u32 scale;	/* scale value */
	u32 enable;	/* scale enable */
	u32 deemphasis;
	bool default_index; /* true if the entry represents default value */
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
261 262 263 264 265 266 267 268 269
	{ 52,  0x9A, 0, 128, true  },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  false },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  false },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  false },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, false },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  false },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  false },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, false },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  false },	/* 8:	800		3.5 */
270
	{ 154, 0x9A, 1, 128, false },	/* 9:	1200		0   */
271 272
};

273 274 275 276 277 278 279 280 281 282 283 284 285 286
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
	{ 26, 0, 0, 128, false },	/* 0:	200		0   */
	{ 38, 0, 0, 112, false },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  false },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  false },	/* 3:	200		6   */
	{ 32, 0, 0, 128, false },	/* 4:	250		0   */
	{ 48, 0, 0, 104, false },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  false },	/* 6:	250		4   */
	{ 43, 0, 0, 128, false },	/* 7:	300		0   */
	{ 54, 0, 0, 101, false },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, false },	/* 9:	300		0   */
};

287 288 289 290 291
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
292 293 294 295 296 297 298 299 300
	{ 52,  0x9A, 0, 128, false },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  false },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  false },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  false },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, false },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  false },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  false },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, false },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  false },	/* 8:	800		3.5 */
301 302 303
	{ 154, 0x9A, 1, 128, true },	/* 9:	1200		0   */
};

304 305
static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
				    u32 level, enum port port, int type);
306

307 308 309
static void ddi_get_encoder_port(struct intel_encoder *intel_encoder,
				 struct intel_digital_port **dig_port,
				 enum port *port)
310
{
311
	struct drm_encoder *encoder = &intel_encoder->base;
312

313 314
	switch (intel_encoder->type) {
	case INTEL_OUTPUT_DP_MST:
315 316
		*dig_port = enc_to_mst(encoder)->primary;
		*port = (*dig_port)->port;
317
		break;
318 319 320
	default:
		WARN(1, "Invalid DDI encoder type %d\n", intel_encoder->type);
		/* fallthrough and treat as unknown */
321
	case INTEL_OUTPUT_DP:
322 323 324
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
	case INTEL_OUTPUT_UNKNOWN:
325 326
		*dig_port = enc_to_dig_port(encoder);
		*port = (*dig_port)->port;
327 328
		break;
	case INTEL_OUTPUT_ANALOG:
329 330
		*dig_port = NULL;
		*port = PORT_E;
331
		break;
332 333 334
	}
}

335 336 337 338 339 340 341 342 343 344
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
{
	struct intel_digital_port *dig_port;
	enum port port;

	ddi_get_encoder_port(intel_encoder, &dig_port, &port);

	return port;
}

345
static const struct ddi_buf_trans *
346
skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
347
{
348
	if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
349
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
350
		return skl_y_ddi_translations_dp;
351
	} else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
352
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
353
		return skl_u_ddi_translations_dp;
354 355
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
356
		return skl_ddi_translations_dp;
357 358 359
	}
}

360
static const struct ddi_buf_trans *
361
skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
362
{
363
	if (dev_priv->vbt.edp.low_vswing) {
364
		if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
365
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
366
			return skl_y_ddi_translations_edp;
367
		} else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
368
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
369
			return skl_u_ddi_translations_edp;
370 371
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
372
			return skl_ddi_translations_edp;
373 374
		}
	}
375

376
	return skl_get_buf_trans_dp(dev_priv, n_entries);
377 378 379
}

static const struct ddi_buf_trans *
380
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
381
{
382
	if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
383
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
384
		return skl_y_ddi_translations_hdmi;
385 386
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
387
		return skl_ddi_translations_hdmi;
388 389 390
	}
}

391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
{
	int n_hdmi_entries;
	int hdmi_level;
	int hdmi_default_entry;

	hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;

	if (IS_BROXTON(dev_priv))
		return hdmi_level;

	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
		skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
		hdmi_default_entry = 8;
	} else if (IS_BROADWELL(dev_priv)) {
		n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		hdmi_default_entry = 7;
	} else if (IS_HASWELL(dev_priv)) {
		n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		hdmi_default_entry = 6;
	} else {
		WARN(1, "ddi translation table missing\n");
		n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		hdmi_default_entry = 7;
	}

	/* Choose a good default if VBT is badly populated */
	if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
	    hdmi_level >= n_hdmi_entries)
		hdmi_level = hdmi_default_entry;

	return hdmi_level;
}

425 426 427
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. The buffer values are different for FDI and DP modes,
428 429 430 431
 * but the HDMI/DVI fields are shared among those. So we program the DDI
 * in either FDI or DP modes only, as HDMI connections will work with both
 * of those
 */
432
void intel_prepare_ddi_buffer(struct intel_encoder *encoder)
433
{
434
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
435
	u32 iboost_bit = 0;
436
	int i, n_hdmi_entries, n_dp_entries, n_edp_entries,
437
	    size;
438 439
	int hdmi_level;
	enum port port;
440 441 442 443 444
	const struct ddi_buf_trans *ddi_translations_fdi;
	const struct ddi_buf_trans *ddi_translations_dp;
	const struct ddi_buf_trans *ddi_translations_edp;
	const struct ddi_buf_trans *ddi_translations_hdmi;
	const struct ddi_buf_trans *ddi_translations;
445

446
	port = intel_ddi_get_encoder_port(encoder);
447
	hdmi_level = intel_ddi_hdmi_level(dev_priv, port);
448

449
	if (IS_BROXTON(dev_priv)) {
450
		if (encoder->type != INTEL_OUTPUT_HDMI)
451 452 453
			return;

		/* Vswing programming for HDMI */
454
		bxt_ddi_vswing_sequence(dev_priv, hdmi_level, port,
455 456
					INTEL_OUTPUT_HDMI);
		return;
457 458 459
	}

	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
460
		ddi_translations_fdi = NULL;
461
		ddi_translations_dp =
462
				skl_get_buf_trans_dp(dev_priv, &n_dp_entries);
463
		ddi_translations_edp =
464
				skl_get_buf_trans_edp(dev_priv, &n_edp_entries);
465
		ddi_translations_hdmi =
466
				skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
467 468 469
		/* If we're boosting the current, set bit 31 of trans1 */
		if (dev_priv->vbt.ddi_port_info[port].hdmi_boost_level ||
		    dev_priv->vbt.ddi_port_info[port].dp_boost_level)
470
			iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
471

472 473 474
		if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
			    port != PORT_A && port != PORT_E &&
			    n_edp_entries > 9))
475
			n_edp_entries = 9;
476
	} else if (IS_BROADWELL(dev_priv)) {
477 478
		ddi_translations_fdi = bdw_ddi_translations_fdi;
		ddi_translations_dp = bdw_ddi_translations_dp;
479 480 481 482 483 484 485 486 487

		if (dev_priv->vbt.edp.low_vswing) {
			ddi_translations_edp = bdw_ddi_translations_edp;
			n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		} else {
			ddi_translations_edp = bdw_ddi_translations_dp;
			n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		}

488
		ddi_translations_hdmi = bdw_ddi_translations_hdmi;
489

490
		n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
491
		n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
492
	} else if (IS_HASWELL(dev_priv)) {
493 494
		ddi_translations_fdi = hsw_ddi_translations_fdi;
		ddi_translations_dp = hsw_ddi_translations_dp;
495
		ddi_translations_edp = hsw_ddi_translations_dp;
496
		ddi_translations_hdmi = hsw_ddi_translations_hdmi;
497
		n_dp_entries = n_edp_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
498
		n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
499 500
	} else {
		WARN(1, "ddi translation table missing\n");
501
		ddi_translations_edp = bdw_ddi_translations_dp;
502 503
		ddi_translations_fdi = bdw_ddi_translations_fdi;
		ddi_translations_dp = bdw_ddi_translations_dp;
504
		ddi_translations_hdmi = bdw_ddi_translations_hdmi;
505 506
		n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
507
		n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
508 509
	}

510 511
	switch (encoder->type) {
	case INTEL_OUTPUT_EDP:
512
		ddi_translations = ddi_translations_edp;
513
		size = n_edp_entries;
514
		break;
515
	case INTEL_OUTPUT_DP:
516
	case INTEL_OUTPUT_HDMI:
517
		ddi_translations = ddi_translations_dp;
518
		size = n_dp_entries;
519
		break;
520 521
	case INTEL_OUTPUT_ANALOG:
		ddi_translations = ddi_translations_fdi;
522
		size = n_dp_entries;
523 524 525 526
		break;
	default:
		BUG();
	}
527

528 529 530 531 532
	for (i = 0; i < size; i++) {
		I915_WRITE(DDI_BUF_TRANS_LO(port, i),
			   ddi_translations[i].trans1 | iboost_bit);
		I915_WRITE(DDI_BUF_TRANS_HI(port, i),
			   ddi_translations[i].trans2);
533
	}
534

535
	if (encoder->type != INTEL_OUTPUT_HDMI)
536 537
		return;

538
	/* Entry 9 is for HDMI: */
539 540 541 542
	I915_WRITE(DDI_BUF_TRANS_LO(port, i),
		   ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
	I915_WRITE(DDI_BUF_TRANS_HI(port, i),
		   ddi_translations_hdmi[hdmi_level].trans2);
543 544
}

545 546 547
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
548
	i915_reg_t reg = DDI_BUF_CTL(port);
549 550
	int i;

551
	for (i = 0; i < 16; i++) {
552 553 554 555 556 557
		udelay(1);
		if (I915_READ(reg) & DDI_BUF_IS_IDLE)
			return;
	}
	DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
}
558 559 560 561 562 563 564 565 566 567 568 569 570

/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

void hsw_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
571
	struct drm_i915_private *dev_priv = to_i915(dev);
572
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
573
	struct intel_encoder *encoder;
574
	u32 temp, i, rx_ctl_val;
575

576 577 578 579 580
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
		intel_prepare_ddi_buffer(encoder);
	}

581 582 583 584
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
585 586
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
587
	 */
588
	I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
589 590 591 592
				  FDI_RX_PWRDN_LANE0_VAL(2) |
				  FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

	/* Enable the PCH Receiver FDI PLL */
593
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
594
		     FDI_RX_PLL_ENABLE |
595
		     FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
596 597
	I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
	POSTING_READ(FDI_RX_CTL(PIPE_A));
598 599 600 601
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
602
	I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
603 604

	/* Configure Port Clock Select */
605 606
	I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->config->ddi_pll_sel);
	WARN_ON(intel_crtc->config->ddi_pll_sel != PORT_CLK_SEL_SPLL);
607 608 609

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
610
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
611 612 613 614 615 616 617
		/* Configure DP_TP_CTL with auto-training */
		I915_WRITE(DP_TP_CTL(PORT_E),
					DP_TP_CTL_FDI_AUTOTRAIN |
					DP_TP_CTL_ENHANCED_FRAME_ENABLE |
					DP_TP_CTL_LINK_TRAIN_PAT1 |
					DP_TP_CTL_ENABLE);

618 619 620 621
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
622
		I915_WRITE(DDI_BUF_CTL(PORT_E),
623
			   DDI_BUF_CTL_ENABLE |
624
			   ((intel_crtc->config->fdi_lanes - 1) << 1) |
625
			   DDI_BUF_TRANS_SELECT(i / 2));
626
		POSTING_READ(DDI_BUF_CTL(PORT_E));
627 628 629

		udelay(600);

630
		/* Program PCH FDI Receiver TU */
631
		I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
632 633 634

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
635 636
		I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
		POSTING_READ(FDI_RX_CTL(PIPE_A));
637 638 639 640 641

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
642
		temp = I915_READ(FDI_RX_MISC(PIPE_A));
643
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
644 645
		I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
		POSTING_READ(FDI_RX_MISC(PIPE_A));
646 647 648

		/* Wait for FDI auto training time */
		udelay(5);
649 650 651

		temp = I915_READ(DP_TP_STATUS(PORT_E));
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
652
			DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
653 654
			break;
		}
655

656 657 658 659 660 661 662
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
			DRM_ERROR("FDI link training failed!\n");
			break;
663
		}
664

665 666 667 668
		rx_ctl_val &= ~FDI_RX_ENABLE;
		I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
		POSTING_READ(FDI_RX_CTL(PIPE_A));

669 670 671 672 673
		temp = I915_READ(DDI_BUF_CTL(PORT_E));
		temp &= ~DDI_BUF_CTL_ENABLE;
		I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
		POSTING_READ(DDI_BUF_CTL(PORT_E));

674
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
675 676 677 678 679 680 681
		temp = I915_READ(DP_TP_CTL(PORT_E));
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		I915_WRITE(DP_TP_CTL(PORT_E), temp);
		POSTING_READ(DP_TP_CTL(PORT_E));

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
682 683

		/* Reset FDI_RX_MISC pwrdn lanes */
684
		temp = I915_READ(FDI_RX_MISC(PIPE_A));
685 686
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
687 688
		I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
		POSTING_READ(FDI_RX_MISC(PIPE_A));
689 690
	}

691 692 693 694 695 696
	/* Enable normal pixel sending for FDI */
	I915_WRITE(DP_TP_CTL(PORT_E),
		   DP_TP_CTL_FDI_AUTOTRAIN |
		   DP_TP_CTL_LINK_TRAIN_NORMAL |
		   DP_TP_CTL_ENHANCED_FRAME_ENABLE |
		   DP_TP_CTL_ENABLE);
697
}
698

699 700 701 702 703 704 705
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *intel_dig_port =
		enc_to_dig_port(&encoder->base);

	intel_dp->DP = intel_dig_port->saved_port_bits |
706
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
707
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
708 709
}

710 711 712 713 714 715 716 717 718 719 720 721 722 723
static struct intel_encoder *
intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *intel_encoder, *ret = NULL;
	int num_encoders = 0;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		ret = intel_encoder;
		num_encoders++;
	}

	if (num_encoders != 1)
724 725
		WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
		     pipe_name(intel_crtc->pipe));
726 727 728 729 730

	BUG_ON(ret == NULL);
	return ret;
}

731
struct intel_encoder *
732
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
733
{
734 735 736
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct intel_encoder *ret = NULL;
	struct drm_atomic_state *state;
737 738
	struct drm_connector *connector;
	struct drm_connector_state *connector_state;
739
	int num_encoders = 0;
740
	int i;
741

742 743
	state = crtc_state->base.state;

744 745
	for_each_connector_in_state(state, connector, connector_state, i) {
		if (connector_state->crtc != crtc_state->base.crtc)
746 747
			continue;

748
		ret = to_intel_encoder(connector_state->best_encoder);
749
		num_encoders++;
750 751 752 753 754 755 756 757 758
	}

	WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
	     pipe_name(crtc->pipe));

	BUG_ON(ret == NULL);
	return ret;
}

759 760
#define LC_FREQ 2700

761 762
static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
				   i915_reg_t reg)
763 764 765 766 767 768
{
	int refclk = LC_FREQ;
	int n, p, r;
	u32 wrpll;

	wrpll = I915_READ(reg);
769 770 771
	switch (wrpll & WRPLL_PLL_REF_MASK) {
	case WRPLL_PLL_SSC:
	case WRPLL_PLL_NON_SSC:
772 773 774 775 776 777 778
		/*
		 * We could calculate spread here, but our checking
		 * code only cares about 5% accuracy, and spread is a max of
		 * 0.5% downspread.
		 */
		refclk = 135;
		break;
779
	case WRPLL_PLL_LCPLL:
780 781 782 783 784 785 786 787 788 789 790
		refclk = LC_FREQ;
		break;
	default:
		WARN(1, "bad wrpll refclk\n");
		return 0;
	}

	r = wrpll & WRPLL_DIVIDER_REF_MASK;
	p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
	n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;

791 792
	/* Convert to KHz, p & r have a fixed point portion */
	return (refclk * n * 100) / (p * r);
793 794
}

795 796 797
static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
			       uint32_t dpll)
{
798
	i915_reg_t cfgcr1_reg, cfgcr2_reg;
799 800 801
	uint32_t cfgcr1_val, cfgcr2_val;
	uint32_t p0, p1, p2, dco_freq;

802 803
	cfgcr1_reg = DPLL_CFGCR1(dpll);
	cfgcr2_reg = DPLL_CFGCR2(dpll);
804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854

	cfgcr1_val = I915_READ(cfgcr1_reg);
	cfgcr2_val = I915_READ(cfgcr2_reg);

	p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
	p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;

	if (cfgcr2_val &  DPLL_CFGCR2_QDIV_MODE(1))
		p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
	else
		p1 = 1;


	switch (p0) {
	case DPLL_CFGCR2_PDIV_1:
		p0 = 1;
		break;
	case DPLL_CFGCR2_PDIV_2:
		p0 = 2;
		break;
	case DPLL_CFGCR2_PDIV_3:
		p0 = 3;
		break;
	case DPLL_CFGCR2_PDIV_7:
		p0 = 7;
		break;
	}

	switch (p2) {
	case DPLL_CFGCR2_KDIV_5:
		p2 = 5;
		break;
	case DPLL_CFGCR2_KDIV_2:
		p2 = 2;
		break;
	case DPLL_CFGCR2_KDIV_3:
		p2 = 3;
		break;
	case DPLL_CFGCR2_KDIV_1:
		p2 = 1;
		break;
	}

	dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;

	dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
		1000) / 0x8000;

	return dco_freq / (p0 * p1 * p2 * 5);
}

855 856 857 858 859 860 861
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
862
	else if (intel_crtc_has_dp_encoder(pipe_config))
863 864 865 866 867 868 869 870 871 872 873 874
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
}
875 876

static void skl_ddi_clock_get(struct intel_encoder *encoder,
877
				struct intel_crtc_state *pipe_config)
878
{
879
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
880 881 882
	int link_clock = 0;
	uint32_t dpll_ctl1, dpll;

883
	dpll = pipe_config->ddi_pll_sel;
884 885 886 887 888 889

	dpll_ctl1 = I915_READ(DPLL_CTRL1);

	if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
		link_clock = skl_calc_wrpll_link(dev_priv, dpll);
	} else {
890 891
		link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
		link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
892 893

		switch (link_clock) {
894
		case DPLL_CTRL1_LINK_RATE_810:
895 896
			link_clock = 81000;
			break;
897
		case DPLL_CTRL1_LINK_RATE_1080:
898 899
			link_clock = 108000;
			break;
900
		case DPLL_CTRL1_LINK_RATE_1350:
901 902
			link_clock = 135000;
			break;
903
		case DPLL_CTRL1_LINK_RATE_1620:
904 905
			link_clock = 162000;
			break;
906
		case DPLL_CTRL1_LINK_RATE_2160:
907 908
			link_clock = 216000;
			break;
909
		case DPLL_CTRL1_LINK_RATE_2700:
910 911 912 913 914 915 916 917 918 919 920
			link_clock = 270000;
			break;
		default:
			WARN(1, "Unsupported link rate\n");
			break;
		}
		link_clock *= 2;
	}

	pipe_config->port_clock = link_clock;

921
	ddi_dotclock_get(pipe_config);
922 923
}

924
static void hsw_ddi_clock_get(struct intel_encoder *encoder,
925
			      struct intel_crtc_state *pipe_config)
926
{
927
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
928 929 930
	int link_clock = 0;
	u32 val, pll;

931
	val = pipe_config->ddi_pll_sel;
932 933 934 935 936 937 938 939 940 941 942
	switch (val & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_LCPLL_810:
		link_clock = 81000;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		link_clock = 135000;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		link_clock = 270000;
		break;
	case PORT_CLK_SEL_WRPLL1:
943
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
944 945
		break;
	case PORT_CLK_SEL_WRPLL2:
946
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
		break;
	case PORT_CLK_SEL_SPLL:
		pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
		if (pll == SPLL_PLL_FREQ_810MHz)
			link_clock = 81000;
		else if (pll == SPLL_PLL_FREQ_1350MHz)
			link_clock = 135000;
		else if (pll == SPLL_PLL_FREQ_2700MHz)
			link_clock = 270000;
		else {
			WARN(1, "bad spll freq\n");
			return;
		}
		break;
	default:
		WARN(1, "bad port clock sel\n");
		return;
	}

	pipe_config->port_clock = link_clock * 2;

968
	ddi_dotclock_get(pipe_config);
969 970
}

971 972 973
static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
				enum intel_dpll_id dpll)
{
974 975
	struct intel_shared_dpll *pll;
	struct intel_dpll_hw_state *state;
976
	struct dpll clock;
977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993

	/* For DDI ports we always use a shared PLL. */
	if (WARN_ON(dpll == DPLL_ID_PRIVATE))
		return 0;

	pll = &dev_priv->shared_dplls[dpll];
	state = &pll->config.hw_state;

	clock.m1 = 2;
	clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
	if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
		clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
	clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
	clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
	clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;

	return chv_calc_dpll_params(100000, &clock);
994 995 996 997 998
}

static void bxt_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
{
999
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1000 1001 1002
	enum port port = intel_ddi_get_encoder_port(encoder);
	uint32_t dpll = port;

1003
	pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
1004

1005
	ddi_dotclock_get(pipe_config);
1006 1007
}

1008
void intel_ddi_clock_get(struct intel_encoder *encoder,
1009
			 struct intel_crtc_state *pipe_config)
1010
{
1011 1012 1013 1014
	struct drm_device *dev = encoder->base.dev;

	if (INTEL_INFO(dev)->gen <= 8)
		hsw_ddi_clock_get(encoder, pipe_config);
1015
	else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1016
		skl_ddi_clock_get(encoder, pipe_config);
1017 1018
	else if (IS_BROXTON(dev))
		bxt_ddi_clock_get(encoder, pipe_config);
1019 1020
}

1021
static bool
1022
hsw_ddi_pll_select(struct intel_crtc *intel_crtc,
1023
		   struct intel_crtc_state *crtc_state,
1024
		   struct intel_encoder *intel_encoder)
1025
{
1026
	struct intel_shared_dpll *pll;
1027

1028 1029 1030 1031 1032 1033 1034
	pll = intel_get_shared_dpll(intel_crtc, crtc_state,
				    intel_encoder);
	if (!pll)
		DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
				 pipe_name(intel_crtc->pipe));

	return pll;
1035 1036
}

1037 1038
static bool
skl_ddi_pll_select(struct intel_crtc *intel_crtc,
1039
		   struct intel_crtc_state *crtc_state,
1040
		   struct intel_encoder *intel_encoder)
1041 1042 1043
{
	struct intel_shared_dpll *pll;

1044
	pll = intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
1045 1046 1047 1048 1049 1050 1051 1052
	if (pll == NULL) {
		DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
				 pipe_name(intel_crtc->pipe));
		return false;
	}

	return true;
}
1053

1054 1055 1056
static bool
bxt_ddi_pll_select(struct intel_crtc *intel_crtc,
		   struct intel_crtc_state *crtc_state,
1057
		   struct intel_encoder *intel_encoder)
1058
{
1059
	return !!intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
1060 1061
}

1062 1063 1064 1065 1066 1067 1068
/*
 * Tries to find a *shared* PLL for the CRTC and store it in
 * intel_crtc->ddi_pll_sel.
 *
 * For private DPLLs, compute_config() should do the selection for us. This
 * function should be folded into compute_config() eventually.
 */
1069 1070
bool intel_ddi_pll_select(struct intel_crtc *intel_crtc,
			  struct intel_crtc_state *crtc_state)
1071
{
1072
	struct drm_device *dev = intel_crtc->base.dev;
1073
	struct intel_encoder *intel_encoder =
1074
		intel_ddi_get_crtc_new_encoder(crtc_state);
1075

1076
	if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1077
		return skl_ddi_pll_select(intel_crtc, crtc_state,
1078
					  intel_encoder);
1079 1080
	else if (IS_BROXTON(dev))
		return bxt_ddi_pll_select(intel_crtc, crtc_state,
1081
					  intel_encoder);
1082
	else
1083
		return hsw_ddi_pll_select(intel_crtc, crtc_state,
1084
					  intel_encoder);
1085 1086
}

1087 1088
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
{
1089
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
1090 1091
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1092
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1093 1094 1095
	int type = intel_encoder->type;
	uint32_t temp;

1096
	if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
J
Jani Nikula 已提交
1097 1098
		WARN_ON(transcoder_is_dsi(cpu_transcoder));

1099
		temp = TRANS_MSA_SYNC_CLK;
1100
		switch (intel_crtc->config->pipe_bpp) {
1101
		case 18:
1102
			temp |= TRANS_MSA_6_BPC;
1103 1104
			break;
		case 24:
1105
			temp |= TRANS_MSA_8_BPC;
1106 1107
			break;
		case 30:
1108
			temp |= TRANS_MSA_10_BPC;
1109 1110
			break;
		case 36:
1111
			temp |= TRANS_MSA_12_BPC;
1112 1113
			break;
		default:
1114
			BUG();
1115
		}
1116
		I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
1117 1118 1119
	}
}

1120 1121 1122 1123
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct drm_device *dev = crtc->dev;
1124
	struct drm_i915_private *dev_priv = to_i915(dev);
1125
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1126 1127 1128 1129 1130 1131 1132 1133 1134
	uint32_t temp;
	temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
	if (state == true)
		temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
	else
		temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
	I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
}

1135
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
1136 1137 1138
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1139
	struct drm_encoder *encoder = &intel_encoder->base;
1140
	struct drm_device *dev = crtc->dev;
1141
	struct drm_i915_private *dev_priv = to_i915(dev);
1142
	enum pipe pipe = intel_crtc->pipe;
1143
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1144
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
1145
	int type = intel_encoder->type;
1146 1147
	uint32_t temp;

1148 1149
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1150
	temp |= TRANS_DDI_SELECT_PORT(port);
1151

1152
	switch (intel_crtc->config->pipe_bpp) {
1153
	case 18:
1154
		temp |= TRANS_DDI_BPC_6;
1155 1156
		break;
	case 24:
1157
		temp |= TRANS_DDI_BPC_8;
1158 1159
		break;
	case 30:
1160
		temp |= TRANS_DDI_BPC_10;
1161 1162
		break;
	case 36:
1163
		temp |= TRANS_DDI_BPC_12;
1164 1165
		break;
	default:
1166
		BUG();
1167
	}
1168

1169
	if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1170
		temp |= TRANS_DDI_PVSYNC;
1171
	if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1172
		temp |= TRANS_DDI_PHSYNC;
1173

1174 1175 1176
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1177 1178 1179 1180
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1181
			if (IS_HASWELL(dev) &&
1182 1183
			    (intel_crtc->config->pch_pfit.enabled ||
			     intel_crtc->config->pch_pfit.force_thru))
1184 1185 1186
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1200
	if (type == INTEL_OUTPUT_HDMI) {
1201
		if (intel_crtc->config->has_hdmi_sink)
1202
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1203
		else
1204
			temp |= TRANS_DDI_MODE_SELECT_DVI;
1205

1206
	} else if (type == INTEL_OUTPUT_ANALOG) {
1207
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1208
		temp |= (intel_crtc->config->fdi_lanes - 1) << 1;
1209

1210
	} else if (type == INTEL_OUTPUT_DP ||
1211 1212 1213
		   type == INTEL_OUTPUT_EDP) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1214 1215 1216 1217 1218
		if (intel_dp->is_mst) {
			temp |= TRANS_DDI_MODE_SELECT_DP_MST;
		} else
			temp |= TRANS_DDI_MODE_SELECT_DP_SST;

1219
		temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
1220 1221 1222 1223 1224 1225 1226
	} else if (type == INTEL_OUTPUT_DP_MST) {
		struct intel_dp *intel_dp = &enc_to_mst(encoder)->primary->dp;

		if (intel_dp->is_mst) {
			temp |= TRANS_DDI_MODE_SELECT_DP_MST;
		} else
			temp |= TRANS_DDI_MODE_SELECT_DP_SST;
1227

1228
		temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
1229
	} else {
1230 1231
		WARN(1, "Invalid encoder type %d for pipe %c\n",
		     intel_encoder->type, pipe_name(pipe));
1232 1233
	}

1234
	I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1235
}
1236

1237 1238
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
1239
{
1240
	i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1241 1242
	uint32_t val = I915_READ(reg);

1243
	val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
1244
	val |= TRANS_DDI_PORT_NONE;
1245
	I915_WRITE(reg, val);
1246 1247
}

1248 1249 1250
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
1251
	struct drm_i915_private *dev_priv = to_i915(dev);
1252 1253 1254 1255 1256
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	int type = intel_connector->base.connector_type;
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
	enum pipe pipe = 0;
	enum transcoder cpu_transcoder;
1257
	enum intel_display_power_domain power_domain;
1258
	uint32_t tmp;
1259
	bool ret;
1260

1261
	power_domain = intel_display_port_power_domain(intel_encoder);
1262
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
1263 1264
		return false;

1265 1266 1267 1268
	if (!intel_encoder->get_hw_state(intel_encoder, &pipe)) {
		ret = false;
		goto out;
	}
1269 1270 1271 1272

	if (port == PORT_A)
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
1273
		cpu_transcoder = (enum transcoder) pipe;
1274 1275 1276 1277 1278 1279

	tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
1280 1281
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
1282 1283

	case TRANS_DDI_MODE_SELECT_DP_SST:
1284 1285 1286 1287
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

1288 1289 1290
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
1291 1292
		ret = false;
		break;
1293 1294

	case TRANS_DDI_MODE_SELECT_FDI:
1295 1296
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
1297 1298

	default:
1299 1300
		ret = false;
		break;
1301
	}
1302 1303 1304 1305 1306

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
1307 1308
}

1309 1310 1311 1312
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	struct drm_device *dev = encoder->base.dev;
1313
	struct drm_i915_private *dev_priv = to_i915(dev);
1314
	enum port port = intel_ddi_get_encoder_port(encoder);
1315
	enum intel_display_power_domain power_domain;
1316 1317
	u32 tmp;
	int i;
1318
	bool ret;
1319

1320
	power_domain = intel_display_port_power_domain(encoder);
1321
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
1322 1323
		return false;

1324 1325
	ret = false;

1326
	tmp = I915_READ(DDI_BUF_CTL(port));
1327 1328

	if (!(tmp & DDI_BUF_CTL_ENABLE))
1329
		goto out;
1330

1331 1332
	if (port == PORT_A) {
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
1333

1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
			*pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			*pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			*pipe = PIPE_C;
			break;
		}

1347
		ret = true;
1348

1349 1350
		goto out;
	}
1351

1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
	for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));

		if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
			if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
			    TRANS_DDI_MODE_SELECT_DP_MST)
				goto out;

			*pipe = i;
			ret = true;

			goto out;
1364 1365 1366
		}
	}

1367
	DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
1368

1369
out:
1370 1371 1372 1373 1374 1375 1376 1377
	if (ret && IS_BROXTON(dev_priv)) {
		tmp = I915_READ(BXT_PHY_CTL(port));
		if ((tmp & (BXT_PHY_LANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
			DRM_ERROR("Port %c enabled but PHY powered down? "
				  "(PHY_CTL %08x)\n", port_name(port), tmp);
	}

1378 1379 1380
	intel_display_power_put(dev_priv, power_domain);

	return ret;
1381 1382
}

1383 1384 1385
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
{
	struct drm_crtc *crtc = &intel_crtc->base;
1386
	struct drm_device *dev = crtc->dev;
1387
	struct drm_i915_private *dev_priv = to_i915(dev);
1388 1389
	struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
1390
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1391

1392 1393 1394
	if (cpu_transcoder != TRANSCODER_EDP)
		I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
			   TRANS_CLK_SEL_PORT(port));
1395 1396 1397 1398
}

void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
{
1399
	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
1400
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1401

1402 1403 1404
	if (cpu_transcoder != TRANSCODER_EDP)
		I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
			   TRANS_CLK_SEL_DISABLED);
1405 1406
}

1407 1408
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
				enum port port, uint8_t iboost)
1409
{
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
	u32 tmp;

	tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
	I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
}

static void skl_ddi_set_iboost(struct intel_encoder *encoder, u32 level)
{
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
	enum port port = intel_dig_port->port;
	int type = encoder->type;
1427 1428
	const struct ddi_buf_trans *ddi_translations;
	uint8_t iboost;
1429
	uint8_t dp_iboost, hdmi_iboost;
1430 1431
	int n_entries;

1432 1433 1434 1435
	/* VBT may override standard boost values */
	dp_iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
	hdmi_iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;

1436
	if (type == INTEL_OUTPUT_DP) {
1437 1438 1439
		if (dp_iboost) {
			iboost = dp_iboost;
		} else {
1440
			ddi_translations = skl_get_buf_trans_dp(dev_priv, &n_entries);
1441
			iboost = ddi_translations[level].i_boost;
1442
		}
1443
	} else if (type == INTEL_OUTPUT_EDP) {
1444 1445 1446
		if (dp_iboost) {
			iboost = dp_iboost;
		} else {
1447
			ddi_translations = skl_get_buf_trans_edp(dev_priv, &n_entries);
1448 1449 1450 1451 1452

			if (WARN_ON(port != PORT_A &&
				    port != PORT_E && n_entries > 9))
				n_entries = 9;

1453
			iboost = ddi_translations[level].i_boost;
1454
		}
1455
	} else if (type == INTEL_OUTPUT_HDMI) {
1456 1457 1458
		if (hdmi_iboost) {
			iboost = hdmi_iboost;
		} else {
1459
			ddi_translations = skl_get_buf_trans_hdmi(dev_priv, &n_entries);
1460
			iboost = ddi_translations[level].i_boost;
1461
		}
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	} else {
		return;
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
		DRM_ERROR("Invalid I_boost value %u\n", iboost);
		return;
	}

1472
	_skl_ddi_set_iboost(dev_priv, port, iboost);
1473

1474 1475
	if (port == PORT_A && intel_dig_port->max_lanes == 4)
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
1476 1477
}

1478 1479
static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
				    u32 level, enum port port, int type)
1480 1481 1482 1483 1484
{
	const struct bxt_ddi_buf_trans *ddi_translations;
	u32 n_entries, i;
	uint32_t val;

1485
	if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
1486 1487
		n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		ddi_translations = bxt_ddi_translations_edp;
1488
	} else if (type == INTEL_OUTPUT_DP
1489
			|| type == INTEL_OUTPUT_EDP) {
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
		n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
		ddi_translations = bxt_ddi_translations_dp;
	} else if (type == INTEL_OUTPUT_HDMI) {
		n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
		ddi_translations = bxt_ddi_translations_hdmi;
	} else {
		DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
				type);
		return;
	}

	/* Check if default value has to be used */
	if (level >= n_entries ||
	    (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
		for (i = 0; i < n_entries; i++) {
			if (ddi_translations[i].default_index) {
				level = i;
				break;
			}
		}
	}

	/*
	 * While we write to the group register to program all lanes at once we
	 * can read only lane registers and we pick lanes 0/1 for that.
	 */
	val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
	val &= ~(TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT);
	I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);

	val = I915_READ(BXT_PORT_TX_DW2_LN0(port));
	val &= ~(MARGIN_000 | UNIQ_TRANS_SCALE);
	val |= ddi_translations[level].margin << MARGIN_000_SHIFT |
	       ddi_translations[level].scale << UNIQ_TRANS_SCALE_SHIFT;
	I915_WRITE(BXT_PORT_TX_DW2_GRP(port), val);

	val = I915_READ(BXT_PORT_TX_DW3_LN0(port));
1527
	val &= ~SCALE_DCOMP_METHOD;
1528
	if (ddi_translations[level].enable)
1529 1530 1531 1532 1533
		val |= SCALE_DCOMP_METHOD;

	if ((val & UNIQUE_TRANGE_EN_METHOD) && !(val & SCALE_DCOMP_METHOD))
		DRM_ERROR("Disabled scaling while ouniqetrangenmethod was set");

1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
	I915_WRITE(BXT_PORT_TX_DW3_GRP(port), val);

	val = I915_READ(BXT_PORT_TX_DW4_LN0(port));
	val &= ~DE_EMPHASIS;
	val |= ddi_translations[level].deemphasis << DEEMPH_SHIFT;
	I915_WRITE(BXT_PORT_TX_DW4_GRP(port), val);

	val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
	val |= TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT;
	I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
}

1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
static uint32_t translate_signal_level(int signal_levels)
{
	uint32_t level;

	switch (signal_levels) {
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level: 0x%x\n",
			      signal_levels);
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 0;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 1;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 2;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
		level = 3;
		break;

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 5;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 6;
		break;

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 7;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 8;
		break;

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 9;
		break;
	}

	return level;
}

uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1595
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
1596 1597 1598 1599 1600 1601 1602 1603 1604
	struct intel_encoder *encoder = &dport->base;
	uint8_t train_set = intel_dp->train_set[0];
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	enum port port = dport->port;
	uint32_t level;

	level = translate_signal_level(signal_levels);

1605
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1606
		skl_ddi_set_iboost(encoder, level);
1607 1608
	else if (IS_BROXTON(dev_priv))
		bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
1609 1610 1611 1612

	return DDI_BUF_TRANS_SELECT(level);
}

1613 1614
void intel_ddi_clk_select(struct intel_encoder *encoder,
			  const struct intel_crtc_state *pipe_config)
1615
{
1616 1617
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = intel_ddi_get_encoder_port(encoder);
1618

1619 1620
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
		uint32_t dpll = pipe_config->ddi_pll_sel;
1621 1622
		uint32_t val;

1623
		/* DDI -> PLL mapping  */
1624 1625 1626 1627 1628 1629 1630 1631
		val = I915_READ(DPLL_CTRL2);

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
			DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
		val |= (DPLL_CTRL2_DDI_CLK_SEL(dpll, port) |
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

		I915_WRITE(DPLL_CTRL2, val);
1632

1633 1634 1635
	} else if (INTEL_INFO(dev_priv)->gen < 9) {
		WARN_ON(pipe_config->ddi_pll_sel == PORT_CLK_SEL_NONE);
		I915_WRITE(PORT_CLK_SEL(port), pipe_config->ddi_pll_sel);
1636
	}
1637 1638 1639 1640 1641
}

static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
{
	struct drm_encoder *encoder = &intel_encoder->base;
1642
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
1643 1644 1645
	struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
	int type = intel_encoder->type;
1646

1647 1648 1649 1650 1651 1652
	if (type == INTEL_OUTPUT_HDMI) {
		struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

		intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
	}

1653
	intel_prepare_ddi_buffer(intel_encoder);
1654 1655 1656 1657 1658 1659 1660

	if (type == INTEL_OUTPUT_EDP) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
		intel_edp_panel_on(intel_dp);
	}

	intel_ddi_clk_select(intel_encoder, crtc->config);
1661

1662
	if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
1663
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1664

1665 1666
		intel_dp_set_link_params(intel_dp, crtc->config);

1667
		intel_ddi_init_dp_buf_reg(intel_encoder);
1668 1669 1670

		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
		intel_dp_start_link_train(intel_dp);
1671
		if (port != PORT_A || INTEL_INFO(dev_priv)->gen >= 9)
1672
			intel_dp_stop_link_train(intel_dp);
1673 1674
	} else if (type == INTEL_OUTPUT_HDMI) {
		struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
1675 1676 1677 1678
		int level = intel_ddi_hdmi_level(dev_priv, port);

		if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
			skl_ddi_set_iboost(intel_encoder, level);
1679 1680

		intel_hdmi->set_infoframes(encoder,
1681 1682
					   crtc->config->has_hdmi_sink,
					   &crtc->config->base.adjusted_mode);
1683
	}
1684 1685
}

P
Paulo Zanoni 已提交
1686
static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
1687 1688
{
	struct drm_encoder *encoder = &intel_encoder->base;
1689
	struct drm_device *dev = encoder->dev;
1690
	struct drm_i915_private *dev_priv = to_i915(dev);
1691
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
1692
	int type = intel_encoder->type;
1693
	uint32_t val;
1694
	bool wait = false;
1695 1696 1697 1698 1699

	val = I915_READ(DDI_BUF_CTL(port));
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
		I915_WRITE(DDI_BUF_CTL(port), val);
1700
		wait = true;
1701
	}
1702

1703 1704 1705 1706 1707 1708 1709 1710
	val = I915_READ(DP_TP_CTL(port));
	val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
	val |= DP_TP_CTL_LINK_TRAIN_PAT1;
	I915_WRITE(DP_TP_CTL(port), val);

	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);

1711
	if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
1712
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1713
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
1714
		intel_edp_panel_vdd_on(intel_dp);
1715
		intel_edp_panel_off(intel_dp);
1716 1717
	}

1718
	if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1719 1720
		I915_WRITE(DPLL_CTRL2, (I915_READ(DPLL_CTRL2) |
					DPLL_CTRL2_DDI_CLK_OFF(port)));
1721
	else if (INTEL_INFO(dev)->gen < 9)
1722
		I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1723 1724 1725 1726 1727 1728

	if (type == INTEL_OUTPUT_HDMI) {
		struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

		intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
	}
1729 1730
}

P
Paulo Zanoni 已提交
1731
static void intel_enable_ddi(struct intel_encoder *intel_encoder)
1732
{
1733
	struct drm_encoder *encoder = &intel_encoder->base;
1734 1735
	struct drm_crtc *crtc = encoder->crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1736
	struct drm_device *dev = encoder->dev;
1737
	struct drm_i915_private *dev_priv = to_i915(dev);
1738 1739
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
	int type = intel_encoder->type;
1740

1741
	if (type == INTEL_OUTPUT_HDMI) {
1742 1743 1744
		struct intel_digital_port *intel_dig_port =
			enc_to_dig_port(encoder);

1745 1746 1747 1748
		/* In HDMI/DVI mode, the port width, and swing/emphasis values
		 * are ignored so nothing special needs to be done besides
		 * enabling the port.
		 */
1749
		I915_WRITE(DDI_BUF_CTL(port),
1750 1751
			   intel_dig_port->saved_port_bits |
			   DDI_BUF_CTL_ENABLE);
1752 1753 1754
	} else if (type == INTEL_OUTPUT_EDP) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1755
		if (port == PORT_A && INTEL_INFO(dev)->gen < 9)
1756 1757
			intel_dp_stop_link_train(intel_dp);

1758
		intel_edp_backlight_on(intel_dp);
R
Rodrigo Vivi 已提交
1759
		intel_psr_enable(intel_dp);
V
Vandana Kannan 已提交
1760
		intel_edp_drrs_enable(intel_dp);
1761
	}
1762

1763
	if (intel_crtc->config->has_audio) {
1764
		intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
1765
		intel_audio_codec_enable(intel_encoder);
1766
	}
1767 1768
}

P
Paulo Zanoni 已提交
1769
static void intel_disable_ddi(struct intel_encoder *intel_encoder)
1770
{
1771
	struct drm_encoder *encoder = &intel_encoder->base;
1772 1773
	struct drm_crtc *crtc = encoder->crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1774
	int type = intel_encoder->type;
1775
	struct drm_device *dev = encoder->dev;
1776
	struct drm_i915_private *dev_priv = to_i915(dev);
1777

1778
	if (intel_crtc->config->has_audio) {
1779
		intel_audio_codec_disable(intel_encoder);
1780 1781
		intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
	}
1782

1783 1784 1785
	if (type == INTEL_OUTPUT_EDP) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

V
Vandana Kannan 已提交
1786
		intel_edp_drrs_disable(intel_dp);
R
Rodrigo Vivi 已提交
1787
		intel_psr_disable(intel_dp);
1788
		intel_edp_backlight_off(intel_dp);
1789
	}
1790
}
P
Paulo Zanoni 已提交
1791

1792 1793
bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
			    enum dpio_phy phy)
1794
{
1795 1796
	enum port port;

1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
	if (!(I915_READ(BXT_P_CR_GT_DISP_PWRON) & GT_DISPLAY_POWER_ON(phy)))
		return false;

	if ((I915_READ(BXT_PORT_CL1CM_DW0(phy)) &
	     (PHY_POWER_GOOD | PHY_RESERVED)) != PHY_POWER_GOOD) {
		DRM_DEBUG_DRIVER("DDI PHY %d powered, but power hasn't settled\n",
				 phy);

		return false;
	}

	if (phy == DPIO_PHY1 &&
	    !(I915_READ(BXT_PORT_REF_DW3(DPIO_PHY1)) & GRC_DONE)) {
		DRM_DEBUG_DRIVER("DDI PHY 1 powered, but GRC isn't done\n");

		return false;
	}

	if (!(I915_READ(BXT_PHY_CTL_FAMILY(phy)) & COMMON_RESET_DIS)) {
		DRM_DEBUG_DRIVER("DDI PHY %d powered, but still in reset\n",
				 phy);

		return false;
	}

1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
	for_each_port_masked(port,
			     phy == DPIO_PHY0 ? BIT(PORT_B) | BIT(PORT_C) :
						BIT(PORT_A)) {
		u32 tmp = I915_READ(BXT_PHY_CTL(port));

		if (tmp & BXT_PHY_CMNLANE_POWERDOWN_ACK) {
			DRM_DEBUG_DRIVER("DDI PHY %d powered, but common lane "
					 "for port %c powered down "
					 "(PHY_CTL %08x)\n",
					 phy, port_name(port), tmp);

			return false;
		}
	}

1837 1838 1839
	return true;
}

1840
static u32 bxt_get_grc(struct drm_i915_private *dev_priv, enum dpio_phy phy)
1841 1842 1843 1844 1845 1846
{
	u32 val = I915_READ(BXT_PORT_REF_DW6(phy));

	return (val & GRC_CODE_MASK) >> GRC_CODE_SHIFT;
}

1847 1848
static void bxt_phy_wait_grc_done(struct drm_i915_private *dev_priv,
				  enum dpio_phy phy)
1849
{
1850 1851 1852 1853
	if (intel_wait_for_register(dev_priv,
				    BXT_PORT_REF_DW3(phy),
				    GRC_DONE, GRC_DONE,
				    10))
1854 1855 1856
		DRM_ERROR("timeout waiting for PHY%d GRC\n", phy);
}

1857
void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy)
1858
{
1859
	u32 val;
1860

1861
	if (bxt_ddi_phy_is_enabled(dev_priv, phy)) {
1862
		/* Still read out the GRC value for state verification */
1863
		if (phy == DPIO_PHY0)
1864
			dev_priv->bxt_phy_grc = bxt_get_grc(dev_priv, phy);
1865

1866
		if (bxt_ddi_phy_verify_state(dev_priv, phy)) {
1867 1868 1869 1870 1871
			DRM_DEBUG_DRIVER("DDI PHY %d already enabled, "
					 "won't reprogram it\n", phy);

			return;
		}
1872

1873 1874 1875
		DRM_DEBUG_DRIVER("DDI PHY %d enabled with invalid state, "
				 "force reprogramming it\n", phy);
	}
1876

1877 1878 1879 1880
	val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
	val |= GT_DISPLAY_POWER_ON(phy);
	I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);

1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
	/*
	 * The PHY registers start out inaccessible and respond to reads with
	 * all 1s.  Eventually they become accessible as they power up, then
	 * the reserved bit will give the default 0.  Poll on the reserved bit
	 * becoming 0 to find when the PHY is accessible.
	 * HW team confirmed that the time to reach phypowergood status is
	 * anywhere between 50 us and 100us.
	 */
	if (wait_for_us(((I915_READ(BXT_PORT_CL1CM_DW0(phy)) &
		(PHY_RESERVED | PHY_POWER_GOOD)) == PHY_POWER_GOOD), 100)) {
1891
		DRM_ERROR("timeout during PHY%d power on\n", phy);
1892
	}
1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924

	/* Program PLL Rcomp code offset */
	val = I915_READ(BXT_PORT_CL1CM_DW9(phy));
	val &= ~IREF0RC_OFFSET_MASK;
	val |= 0xE4 << IREF0RC_OFFSET_SHIFT;
	I915_WRITE(BXT_PORT_CL1CM_DW9(phy), val);

	val = I915_READ(BXT_PORT_CL1CM_DW10(phy));
	val &= ~IREF1RC_OFFSET_MASK;
	val |= 0xE4 << IREF1RC_OFFSET_SHIFT;
	I915_WRITE(BXT_PORT_CL1CM_DW10(phy), val);

	/* Program power gating */
	val = I915_READ(BXT_PORT_CL1CM_DW28(phy));
	val |= OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN |
		SUS_CLK_CONFIG;
	I915_WRITE(BXT_PORT_CL1CM_DW28(phy), val);

	if (phy == DPIO_PHY0) {
		val = I915_READ(BXT_PORT_CL2CM_DW6_BC);
		val |= DW6_OLDO_DYN_PWR_DOWN_EN;
		I915_WRITE(BXT_PORT_CL2CM_DW6_BC, val);
	}

	val = I915_READ(BXT_PORT_CL1CM_DW30(phy));
	val &= ~OCL2_LDOFUSE_PWR_DIS;
	/*
	 * On PHY1 disable power on the second channel, since no port is
	 * connected there. On PHY0 both channels have a port, so leave it
	 * enabled.
	 * TODO: port C is only connected on BXT-P, so on BXT0/1 we should
	 * power down the second channel on PHY0 as well.
1925 1926 1927
	 *
	 * FIXME: Clarify programming of the following, the register is
	 * read-only with bit 6 fixed at 0 at least in stepping A.
1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
	 */
	if (phy == DPIO_PHY1)
		val |= OCL2_LDOFUSE_PWR_DIS;
	I915_WRITE(BXT_PORT_CL1CM_DW30(phy), val);

	if (phy == DPIO_PHY0) {
		uint32_t grc_code;
		/*
		 * PHY0 isn't connected to an RCOMP resistor so copy over
		 * the corresponding calibrated value from PHY1, and disable
		 * the automatic calibration on PHY0.
		 */
1940
		val = dev_priv->bxt_phy_grc = bxt_get_grc(dev_priv, DPIO_PHY1);
1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
		grc_code = val << GRC_CODE_FAST_SHIFT |
			   val << GRC_CODE_SLOW_SHIFT |
			   val;
		I915_WRITE(BXT_PORT_REF_DW6(DPIO_PHY0), grc_code);

		val = I915_READ(BXT_PORT_REF_DW8(DPIO_PHY0));
		val |= GRC_DIS | GRC_RDY_OVRD;
		I915_WRITE(BXT_PORT_REF_DW8(DPIO_PHY0), val);
	}

	val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
	val |= COMMON_RESET_DIS;
	I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
1954 1955

	if (phy == DPIO_PHY1)
1956
		bxt_phy_wait_grc_done(dev_priv, DPIO_PHY1);
1957 1958
}

1959
void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy)
1960 1961 1962 1963 1964 1965
{
	uint32_t val;

	val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
	val &= ~COMMON_RESET_DIS;
	I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
1966 1967 1968 1969

	val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
	val &= ~GT_DISPLAY_POWER_ON(phy);
	I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);
1970 1971
}

1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
static bool __printf(6, 7)
__phy_reg_verify_state(struct drm_i915_private *dev_priv, enum dpio_phy phy,
		       i915_reg_t reg, u32 mask, u32 expected,
		       const char *reg_fmt, ...)
{
	struct va_format vaf;
	va_list args;
	u32 val;

	val = I915_READ(reg);
	if ((val & mask) == expected)
		return true;

	va_start(args, reg_fmt);
	vaf.fmt = reg_fmt;
	vaf.va = &args;

	DRM_DEBUG_DRIVER("DDI PHY %d reg %pV [%08x] state mismatch: "
			 "current %08x, expected %08x (mask %08x)\n",
			 phy, &vaf, reg.reg, val, (val & ~mask) | expected,
			 mask);

	va_end(args);

	return false;
}

1999 2000
bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
			      enum dpio_phy phy)
2001 2002 2003 2004 2005 2006 2007 2008
{
	uint32_t mask;
	bool ok;

#define _CHK(reg, mask, exp, fmt, ...)					\
	__phy_reg_verify_state(dev_priv, phy, reg, mask, exp, fmt,	\
			       ## __VA_ARGS__)

2009
	if (!bxt_ddi_phy_is_enabled(dev_priv, phy))
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
		return false;

	ok = true;

	/* PLL Rcomp code offset */
	ok &= _CHK(BXT_PORT_CL1CM_DW9(phy),
		    IREF0RC_OFFSET_MASK, 0xe4 << IREF0RC_OFFSET_SHIFT,
		    "BXT_PORT_CL1CM_DW9(%d)", phy);
	ok &= _CHK(BXT_PORT_CL1CM_DW10(phy),
		    IREF1RC_OFFSET_MASK, 0xe4 << IREF1RC_OFFSET_SHIFT,
		    "BXT_PORT_CL1CM_DW10(%d)", phy);

	/* Power gating */
	mask = OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN | SUS_CLK_CONFIG;
	ok &= _CHK(BXT_PORT_CL1CM_DW28(phy), mask, mask,
		    "BXT_PORT_CL1CM_DW28(%d)", phy);

	if (phy == DPIO_PHY0)
		ok &= _CHK(BXT_PORT_CL2CM_DW6_BC,
			   DW6_OLDO_DYN_PWR_DOWN_EN, DW6_OLDO_DYN_PWR_DOWN_EN,
			   "BXT_PORT_CL2CM_DW6_BC");

	/*
	 * TODO: Verify BXT_PORT_CL1CM_DW30 bit OCL2_LDOFUSE_PWR_DIS,
	 * at least on stepping A this bit is read-only and fixed at 0.
	 */

	if (phy == DPIO_PHY0) {
		u32 grc_code = dev_priv->bxt_phy_grc;

		grc_code = grc_code << GRC_CODE_FAST_SHIFT |
			   grc_code << GRC_CODE_SLOW_SHIFT |
			   grc_code;
		mask = GRC_CODE_FAST_MASK | GRC_CODE_SLOW_MASK |
		       GRC_CODE_NOM_MASK;
		ok &= _CHK(BXT_PORT_REF_DW6(DPIO_PHY0), mask, grc_code,
			    "BXT_PORT_REF_DW6(%d)", DPIO_PHY0);

		mask = GRC_DIS | GRC_RDY_OVRD;
		ok &= _CHK(BXT_PORT_REF_DW8(DPIO_PHY0), mask, mask,
			    "BXT_PORT_REF_DW8(%d)", DPIO_PHY0);
	}

	return ok;
#undef _CHK
}

2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
static uint8_t
bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
				     struct intel_crtc_state *pipe_config)
{
	switch (pipe_config->lane_count) {
	case 1:
		return 0;
	case 2:
		return BIT(2) | BIT(0);
	case 4:
		return BIT(3) | BIT(2) | BIT(0);
	default:
		MISSING_CASE(pipe_config->lane_count);

		return 0;
	}
}

static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
	enum port port = dport->port;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
	int lane;

	for (lane = 0; lane < 4; lane++) {
		u32 val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));

		/*
		 * Note that on CHV this flag is called UPAR, but has
		 * the same function.
		 */
		val &= ~LATENCY_OPTIM;
		if (intel_crtc->config->lane_lat_optim_mask & BIT(lane))
			val |= LATENCY_OPTIM;

		I915_WRITE(BXT_PORT_TX_DW14_LN(port, lane), val);
	}
}

static uint8_t
bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
	enum port port = dport->port;
	int lane;
	uint8_t mask;

	mask = 0;
	for (lane = 0; lane < 4; lane++) {
		u32 val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));

		if (val & LATENCY_OPTIM)
			mask |= BIT(lane);
	}

	return mask;
}

2118
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
2119
{
2120 2121 2122
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
2123
	enum port port = intel_dig_port->port;
2124
	uint32_t val;
2125
	bool wait = false;
2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144

	if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
		val = I915_READ(DDI_BUF_CTL(port));
		if (val & DDI_BUF_CTL_ENABLE) {
			val &= ~DDI_BUF_CTL_ENABLE;
			I915_WRITE(DDI_BUF_CTL(port), val);
			wait = true;
		}

		val = I915_READ(DP_TP_CTL(port));
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
		I915_WRITE(DP_TP_CTL(port), val);
		POSTING_READ(DP_TP_CTL(port));

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

2145
	val = DP_TP_CTL_ENABLE |
2146
	      DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
2147 2148 2149 2150 2151 2152 2153
	if (intel_dp->is_mst)
		val |= DP_TP_CTL_MODE_MST;
	else {
		val |= DP_TP_CTL_MODE_SST;
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
	}
2154 2155 2156 2157 2158 2159 2160 2161 2162
	I915_WRITE(DP_TP_CTL(port), val);
	POSTING_READ(DP_TP_CTL(port));

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
	I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
	POSTING_READ(DDI_BUF_CTL(port));

	udelay(600);
}
P
Paulo Zanoni 已提交
2163

2164 2165
void intel_ddi_fdi_disable(struct drm_crtc *crtc)
{
2166
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2167 2168 2169
	struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
	uint32_t val;

2170 2171 2172 2173 2174 2175
	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
2176
	val = I915_READ(FDI_RX_CTL(PIPE_A));
2177
	val &= ~FDI_RX_ENABLE;
2178
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2179

2180 2181
	intel_ddi_post_disable(intel_encoder);

2182
	val = I915_READ(FDI_RX_MISC(PIPE_A));
2183 2184
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
2185
	I915_WRITE(FDI_RX_MISC(PIPE_A), val);
2186

2187
	val = I915_READ(FDI_RX_CTL(PIPE_A));
2188
	val &= ~FDI_PCDCLK;
2189
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2190

2191
	val = I915_READ(FDI_RX_CTL(PIPE_A));
2192
	val &= ~FDI_RX_PLL_ENABLE;
2193
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2194 2195
}

2196
void intel_ddi_get_config(struct intel_encoder *encoder,
2197
			  struct intel_crtc_state *pipe_config)
2198
{
2199
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2200
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2201
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
2202
	struct intel_hdmi *intel_hdmi;
2203 2204
	u32 temp, flags = 0;

J
Jani Nikula 已提交
2205 2206 2207 2208
	/* XXX: DSI transcoder paranoia */
	if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
		return;

2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
	temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

2219
	pipe_config->base.adjusted_mode.flags |= flags;
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
2237 2238 2239

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
2240
		pipe_config->has_hdmi_sink = true;
2241 2242
		intel_hdmi = enc_to_intel_hdmi(&encoder->base);

2243
		if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
2244
			pipe_config->has_infoframe = true;
2245
		/* fall through */
2246
	case TRANS_DDI_MODE_SELECT_DVI:
2247 2248
		pipe_config->lane_count = 4;
		break;
2249 2250 2251 2252
	case TRANS_DDI_MODE_SELECT_FDI:
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
	case TRANS_DDI_MODE_SELECT_DP_MST:
2253 2254
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
2255 2256 2257 2258 2259
		intel_dp_get_m_n(intel_crtc, pipe_config);
		break;
	default:
		break;
	}
2260

2261 2262 2263 2264 2265
	if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
		temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
		if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
			pipe_config->has_audio = true;
	}
2266

2267 2268
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2283 2284
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2285
	}
2286

2287
	intel_ddi_clock_get(encoder, pipe_config);
2288 2289 2290 2291

	if (IS_BROXTON(dev_priv))
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
2292 2293
}

2294
static bool intel_ddi_compute_config(struct intel_encoder *encoder,
2295
				     struct intel_crtc_state *pipe_config)
P
Paulo Zanoni 已提交
2296
{
2297
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2298
	int type = encoder->type;
2299
	int port = intel_ddi_get_encoder_port(encoder);
2300
	int ret;
P
Paulo Zanoni 已提交
2301

2302
	WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
P
Paulo Zanoni 已提交
2303

2304 2305 2306
	if (port == PORT_A)
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

P
Paulo Zanoni 已提交
2307
	if (type == INTEL_OUTPUT_HDMI)
2308
		ret = intel_hdmi_compute_config(encoder, pipe_config);
P
Paulo Zanoni 已提交
2309
	else
2310 2311 2312 2313 2314 2315 2316 2317 2318
		ret = intel_dp_compute_config(encoder, pipe_config);

	if (IS_BROXTON(dev_priv) && ret)
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
							     pipe_config);

	return ret;

P
Paulo Zanoni 已提交
2319 2320 2321
}

static const struct drm_encoder_funcs intel_ddi_funcs = {
2322 2323
	.reset = intel_dp_encoder_reset,
	.destroy = intel_dp_encoder_destroy,
P
Paulo Zanoni 已提交
2324 2325
};

2326 2327 2328 2329 2330 2331
static struct intel_connector *
intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
	enum port port = intel_dig_port->port;

2332
	connector = intel_connector_alloc();
2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350
	if (!connector)
		return NULL;

	intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
	if (!intel_dp_init_connector(intel_dig_port, connector)) {
		kfree(connector);
		return NULL;
	}

	return connector;
}

static struct intel_connector *
intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
	enum port port = intel_dig_port->port;

2351
	connector = intel_connector_alloc();
2352 2353 2354 2355 2356 2357 2358 2359 2360
	if (!connector)
		return NULL;

	intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(intel_dig_port, connector);

	return connector;
}

P
Paulo Zanoni 已提交
2361 2362
void intel_ddi_init(struct drm_device *dev, enum port port)
{
2363
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
2364 2365 2366
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
2367
	bool init_hdmi, init_dp;
2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
	int max_lanes;

	if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
		switch (port) {
		case PORT_A:
			max_lanes = 4;
			break;
		case PORT_E:
			max_lanes = 0;
			break;
		default:
			max_lanes = 4;
			break;
		}
	} else {
		switch (port) {
		case PORT_A:
			max_lanes = 2;
			break;
		case PORT_E:
			max_lanes = 2;
			break;
		default:
			max_lanes = 4;
			break;
		}
	}
2395 2396 2397 2398 2399

	init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
		     dev_priv->vbt.ddi_port_info[port].supports_hdmi);
	init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
	if (!init_dp && !init_hdmi) {
2400
		DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
2401
			      port_name(port));
2402
		return;
2403
	}
P
Paulo Zanoni 已提交
2404

2405
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
P
Paulo Zanoni 已提交
2406 2407 2408 2409 2410 2411 2412
	if (!intel_dig_port)
		return;

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, encoder, &intel_ddi_funcs,
2413
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
2414

2415
	intel_encoder->compute_config = intel_ddi_compute_config;
P
Paulo Zanoni 已提交
2416
	intel_encoder->enable = intel_enable_ddi;
2417 2418
	if (IS_BROXTON(dev_priv))
		intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
P
Paulo Zanoni 已提交
2419 2420 2421 2422
	intel_encoder->pre_enable = intel_ddi_pre_enable;
	intel_encoder->disable = intel_disable_ddi;
	intel_encoder->post_disable = intel_ddi_post_disable;
	intel_encoder->get_hw_state = intel_ddi_get_hw_state;
2423
	intel_encoder->get_config = intel_ddi_get_config;
2424
	intel_encoder->suspend = intel_dp_encoder_suspend;
P
Paulo Zanoni 已提交
2425 2426

	intel_dig_port->port = port;
2427 2428 2429
	intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
					  (DDI_BUF_PORT_REVERSAL |
					   DDI_A_4_LANES);
P
Paulo Zanoni 已提交
2430

2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
	/*
	 * Bspec says that DDI_A_4_LANES is the only supported configuration
	 * for Broxton.  Yet some BIOS fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit on in our internal
	 * configuration so that we use the proper lane count for our
	 * calculations.
	 */
	if (IS_BROXTON(dev) && port == PORT_A) {
		if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
			DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
			intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
2442
			max_lanes = 4;
2443 2444 2445
		}
	}

2446 2447
	intel_dig_port->max_lanes = max_lanes;

P
Paulo Zanoni 已提交
2448
	intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
2449
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2450
	intel_encoder->cloneable = 0;
P
Paulo Zanoni 已提交
2451

2452 2453 2454
	if (init_dp) {
		if (!intel_ddi_init_dp_connector(intel_dig_port))
			goto err;
2455

2456
		intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
2457 2458 2459 2460
		/*
		 * On BXT A0/A1, sw needs to activate DDIA HPD logic and
		 * interrupts to check the external panel connection.
		 */
2461
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1) && port == PORT_B)
2462 2463 2464
			dev_priv->hotplug.irq_port[PORT_A] = intel_dig_port;
		else
			dev_priv->hotplug.irq_port[port] = intel_dig_port;
2465
	}
2466

2467 2468
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
2469 2470 2471
	if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
		if (!intel_ddi_init_hdmi_connector(intel_dig_port))
			goto err;
2472
	}
2473 2474 2475 2476 2477 2478

	return;

err:
	drm_encoder_cleanup(encoder);
	kfree(intel_dig_port);
P
Paulo Zanoni 已提交
2479
}