booke.c 53.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License, version 2, as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
 *
 * Copyright IBM Corp. 2007
16
 * Copyright 2010-2011 Freescale Semiconductor, Inc.
17 18 19
 *
 * Authors: Hollis Blanchard <hollisb@us.ibm.com>
 *          Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
20 21
 *          Scott Wood <scottwood@freescale.com>
 *          Varun Sethi <varun.sethi@freescale.com>
22 23 24 25 26
 */

#include <linux/errno.h>
#include <linux/err.h>
#include <linux/kvm_host.h>
27
#include <linux/gfp.h>
28 29 30
#include <linux/module.h>
#include <linux/vmalloc.h>
#include <linux/fs.h>
31

32 33 34
#include <asm/cputable.h>
#include <asm/uaccess.h>
#include <asm/kvm_ppc.h>
35
#include <asm/cacheflush.h>
36 37 38
#include <asm/dbell.h>
#include <asm/hw_irq.h>
#include <asm/irq.h>
39
#include <asm/time.h>
40

41
#include "timing.h"
42
#include "booke.h"
43 44 45

#define CREATE_TRACE_POINTS
#include "trace_booke.h"
46

47 48
unsigned long kvmppc_booke_handlers;

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU

struct kvm_stats_debugfs_item debugfs_entries[] = {
	{ "mmio",       VCPU_STAT(mmio_exits) },
	{ "sig",        VCPU_STAT(signal_exits) },
	{ "itlb_r",     VCPU_STAT(itlb_real_miss_exits) },
	{ "itlb_v",     VCPU_STAT(itlb_virt_miss_exits) },
	{ "dtlb_r",     VCPU_STAT(dtlb_real_miss_exits) },
	{ "dtlb_v",     VCPU_STAT(dtlb_virt_miss_exits) },
	{ "sysc",       VCPU_STAT(syscall_exits) },
	{ "isi",        VCPU_STAT(isi_exits) },
	{ "dsi",        VCPU_STAT(dsi_exits) },
	{ "inst_emu",   VCPU_STAT(emulated_inst_exits) },
	{ "dec",        VCPU_STAT(dec_exits) },
	{ "ext_intr",   VCPU_STAT(ext_intr_exits) },
65
	{ "halt_wakeup", VCPU_STAT(halt_wakeup) },
66 67
	{ "doorbell", VCPU_STAT(dbell_exits) },
	{ "guest doorbell", VCPU_STAT(gdbell_exits) },
68
	{ "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
69 70 71 72 73 74 75 76
	{ NULL }
};

/* TODO: use vcpu_printf() */
void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
{
	int i;

77
	printk("pc:   %08lx msr:  %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr);
78
	printk("lr:   %08lx ctr:  %08lx\n", vcpu->arch.lr, vcpu->arch.ctr);
79 80
	printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
					    vcpu->arch.shared->srr1);
81 82 83 84

	printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);

	for (i = 0; i < 32; i += 4) {
85
		printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
86 87 88 89
		       kvmppc_get_gpr(vcpu, i),
		       kvmppc_get_gpr(vcpu, i+1),
		       kvmppc_get_gpr(vcpu, i+2),
		       kvmppc_get_gpr(vcpu, i+3));
90 91 92
	}
}

93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
#ifdef CONFIG_SPE
void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
{
	preempt_disable();
	enable_kernel_spe();
	kvmppc_save_guest_spe(vcpu);
	vcpu->arch.shadow_msr &= ~MSR_SPE;
	preempt_enable();
}

static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
{
	preempt_disable();
	enable_kernel_spe();
	kvmppc_load_guest_spe(vcpu);
	vcpu->arch.shadow_msr |= MSR_SPE;
	preempt_enable();
}

static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
{
	if (vcpu->arch.shared->msr & MSR_SPE) {
		if (!(vcpu->arch.shadow_msr & MSR_SPE))
			kvmppc_vcpu_enable_spe(vcpu);
	} else if (vcpu->arch.shadow_msr & MSR_SPE) {
		kvmppc_vcpu_disable_spe(vcpu);
	}
}
#else
static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
{
}
#endif

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
/*
 * Load up guest vcpu FP state if it's needed.
 * It also set the MSR_FP in thread so that host know
 * we're holding FPU, and then host can help to save
 * guest vcpu FP state if other threads require to use FPU.
 * This simulates an FP unavailable fault.
 *
 * It requires to be called with preemption disabled.
 */
static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_PPC_FPU
	if (!(current->thread.regs->msr & MSR_FP)) {
		enable_kernel_fp();
		load_fp_state(&vcpu->arch.fp);
		current->thread.fp_save_area = &vcpu->arch.fp;
		current->thread.regs->msr |= MSR_FP;
	}
#endif
}

/*
 * Save guest vcpu FP state into thread.
 * It requires to be called with preemption disabled.
 */
static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_PPC_FPU
	if (current->thread.regs->msr & MSR_FP)
		giveup_fpu(current);
	current->thread.fp_save_area = NULL;
#endif
}

161 162 163 164 165 166 167 168 169 170
static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
{
#if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
	/* We always treat the FP bit as enabled from the host
	   perspective, so only need to adjust the shadow MSR */
	vcpu->arch.shadow_msr &= ~MSR_FP;
	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
#endif
}

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
/*
 * Simulate AltiVec unavailable fault to load guest state
 * from thread to AltiVec unit.
 * It requires to be called with preemption disabled.
 */
static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_ALTIVEC
	if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
		if (!(current->thread.regs->msr & MSR_VEC)) {
			enable_kernel_altivec();
			load_vr_state(&vcpu->arch.vr);
			current->thread.vr_save_area = &vcpu->arch.vr;
			current->thread.regs->msr |= MSR_VEC;
		}
	}
#endif
}

/*
 * Save guest vcpu AltiVec state into thread.
 * It requires to be called with preemption disabled.
 */
static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_ALTIVEC
	if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
		if (current->thread.regs->msr & MSR_VEC)
			giveup_altivec(current);
		current->thread.vr_save_area = NULL;
	}
#endif
}

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
{
	/* Synchronize guest's desire to get debug interrupts into shadow MSR */
#ifndef CONFIG_KVM_BOOKE_HV
	vcpu->arch.shadow_msr &= ~MSR_DE;
	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
#endif

	/* Force enable debug interrupts when user space wants to debug */
	if (vcpu->guest_debug) {
#ifdef CONFIG_KVM_BOOKE_HV
		/*
		 * Since there is no shadow MSR, sync MSR_DE into the guest
		 * visible MSR.
		 */
		vcpu->arch.shared->msr |= MSR_DE;
#else
		vcpu->arch.shadow_msr |= MSR_DE;
		vcpu->arch.shared->msr &= ~MSR_DE;
#endif
	}
}

L
Liu Yu 已提交
228 229 230 231
/*
 * Helper function for "full" MSR writes.  No need to call this if only
 * EE/CE/ME/DE/RI are changing.
 */
232 233
void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
{
L
Liu Yu 已提交
234
	u32 old_msr = vcpu->arch.shared->msr;
235

236 237 238 239
#ifdef CONFIG_KVM_BOOKE_HV
	new_msr |= MSR_GS;
#endif

240 241
	vcpu->arch.shared->msr = new_msr;

L
Liu Yu 已提交
242
	kvmppc_mmu_msr_notify(vcpu, old_msr);
243
	kvmppc_vcpu_sync_spe(vcpu);
244
	kvmppc_vcpu_sync_fpu(vcpu);
245
	kvmppc_vcpu_sync_debug(vcpu);
246 247
}

248 249
static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
                                       unsigned int priority)
250
{
251
	trace_kvm_booke_queue_irqprio(vcpu, priority);
252 253 254
	set_bit(priority, &vcpu->arch.pending_exceptions);
}

255 256
void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
				 ulong dear_flags, ulong esr_flags)
257
{
258 259 260 261 262
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
}

263 264
void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
				    ulong dear_flags, ulong esr_flags)
265 266 267 268 269 270
{
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
}

271 272 273 274 275 276
void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
}

void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags)
277 278 279 280 281
{
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
}

282 283 284 285 286 287 288 289
static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
					ulong esr_flags)
{
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
}

290 291 292
void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
{
	vcpu->arch.queued_esr = esr_flags;
293
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
294 295 296 297
}

void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
{
298
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
299 300 301 302
}

int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
{
303
	return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
304 305
}

306 307 308 309 310
void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
{
	clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
}

311 312 313
void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
                                struct kvm_interrupt *irq)
{
314 315 316 317 318 319
	unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;

	if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
		prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;

	kvmppc_booke_queue_irqprio(vcpu, prio);
320 321
}

322
void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
323 324
{
	clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
325
	clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
326 327
}

328 329 330 331 332 333 334 335 336 337
static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
}

static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
{
	clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
}

338 339
static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
340 341
	kvmppc_set_srr0(vcpu, srr0);
	kvmppc_set_srr1(vcpu, srr1);
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
}

static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	vcpu->arch.csrr0 = srr0;
	vcpu->arch.csrr1 = srr1;
}

static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
		vcpu->arch.dsrr0 = srr0;
		vcpu->arch.dsrr1 = srr1;
	} else {
		set_guest_csrr(vcpu, srr0, srr1);
	}
}

static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	vcpu->arch.mcsrr0 = srr0;
	vcpu->arch.mcsrr1 = srr1;
}

366 367 368
/* Deliver the interrupt of the corresponding priority, if possible. */
static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
                                        unsigned int priority)
369
{
370
	int allowed = 0;
371
	ulong msr_mask = 0;
372
	bool update_esr = false, update_dear = false, update_epr = false;
373 374 375
	ulong crit_raw = vcpu->arch.shared->critical;
	ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
	bool crit;
376
	bool keep_irq = false;
377
	enum int_class int_class;
378
	ulong new_msr = vcpu->arch.shared->msr;
379 380 381 382 383 384 385 386 387 388 389

	/* Truncate crit indicators in 32 bit mode */
	if (!(vcpu->arch.shared->msr & MSR_SF)) {
		crit_raw &= 0xffffffff;
		crit_r1 &= 0xffffffff;
	}

	/* Critical section when crit == r1 */
	crit = (crit_raw == crit_r1);
	/* ... and we're in supervisor mode */
	crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
390

391 392 393 394 395
	if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
		priority = BOOKE_IRQPRIO_EXTERNAL;
		keep_irq = true;
	}

396
	if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
397 398
		update_epr = true;

399 400 401
	switch (priority) {
	case BOOKE_IRQPRIO_DTLB_MISS:
	case BOOKE_IRQPRIO_DATA_STORAGE:
402
	case BOOKE_IRQPRIO_ALIGNMENT:
403 404
		update_dear = true;
		/* fall through */
405
	case BOOKE_IRQPRIO_INST_STORAGE:
406 407 408 409 410
	case BOOKE_IRQPRIO_PROGRAM:
		update_esr = true;
		/* fall through */
	case BOOKE_IRQPRIO_ITLB_MISS:
	case BOOKE_IRQPRIO_SYSCALL:
411
	case BOOKE_IRQPRIO_FP_UNAVAIL:
412
#ifdef CONFIG_SPE_POSSIBLE
413 414 415
	case BOOKE_IRQPRIO_SPE_UNAVAIL:
	case BOOKE_IRQPRIO_SPE_FP_DATA:
	case BOOKE_IRQPRIO_SPE_FP_ROUND:
416 417 418 419 420
#endif
#ifdef CONFIG_ALTIVEC
	case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL:
	case BOOKE_IRQPRIO_ALTIVEC_ASSIST:
#endif
421 422
	case BOOKE_IRQPRIO_AP_UNAVAIL:
		allowed = 1;
423
		msr_mask = MSR_CE | MSR_ME | MSR_DE;
424
		int_class = INT_CLASS_NONCRIT;
425
		break;
426
	case BOOKE_IRQPRIO_WATCHDOG:
427
	case BOOKE_IRQPRIO_CRITICAL:
428
	case BOOKE_IRQPRIO_DBELL_CRIT:
429
		allowed = vcpu->arch.shared->msr & MSR_CE;
430
		allowed = allowed && !crit;
431
		msr_mask = MSR_ME;
432
		int_class = INT_CLASS_CRIT;
433
		break;
434
	case BOOKE_IRQPRIO_MACHINE_CHECK:
435
		allowed = vcpu->arch.shared->msr & MSR_ME;
436 437
		allowed = allowed && !crit;
		int_class = INT_CLASS_MC;
438
		break;
439 440
	case BOOKE_IRQPRIO_DECREMENTER:
	case BOOKE_IRQPRIO_FIT:
441 442 443
		keep_irq = true;
		/* fall through */
	case BOOKE_IRQPRIO_EXTERNAL:
444
	case BOOKE_IRQPRIO_DBELL:
445
		allowed = vcpu->arch.shared->msr & MSR_EE;
446
		allowed = allowed && !crit;
447
		msr_mask = MSR_CE | MSR_ME | MSR_DE;
448
		int_class = INT_CLASS_NONCRIT;
449
		break;
450
	case BOOKE_IRQPRIO_DEBUG:
451
		allowed = vcpu->arch.shared->msr & MSR_DE;
452
		allowed = allowed && !crit;
453
		msr_mask = MSR_ME;
454 455 456 457 458
		if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
			int_class = INT_CLASS_DBG;
		else
			int_class = INT_CLASS_CRIT;

459 460 461
		break;
	}

462
	if (allowed) {
463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
		switch (int_class) {
		case INT_CLASS_NONCRIT:
			set_guest_srr(vcpu, vcpu->arch.pc,
				      vcpu->arch.shared->msr);
			break;
		case INT_CLASS_CRIT:
			set_guest_csrr(vcpu, vcpu->arch.pc,
				       vcpu->arch.shared->msr);
			break;
		case INT_CLASS_DBG:
			set_guest_dsrr(vcpu, vcpu->arch.pc,
				       vcpu->arch.shared->msr);
			break;
		case INT_CLASS_MC:
			set_guest_mcsrr(vcpu, vcpu->arch.pc,
					vcpu->arch.shared->msr);
			break;
		}

482
		vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority];
483
		if (update_esr == true)
484
			kvmppc_set_esr(vcpu, vcpu->arch.queued_esr);
485
		if (update_dear == true)
486
			kvmppc_set_dar(vcpu, vcpu->arch.queued_dear);
487 488 489
		if (update_epr == true) {
			if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
				kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
S
Scott Wood 已提交
490 491 492 493
			else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
				BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
				kvmppc_mpic_set_epr(vcpu);
			}
494
		}
495 496 497 498 499 500 501

		new_msr &= msr_mask;
#if defined(CONFIG_64BIT)
		if (vcpu->arch.epcr & SPRN_EPCR_ICM)
			new_msr |= MSR_CM;
#endif
		kvmppc_set_msr(vcpu, new_msr);
502

503 504
		if (!keep_irq)
			clear_bit(priority, &vcpu->arch.pending_exceptions);
505 506
	}

507 508 509 510 511 512 513 514 515 516 517 518 519 520
#ifdef CONFIG_KVM_BOOKE_HV
	/*
	 * If an interrupt is pending but masked, raise a guest doorbell
	 * so that we are notified when the guest enables the relevant
	 * MSR bit.
	 */
	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
	if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
#endif

521
	return allowed;
522 523
}

524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
/*
 * Return the number of jiffies until the next timeout.  If the timeout is
 * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
 * because the larger value can break the timer APIs.
 */
static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
{
	u64 tb, wdt_tb, wdt_ticks = 0;
	u64 nr_jiffies = 0;
	u32 period = TCR_GET_WP(vcpu->arch.tcr);

	wdt_tb = 1ULL << (63 - period);
	tb = get_tb();
	/*
	 * The watchdog timeout will hapeen when TB bit corresponding
	 * to watchdog will toggle from 0 to 1.
	 */
	if (tb & wdt_tb)
		wdt_ticks = wdt_tb;

	wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));

	/* Convert timebase ticks to jiffies */
	nr_jiffies = wdt_ticks;

	if (do_div(nr_jiffies, tb_ticks_per_jiffy))
		nr_jiffies++;

	return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
}

static void arm_next_watchdog(struct kvm_vcpu *vcpu)
{
	unsigned long nr_jiffies;
	unsigned long flags;

	/*
	 * If TSR_ENW and TSR_WIS are not set then no need to exit to
	 * userspace, so clear the KVM_REQ_WATCHDOG request.
	 */
	if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
		clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests);

	spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
	nr_jiffies = watchdog_next_timeout(vcpu);
	/*
	 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
	 * then do not run the watchdog timer as this can break timer APIs.
	 */
	if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
		mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
	else
		del_timer(&vcpu->arch.wdt_timer);
	spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
}

void kvmppc_watchdog_func(unsigned long data)
{
	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
	u32 tsr, new_tsr;
	int final;

	do {
		new_tsr = tsr = vcpu->arch.tsr;
		final = 0;

		/* Time out event */
		if (tsr & TSR_ENW) {
			if (tsr & TSR_WIS)
				final = 1;
			else
				new_tsr = tsr | TSR_WIS;
		} else {
			new_tsr = tsr | TSR_ENW;
		}
	} while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);

	if (new_tsr & TSR_WIS) {
		smp_wmb();
		kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
		kvm_vcpu_kick(vcpu);
	}

	/*
	 * If this is final watchdog expiry and some action is required
	 * then exit to userspace.
	 */
	if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
	    vcpu->arch.watchdog_enabled) {
		smp_wmb();
		kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
		kvm_vcpu_kick(vcpu);
	}

	/*
	 * Stop running the watchdog timer after final expiration to
	 * prevent the host from being flooded with timers if the
	 * guest sets a short period.
	 * Timers will resume when TSR/TCR is updated next time.
	 */
	if (!final)
		arm_next_watchdog(vcpu);
}

628 629 630 631 632 633
static void update_timer_ints(struct kvm_vcpu *vcpu)
{
	if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
		kvmppc_core_queue_dec(vcpu);
	else
		kvmppc_core_dequeue_dec(vcpu);
634 635 636 637 638

	if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
		kvmppc_core_queue_watchdog(vcpu);
	else
		kvmppc_core_dequeue_watchdog(vcpu);
639 640
}

641
static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
642 643 644 645
{
	unsigned long *pending = &vcpu->arch.pending_exceptions;
	unsigned int priority;

646
	priority = __ffs(*pending);
647
	while (priority < BOOKE_IRQPRIO_MAX) {
648
		if (kvmppc_booke_irqprio_deliver(vcpu, priority))
649 650 651 652 653 654
			break;

		priority = find_next_bit(pending,
		                         BITS_PER_BYTE * sizeof(*pending),
		                         priority + 1);
	}
655 656

	/* Tell the guest about our interrupt status */
657
	vcpu->arch.shared->int_pending = !!*pending;
658 659
}

660
/* Check pending exceptions and deliver one, if possible. */
661
int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
662
{
663
	int r = 0;
664 665 666 667
	WARN_ON_ONCE(!irqs_disabled());

	kvmppc_core_check_exceptions(vcpu);

668 669 670 671 672
	if (vcpu->requests) {
		/* Exception delivery raised request; start over */
		return 1;
	}

673 674 675
	if (vcpu->arch.shared->msr & MSR_WE) {
		local_irq_enable();
		kvm_vcpu_block(vcpu);
676
		clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
S
Scott Wood 已提交
677
		hard_irq_disable();
678 679

		kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
680
		r = 1;
681
	};
682 683 684 685

	return r;
}

686
int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
687
{
688 689
	int r = 1; /* Indicate we want to get back into the guest */

690 691
	if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
		update_timer_ints(vcpu);
692
#if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
693 694
	if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
		kvmppc_core_flush_tlb(vcpu);
695
#endif
696

697 698 699 700 701
	if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
		vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
		r = 0;
	}

702 703 704 705 706 707 708
	if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
		vcpu->run->epr.epr = 0;
		vcpu->arch.epr_needed = true;
		vcpu->run->exit_reason = KVM_EXIT_EPR;
		r = 0;
	}

709
	return r;
710 711
}

712 713
int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
{
714
	int ret, s;
715
	struct debug_reg debug;
716

717 718 719 720 721
	if (!vcpu->arch.sane) {
		kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		return -EINVAL;
	}

722 723 724
	s = kvmppc_prepare_to_enter(vcpu);
	if (s <= 0) {
		ret = s;
725 726
		goto out;
	}
S
Scott Wood 已提交
727
	/* interrupts now hard-disabled */
728

729 730 731 732 733 734
#ifdef CONFIG_PPC_FPU
	/* Save userspace FPU state in stack */
	enable_kernel_fp();

	/*
	 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
735
	 * as always using the FPU.
736 737 738 739
	 */
	kvmppc_load_guest_fp(vcpu);
#endif

740 741 742 743 744 745 746 747 748 749 750
#ifdef CONFIG_ALTIVEC
	/* Save userspace AltiVec state in stack */
	if (cpu_has_feature(CPU_FTR_ALTIVEC))
		enable_kernel_altivec();
	/*
	 * Since we can't trap on MSR_VEC in GS-mode, we consider the guest
	 * as always using the AltiVec.
	 */
	kvmppc_load_guest_altivec(vcpu);
#endif

751
	/* Switch to guest debug context */
752
	debug = vcpu->arch.dbg_reg;
753 754
	switch_booke_debug_regs(&debug);
	debug = current->thread.debug;
755
	current->thread.debug = vcpu->arch.dbg_reg;
756

757
	vcpu->arch.pgdir = current->mm->pgd;
758
	kvmppc_fix_ee_before_entry();
759

760
	ret = __kvmppc_vcpu_run(kvm_run, vcpu);
761

762 763 764
	/* No need for kvm_guest_exit. It's done in handle_exit.
	   We also get here with interrupts enabled. */

765
	/* Switch back to user space debug context */
766 767
	switch_booke_debug_regs(&debug);
	current->thread.debug = debug;
768

769 770 771 772
#ifdef CONFIG_PPC_FPU
	kvmppc_save_guest_fp(vcpu);
#endif

773 774 775 776
#ifdef CONFIG_ALTIVEC
	kvmppc_save_guest_altivec(vcpu);
#endif

777
out:
778
	vcpu->mode = OUTSIDE_GUEST_MODE;
779 780 781
	return ret;
}

782 783 784 785 786 787 788 789 790 791 792 793 794
static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
{
	enum emulation_result er;

	er = kvmppc_emulate_instruction(run, vcpu);
	switch (er) {
	case EMULATE_DONE:
		/* don't overwrite subtypes, just account kvm_stats */
		kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
		/* Future optimization: only reload non-volatiles if
		 * they were actually modified by emulation. */
		return RESUME_GUEST_NV;

795 796 797
	case EMULATE_AGAIN:
		return RESUME_GUEST;

798 799 800 801 802 803 804
	case EMULATE_FAIL:
		printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
		       __func__, vcpu->arch.pc, vcpu->arch.last_inst);
		/* For debugging, encode the failing instruction and
		 * report it to userspace. */
		run->hw.hardware_exit_reason = ~0ULL << 32;
		run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
805
		kvmppc_core_queue_program(vcpu, ESR_PIL);
806 807
		return RESUME_HOST;

808 809 810
	case EMULATE_EXIT_USER:
		return RESUME_HOST;

811 812 813 814 815
	default:
		BUG();
	}
}

816 817
static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
{
818
	struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg);
819 820
	u32 dbsr = vcpu->arch.dbsr;

821 822
	/* Clear guest dbsr (vcpu->arch.dbsr) */
	vcpu->arch.dbsr = 0;
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
	run->debug.arch.status = 0;
	run->debug.arch.address = vcpu->arch.pc;

	if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
		run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
	} else {
		if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
		else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
		if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
			run->debug.arch.address = dbg_reg->dac1;
		else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
			run->debug.arch.address = dbg_reg->dac2;
	}

	return RESUME_HOST;
}

842
static void kvmppc_fill_pt_regs(struct pt_regs *regs)
843
{
844
	ulong r1, ip, msr, lr;
845

846 847 848 849 850 851 852 853 854 855 856 857
	asm("mr %0, 1" : "=r"(r1));
	asm("mflr %0" : "=r"(lr));
	asm("mfmsr %0" : "=r"(msr));
	asm("bl 1f; 1: mflr %0" : "=r"(ip));

	memset(regs, 0, sizeof(*regs));
	regs->gpr[1] = r1;
	regs->nip = ip;
	regs->msr = msr;
	regs->link = lr;
}

858 859 860 861 862 863
/*
 * For interrupts needed to be handled by host interrupt handlers,
 * corresponding host handler are called from here in similar way
 * (but not exact) as they are called from low level handler
 * (such as from arch/powerpc/kernel/head_fsl_booke.S).
 */
864 865 866 867
static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
				     unsigned int exit_nr)
{
	struct pt_regs regs;
868

869 870
	switch (exit_nr) {
	case BOOKE_INTERRUPT_EXTERNAL:
871 872
		kvmppc_fill_pt_regs(&regs);
		do_IRQ(&regs);
873 874
		break;
	case BOOKE_INTERRUPT_DECREMENTER:
875 876
		kvmppc_fill_pt_regs(&regs);
		timer_interrupt(&regs);
877
		break;
878
#if defined(CONFIG_PPC_DOORBELL)
879
	case BOOKE_INTERRUPT_DOORBELL:
880 881
		kvmppc_fill_pt_regs(&regs);
		doorbell_exception(&regs);
882 883 884 885 886
		break;
#endif
	case BOOKE_INTERRUPT_MACHINE_CHECK:
		/* FIXME */
		break;
887 888 889 890
	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
		kvmppc_fill_pt_regs(&regs);
		performance_monitor_exception(&regs);
		break;
891 892 893 894 895 896 897 898 899 900 901
	case BOOKE_INTERRUPT_WATCHDOG:
		kvmppc_fill_pt_regs(&regs);
#ifdef CONFIG_BOOKE_WDT
		WatchdogException(&regs);
#else
		unknown_exception(&regs);
#endif
		break;
	case BOOKE_INTERRUPT_CRITICAL:
		unknown_exception(&regs);
		break;
902 903 904 905 906
	case BOOKE_INTERRUPT_DEBUG:
		/* Save DBSR before preemption is enabled */
		vcpu->arch.dbsr = mfspr(SPRN_DBSR);
		kvmppc_clear_dbsr();
		break;
907
	}
908 909
}

910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
				  enum emulation_result emulated, u32 last_inst)
{
	switch (emulated) {
	case EMULATE_AGAIN:
		return RESUME_GUEST;

	case EMULATE_FAIL:
		pr_debug("%s: load instruction from guest address %lx failed\n",
		       __func__, vcpu->arch.pc);
		/* For debugging, encode the failing instruction and
		 * report it to userspace. */
		run->hw.hardware_exit_reason = ~0ULL << 32;
		run->hw.hardware_exit_reason |= last_inst;
		kvmppc_core_queue_program(vcpu, ESR_PIL);
		return RESUME_HOST;

	default:
		BUG();
	}
}

932 933 934 935 936 937 938 939 940
/**
 * kvmppc_handle_exit
 *
 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
 */
int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
                       unsigned int exit_nr)
{
	int r = RESUME_HOST;
941
	int s;
942
	int idx;
943 944
	u32 last_inst = KVM_INST_FETCH_FAILED;
	enum emulation_result emulated = EMULATE_DONE;
945 946 947 948 949 950

	/* update before a new last_exit_type is rewritten */
	kvmppc_update_timing_stats(vcpu);

	/* restart interrupts if they were meant for the host */
	kvmppc_restart_interrupt(vcpu, exit_nr);
951

952 953 954 955 956 957 958 959 960 961 962 963 964 965
	/*
	 * get last instruction before beeing preempted
	 * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA
	 */
	switch (exit_nr) {
	case BOOKE_INTERRUPT_DATA_STORAGE:
	case BOOKE_INTERRUPT_DTLB_MISS:
	case BOOKE_INTERRUPT_HV_PRIV:
		emulated = kvmppc_get_last_inst(vcpu, false, &last_inst);
		break;
	default:
		break;
	}

966 967
	local_irq_enable();

968
	trace_kvm_exit(exit_nr, vcpu);
969
	kvm_guest_exit();
970

971 972 973
	run->exit_reason = KVM_EXIT_UNKNOWN;
	run->ready_for_interrupt_injection = 1;

974 975 976 977 978
	if (emulated != EMULATE_DONE) {
		r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst);
		goto out;
	}

979 980
	switch (exit_nr) {
	case BOOKE_INTERRUPT_MACHINE_CHECK:
981 982 983 984 985 986
		printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
		kvmppc_dump_vcpu(vcpu);
		/* For debugging, send invalid exit reason to user space */
		run->hw.hardware_exit_reason = ~1ULL << 32;
		run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
		r = RESUME_HOST;
987 988 989
		break;

	case BOOKE_INTERRUPT_EXTERNAL:
990
		kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
991 992 993
		r = RESUME_GUEST;
		break;

994
	case BOOKE_INTERRUPT_DECREMENTER:
995
		kvmppc_account_exit(vcpu, DEC_EXITS);
996 997 998
		r = RESUME_GUEST;
		break;

999 1000 1001 1002
	case BOOKE_INTERRUPT_WATCHDOG:
		r = RESUME_GUEST;
		break;

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
	case BOOKE_INTERRUPT_DOORBELL:
		kvmppc_account_exit(vcpu, DBELL_EXITS);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
		kvmppc_account_exit(vcpu, GDBELL_EXITS);

		/*
		 * We are here because there is a pending guest interrupt
		 * which could not be delivered as MSR_CE or MSR_ME was not
		 * set.  Once we break from here we will retry delivery.
		 */
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_GUEST_DBELL:
		kvmppc_account_exit(vcpu, GDBELL_EXITS);

		/*
		 * We are here because there is a pending guest interrupt
		 * which could not be delivered as MSR_EE was not set.  Once
		 * we break from here we will retry delivery.
		 */
		r = RESUME_GUEST;
		break;

1030 1031 1032 1033
	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
		r = RESUME_GUEST;
		break;

1034 1035 1036 1037
	case BOOKE_INTERRUPT_HV_PRIV:
		r = emulation_exit(run, vcpu);
		break;

1038
	case BOOKE_INTERRUPT_PROGRAM:
1039
		if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
1040 1041 1042 1043 1044 1045 1046 1047
			/*
			 * Program traps generated by user-level software must
			 * be handled by the guest kernel.
			 *
			 * In GS mode, hypervisor privileged instructions trap
			 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
			 * actual program interrupts, handled by the guest.
			 */
1048
			kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
1049
			r = RESUME_GUEST;
1050
			kvmppc_account_exit(vcpu, USR_PR_INST);
1051 1052 1053
			break;
		}

1054
		r = emulation_exit(run, vcpu);
1055 1056
		break;

1057
	case BOOKE_INTERRUPT_FP_UNAVAIL:
1058
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
1059
		kvmppc_account_exit(vcpu, FP_UNAVAIL);
1060 1061 1062
		r = RESUME_GUEST;
		break;

1063 1064 1065 1066 1067 1068 1069
#ifdef CONFIG_SPE
	case BOOKE_INTERRUPT_SPE_UNAVAIL: {
		if (vcpu->arch.shared->msr & MSR_SPE)
			kvmppc_vcpu_enable_spe(vcpu);
		else
			kvmppc_booke_queue_irqprio(vcpu,
						   BOOKE_IRQPRIO_SPE_UNAVAIL);
1070 1071
		r = RESUME_GUEST;
		break;
1072
	}
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082

	case BOOKE_INTERRUPT_SPE_FP_DATA:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_SPE_FP_ROUND:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
		r = RESUME_GUEST;
		break;
1083
#elif defined(CONFIG_SPE_POSSIBLE)
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
	case BOOKE_INTERRUPT_SPE_UNAVAIL:
		/*
		 * Guest wants SPE, but host kernel doesn't support it.  Send
		 * an "unimplemented operation" program check to the guest.
		 */
		kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
		r = RESUME_GUEST;
		break;

	/*
	 * These really should never happen without CONFIG_SPE,
	 * as we should never enable the real MSR[SPE] in the guest.
	 */
	case BOOKE_INTERRUPT_SPE_FP_DATA:
	case BOOKE_INTERRUPT_SPE_FP_ROUND:
		printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
		       __func__, exit_nr, vcpu->arch.pc);
		run->hw.hardware_exit_reason = exit_nr;
		r = RESUME_HOST;
		break;
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
#endif /* CONFIG_SPE_POSSIBLE */

/*
 * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC,
 * see kvmppc_core_check_processor_compat().
 */
#ifdef CONFIG_ALTIVEC
	case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_ALTIVEC_ASSIST:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST);
		r = RESUME_GUEST;
		break;
1120
#endif
1121

1122
	case BOOKE_INTERRUPT_DATA_STORAGE:
1123 1124
		kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
		                               vcpu->arch.fault_esr);
1125
		kvmppc_account_exit(vcpu, DSI_EXITS);
1126 1127 1128 1129
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_INST_STORAGE:
1130
		kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
1131
		kvmppc_account_exit(vcpu, ISI_EXITS);
1132 1133 1134
		r = RESUME_GUEST;
		break;

1135 1136 1137 1138 1139 1140
	case BOOKE_INTERRUPT_ALIGNMENT:
		kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
		                            vcpu->arch.fault_esr);
		r = RESUME_GUEST;
		break;

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
#ifdef CONFIG_KVM_BOOKE_HV
	case BOOKE_INTERRUPT_HV_SYSCALL:
		if (!(vcpu->arch.shared->msr & MSR_PR)) {
			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
		} else {
			/*
			 * hcall from guest userspace -- send privileged
			 * instruction program check.
			 */
			kvmppc_core_queue_program(vcpu, ESR_PPR);
		}

		r = RESUME_GUEST;
		break;
#else
1156
	case BOOKE_INTERRUPT_SYSCALL:
1157 1158 1159 1160 1161 1162 1163 1164 1165
		if (!(vcpu->arch.shared->msr & MSR_PR) &&
		    (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
			/* KVM PV hypercalls */
			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
			r = RESUME_GUEST;
		} else {
			/* Guest syscalls */
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
		}
1166
		kvmppc_account_exit(vcpu, SYSCALL_EXITS);
1167 1168
		r = RESUME_GUEST;
		break;
1169
#endif
1170 1171 1172

	case BOOKE_INTERRUPT_DTLB_MISS: {
		unsigned long eaddr = vcpu->arch.fault_dear;
1173
		int gtlb_index;
1174
		gpa_t gpaddr;
1175 1176
		gfn_t gfn;

1177
#ifdef CONFIG_KVM_E500V2
S
Scott Wood 已提交
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
		if (!(vcpu->arch.shared->msr & MSR_PR) &&
		    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
			kvmppc_map_magic(vcpu);
			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
			r = RESUME_GUEST;

			break;
		}
#endif

1188
		/* Check the guest TLB. */
1189
		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
1190
		if (gtlb_index < 0) {
1191
			/* The guest didn't have a mapping for it. */
1192 1193 1194
			kvmppc_core_queue_dtlb_miss(vcpu,
			                            vcpu->arch.fault_dear,
			                            vcpu->arch.fault_esr);
1195
			kvmppc_mmu_dtlb_miss(vcpu);
1196
			kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
1197 1198 1199 1200
			r = RESUME_GUEST;
			break;
		}

1201 1202
		idx = srcu_read_lock(&vcpu->kvm->srcu);

1203
		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1204
		gfn = gpaddr >> PAGE_SHIFT;
1205 1206 1207 1208 1209 1210 1211 1212

		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
			/* The guest TLB had a mapping, but the shadow TLB
			 * didn't, and it is RAM. This could be because:
			 * a) the entry is mapping the host kernel, or
			 * b) the guest used a large mapping which we're faking
			 * Either way, we need to satisfy the fault without
			 * invoking the guest. */
1213
			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1214
			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1215 1216 1217 1218
			r = RESUME_GUEST;
		} else {
			/* Guest has mapped and accessed a page which is not
			 * actually RAM. */
1219
			vcpu->arch.paddr_accessed = gpaddr;
1220
			vcpu->arch.vaddr_accessed = eaddr;
1221
			r = kvmppc_emulate_mmio(run, vcpu);
1222
			kvmppc_account_exit(vcpu, MMIO_EXITS);
1223 1224
		}

1225
		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1226 1227 1228 1229 1230
		break;
	}

	case BOOKE_INTERRUPT_ITLB_MISS: {
		unsigned long eaddr = vcpu->arch.pc;
1231
		gpa_t gpaddr;
1232
		gfn_t gfn;
1233
		int gtlb_index;
1234 1235 1236 1237

		r = RESUME_GUEST;

		/* Check the guest TLB. */
1238
		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
1239
		if (gtlb_index < 0) {
1240
			/* The guest didn't have a mapping for it. */
1241
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
1242
			kvmppc_mmu_itlb_miss(vcpu);
1243
			kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
1244 1245 1246
			break;
		}

1247
		kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
1248

1249 1250
		idx = srcu_read_lock(&vcpu->kvm->srcu);

1251
		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1252
		gfn = gpaddr >> PAGE_SHIFT;
1253 1254 1255 1256 1257 1258 1259 1260

		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
			/* The guest TLB had a mapping, but the shadow TLB
			 * didn't. This could be because:
			 * a) the entry is mapping the host kernel, or
			 * b) the guest used a large mapping which we're faking
			 * Either way, we need to satisfy the fault without
			 * invoking the guest. */
1261
			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1262 1263
		} else {
			/* Guest mapped and leaped at non-RAM! */
1264
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
1265 1266
		}

1267
		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1268 1269 1270
		break;
	}

1271
	case BOOKE_INTERRUPT_DEBUG: {
1272 1273 1274
		r = kvmppc_handle_debug(run, vcpu);
		if (r == RESUME_HOST)
			run->exit_reason = KVM_EXIT_DEBUG;
1275
		kvmppc_account_exit(vcpu, DEBUG_EXITS);
1276 1277 1278
		break;
	}

1279 1280 1281 1282 1283
	default:
		printk(KERN_EMERG "exit_nr %d\n", exit_nr);
		BUG();
	}

1284
out:
1285 1286 1287 1288
	/*
	 * To avoid clobbering exit_reason, only check for signals if we
	 * aren't already exiting to userspace for some other reason.
	 */
1289
	if (!(r & RESUME_HOST)) {
1290
		s = kvmppc_prepare_to_enter(vcpu);
S
Scott Wood 已提交
1291
		if (s <= 0)
1292
			r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
S
Scott Wood 已提交
1293 1294
		else {
			/* interrupts now hard-disabled */
1295
			kvmppc_fix_ee_before_entry();
1296
			kvmppc_load_guest_fp(vcpu);
1297
			kvmppc_load_guest_altivec(vcpu);
1298
		}
1299 1300 1301 1302 1303
	}

	return r;
}

1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
{
	u32 old_tsr = vcpu->arch.tsr;

	vcpu->arch.tsr = new_tsr;

	if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
		arm_next_watchdog(vcpu);

	update_timer_ints(vcpu);
}

1316 1317 1318
/* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
{
1319
	int i;
1320
	int r;
1321

1322
	vcpu->arch.pc = 0;
1323
	vcpu->arch.shared->pir = vcpu->vcpu_id;
1324
	kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
1325
	kvmppc_set_msr(vcpu, 0);
1326

1327
#ifndef CONFIG_KVM_BOOKE_HV
1328
	vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
1329
	vcpu->arch.shadow_pid = 1;
1330 1331
	vcpu->arch.shared->msr = 0;
#endif
1332

1333 1334
	/* Eye-catching numbers so we know if the guest takes an interrupt
	 * before it's programmed its own IVPR/IVORs. */
1335
	vcpu->arch.ivpr = 0x55550000;
1336 1337
	for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
		vcpu->arch.ivor[i] = 0x7700 | i * 4;
1338

1339 1340
	kvmppc_init_timing_stats(vcpu);

1341 1342 1343
	r = kvmppc_core_vcpu_setup(vcpu);
	kvmppc_sanity_check(vcpu);
	return r;
1344 1345
}

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
{
	/* setup watchdog timer once */
	spin_lock_init(&vcpu->arch.wdt_lock);
	setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func,
		    (unsigned long)vcpu);

	return 0;
}

void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
{
	del_timer_sync(&vcpu->arch.wdt_timer);
}

1361 1362 1363 1364 1365
int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
{
	int i;

	regs->pc = vcpu->arch.pc;
1366
	regs->cr = kvmppc_get_cr(vcpu);
1367 1368
	regs->ctr = vcpu->arch.ctr;
	regs->lr = vcpu->arch.lr;
1369
	regs->xer = kvmppc_get_xer(vcpu);
1370
	regs->msr = vcpu->arch.shared->msr;
1371 1372
	regs->srr0 = kvmppc_get_srr0(vcpu);
	regs->srr1 = kvmppc_get_srr1(vcpu);
1373
	regs->pid = vcpu->arch.pid;
1374 1375 1376 1377 1378 1379 1380 1381
	regs->sprg0 = kvmppc_get_sprg0(vcpu);
	regs->sprg1 = kvmppc_get_sprg1(vcpu);
	regs->sprg2 = kvmppc_get_sprg2(vcpu);
	regs->sprg3 = kvmppc_get_sprg3(vcpu);
	regs->sprg4 = kvmppc_get_sprg4(vcpu);
	regs->sprg5 = kvmppc_get_sprg5(vcpu);
	regs->sprg6 = kvmppc_get_sprg6(vcpu);
	regs->sprg7 = kvmppc_get_sprg7(vcpu);
1382 1383

	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
1384
		regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
1385 1386 1387 1388 1389 1390 1391 1392 1393

	return 0;
}

int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
{
	int i;

	vcpu->arch.pc = regs->pc;
1394
	kvmppc_set_cr(vcpu, regs->cr);
1395 1396
	vcpu->arch.ctr = regs->ctr;
	vcpu->arch.lr = regs->lr;
1397
	kvmppc_set_xer(vcpu, regs->xer);
1398
	kvmppc_set_msr(vcpu, regs->msr);
1399 1400
	kvmppc_set_srr0(vcpu, regs->srr0);
	kvmppc_set_srr1(vcpu, regs->srr1);
S
Scott Wood 已提交
1401
	kvmppc_set_pid(vcpu, regs->pid);
1402 1403 1404 1405 1406 1407 1408 1409
	kvmppc_set_sprg0(vcpu, regs->sprg0);
	kvmppc_set_sprg1(vcpu, regs->sprg1);
	kvmppc_set_sprg2(vcpu, regs->sprg2);
	kvmppc_set_sprg3(vcpu, regs->sprg3);
	kvmppc_set_sprg4(vcpu, regs->sprg4);
	kvmppc_set_sprg5(vcpu, regs->sprg5);
	kvmppc_set_sprg6(vcpu, regs->sprg6);
	kvmppc_set_sprg7(vcpu, regs->sprg7);
1410

1411 1412
	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
		kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
1413 1414 1415 1416

	return 0;
}

S
Scott Wood 已提交
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
static void get_sregs_base(struct kvm_vcpu *vcpu,
                           struct kvm_sregs *sregs)
{
	u64 tb = get_tb();

	sregs->u.e.features |= KVM_SREGS_E_BASE;

	sregs->u.e.csrr0 = vcpu->arch.csrr0;
	sregs->u.e.csrr1 = vcpu->arch.csrr1;
	sregs->u.e.mcsr = vcpu->arch.mcsr;
1427
	sregs->u.e.esr = kvmppc_get_esr(vcpu);
1428
	sregs->u.e.dear = kvmppc_get_dar(vcpu);
S
Scott Wood 已提交
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
	sregs->u.e.tsr = vcpu->arch.tsr;
	sregs->u.e.tcr = vcpu->arch.tcr;
	sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
	sregs->u.e.tb = tb;
	sregs->u.e.vrsave = vcpu->arch.vrsave;
}

static int set_sregs_base(struct kvm_vcpu *vcpu,
                          struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
		return 0;

	vcpu->arch.csrr0 = sregs->u.e.csrr0;
	vcpu->arch.csrr1 = sregs->u.e.csrr1;
	vcpu->arch.mcsr = sregs->u.e.mcsr;
1445
	kvmppc_set_esr(vcpu, sregs->u.e.esr);
1446
	kvmppc_set_dar(vcpu, sregs->u.e.dear);
S
Scott Wood 已提交
1447
	vcpu->arch.vrsave = sregs->u.e.vrsave;
1448
	kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
S
Scott Wood 已提交
1449

1450
	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
S
Scott Wood 已提交
1451
		vcpu->arch.dec = sregs->u.e.dec;
1452 1453
		kvmppc_emulate_dec(vcpu);
	}
S
Scott Wood 已提交
1454

1455 1456
	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
		kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
S
Scott Wood 已提交
1457 1458 1459 1460 1461 1462 1463 1464 1465

	return 0;
}

static void get_sregs_arch206(struct kvm_vcpu *vcpu,
                              struct kvm_sregs *sregs)
{
	sregs->u.e.features |= KVM_SREGS_E_ARCH206;

1466
	sregs->u.e.pir = vcpu->vcpu_id;
S
Scott Wood 已提交
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
	sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
	sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
	sregs->u.e.decar = vcpu->arch.decar;
	sregs->u.e.ivpr = vcpu->arch.ivpr;
}

static int set_sregs_arch206(struct kvm_vcpu *vcpu,
                             struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
		return 0;

1479
	if (sregs->u.e.pir != vcpu->vcpu_id)
S
Scott Wood 已提交
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
		return -EINVAL;

	vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
	vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
	vcpu->arch.decar = sregs->u.e.decar;
	vcpu->arch.ivpr = sregs->u.e.ivpr;

	return 0;
}

1490
int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
S
Scott Wood 已提交
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
{
	sregs->u.e.features |= KVM_SREGS_E_IVOR;

	sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
	sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
	sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
	sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
	sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
	sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
	sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
	sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
	sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
	sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
	sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
	sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
	sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
	sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
	sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
	sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
1510
	return 0;
S
Scott Wood 已提交
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
}

int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
		return 0;

	vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
	vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
	vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
	vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
	vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
	vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
	vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
	vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
	vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
	vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
	vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
	vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];

	return 0;
}

1538 1539 1540
int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
                                  struct kvm_sregs *sregs)
{
S
Scott Wood 已提交
1541 1542 1543 1544
	sregs->pvr = vcpu->arch.pvr;

	get_sregs_base(vcpu, sregs);
	get_sregs_arch206(vcpu, sregs);
1545
	return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
1546 1547 1548 1549 1550
}

int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
                                  struct kvm_sregs *sregs)
{
S
Scott Wood 已提交
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	int ret;

	if (vcpu->arch.pvr != sregs->pvr)
		return -EINVAL;

	ret = set_sregs_base(vcpu, sregs);
	if (ret < 0)
		return ret;

	ret = set_sregs_arch206(vcpu, sregs);
	if (ret < 0)
		return ret;

1564
	return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
1565 1566
}

1567 1568
int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id,
			union kvmppc_one_reg *val)
1569
{
1570 1571
	int r = 0;

1572
	switch (id) {
1573
	case KVM_REG_PPC_IAC1:
1574
		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac1);
1575
		break;
1576
	case KVM_REG_PPC_IAC2:
1577
		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac2);
1578 1579
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1580
	case KVM_REG_PPC_IAC3:
1581
		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac3);
1582
		break;
1583
	case KVM_REG_PPC_IAC4:
1584
		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac4);
1585
		break;
1586
#endif
1587
	case KVM_REG_PPC_DAC1:
1588
		*val = get_reg_val(id, vcpu->arch.dbg_reg.dac1);
1589
		break;
1590
	case KVM_REG_PPC_DAC2:
1591
		*val = get_reg_val(id, vcpu->arch.dbg_reg.dac2);
1592
		break;
1593
	case KVM_REG_PPC_EPR: {
1594
		u32 epr = kvmppc_get_epr(vcpu);
1595
		*val = get_reg_val(id, epr);
1596 1597
		break;
	}
1598 1599
#if defined(CONFIG_64BIT)
	case KVM_REG_PPC_EPCR:
1600
		*val = get_reg_val(id, vcpu->arch.epcr);
1601 1602
		break;
#endif
1603
	case KVM_REG_PPC_TCR:
1604
		*val = get_reg_val(id, vcpu->arch.tcr);
1605 1606
		break;
	case KVM_REG_PPC_TSR:
1607
		*val = get_reg_val(id, vcpu->arch.tsr);
1608
		break;
1609
	case KVM_REG_PPC_DEBUG_INST:
1610
		*val = get_reg_val(id, KVMPPC_INST_EHPRIV_DEBUG);
1611
		break;
1612
	case KVM_REG_PPC_VRSAVE:
1613
		*val = get_reg_val(id, vcpu->arch.vrsave);
1614
		break;
1615
	default:
1616
		r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val);
1617 1618
		break;
	}
1619

1620
	return r;
1621 1622
}

1623 1624
int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id,
			union kvmppc_one_reg *val)
1625
{
1626 1627
	int r = 0;

1628
	switch (id) {
1629
	case KVM_REG_PPC_IAC1:
1630
		vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val);
1631
		break;
1632
	case KVM_REG_PPC_IAC2:
1633
		vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val);
1634 1635
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1636
	case KVM_REG_PPC_IAC3:
1637
		vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val);
1638
		break;
1639
	case KVM_REG_PPC_IAC4:
1640
		vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val);
1641
		break;
1642
#endif
1643
	case KVM_REG_PPC_DAC1:
1644
		vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val);
1645
		break;
1646
	case KVM_REG_PPC_DAC2:
1647
		vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val);
1648
		break;
1649
	case KVM_REG_PPC_EPR: {
1650
		u32 new_epr = set_reg_val(id, *val);
1651
		kvmppc_set_epr(vcpu, new_epr);
1652 1653
		break;
	}
1654 1655
#if defined(CONFIG_64BIT)
	case KVM_REG_PPC_EPCR: {
1656
		u32 new_epcr = set_reg_val(id, *val);
1657
		kvmppc_set_epcr(vcpu, new_epcr);
1658 1659 1660
		break;
	}
#endif
1661
	case KVM_REG_PPC_OR_TSR: {
1662
		u32 tsr_bits = set_reg_val(id, *val);
1663 1664 1665 1666
		kvmppc_set_tsr_bits(vcpu, tsr_bits);
		break;
	}
	case KVM_REG_PPC_CLEAR_TSR: {
1667
		u32 tsr_bits = set_reg_val(id, *val);
1668 1669 1670 1671
		kvmppc_clr_tsr_bits(vcpu, tsr_bits);
		break;
	}
	case KVM_REG_PPC_TSR: {
1672
		u32 tsr = set_reg_val(id, *val);
1673 1674 1675 1676
		kvmppc_set_tsr(vcpu, tsr);
		break;
	}
	case KVM_REG_PPC_TCR: {
1677
		u32 tcr = set_reg_val(id, *val);
1678 1679 1680
		kvmppc_set_tcr(vcpu, tcr);
		break;
	}
1681
	case KVM_REG_PPC_VRSAVE:
1682
		vcpu->arch.vrsave = set_reg_val(id, *val);
1683
		break;
1684
	default:
1685
		r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val);
1686 1687
		break;
	}
1688

1689
	return r;
1690 1691
}

1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
{
	return -ENOTSUPP;
}

int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
{
	return -ENOTSUPP;
}

int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
                                  struct kvm_translation *tr)
{
1705 1706 1707 1708
	int r;

	r = kvmppc_core_vcpu_translate(vcpu, tr);
	return r;
1709
}
1710

1711 1712 1713 1714 1715
int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
{
	return -ENOTSUPP;
}

1716
void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
1717 1718 1719 1720
			      struct kvm_memory_slot *dont)
{
}

1721
int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
1722 1723 1724 1725 1726
			       unsigned long npages)
{
	return 0;
}

1727
int kvmppc_core_prepare_memory_region(struct kvm *kvm,
1728
				      struct kvm_memory_slot *memslot,
1729 1730 1731 1732 1733 1734
				      struct kvm_userspace_memory_region *mem)
{
	return 0;
}

void kvmppc_core_commit_memory_region(struct kvm *kvm,
1735
				struct kvm_userspace_memory_region *mem,
1736
				const struct kvm_memory_slot *old)
1737 1738 1739 1740
{
}

void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
1741 1742 1743
{
}

1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
{
#if defined(CONFIG_64BIT)
	vcpu->arch.epcr = new_epcr;
#ifdef CONFIG_KVM_BOOKE_HV
	vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
	if (vcpu->arch.epcr  & SPRN_EPCR_ICM)
		vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
#endif
#endif
}

1756 1757 1758
void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
{
	vcpu->arch.tcr = new_tcr;
1759
	arm_next_watchdog(vcpu);
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
	update_timer_ints(vcpu);
}

void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
{
	set_bits(tsr_bits, &vcpu->arch.tsr);
	smp_wmb();
	kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
	kvm_vcpu_kick(vcpu);
}

void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
{
	clear_bits(tsr_bits, &vcpu->arch.tsr);
1774 1775 1776 1777 1778 1779 1780 1781

	/*
	 * We may have stopped the watchdog due to
	 * being stuck on final expiration.
	 */
	if (tsr_bits & (TSR_ENW | TSR_WIS))
		arm_next_watchdog(vcpu);

1782 1783 1784 1785 1786 1787 1788
	update_timer_ints(vcpu);
}

void kvmppc_decrementer_func(unsigned long data)
{
	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;

1789 1790 1791 1792 1793
	if (vcpu->arch.tcr & TCR_ARE) {
		vcpu->arch.dec = vcpu->arch.decar;
		kvmppc_emulate_dec(vcpu);
	}

1794 1795 1796
	kvmppc_set_tsr_bits(vcpu, TSR_DIS);
}

1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
				       uint64_t addr, int index)
{
	switch (index) {
	case 0:
		dbg_reg->dbcr0 |= DBCR0_IAC1;
		dbg_reg->iac1 = addr;
		break;
	case 1:
		dbg_reg->dbcr0 |= DBCR0_IAC2;
		dbg_reg->iac2 = addr;
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
	case 2:
		dbg_reg->dbcr0 |= DBCR0_IAC3;
		dbg_reg->iac3 = addr;
		break;
	case 3:
		dbg_reg->dbcr0 |= DBCR0_IAC4;
		dbg_reg->iac4 = addr;
		break;
#endif
	default:
		return -EINVAL;
	}

	dbg_reg->dbcr0 |= DBCR0_IDM;
	return 0;
}

static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
				       int type, int index)
{
	switch (index) {
	case 0:
		if (type & KVMPPC_DEBUG_WATCH_READ)
			dbg_reg->dbcr0 |= DBCR0_DAC1R;
		if (type & KVMPPC_DEBUG_WATCH_WRITE)
			dbg_reg->dbcr0 |= DBCR0_DAC1W;
		dbg_reg->dac1 = addr;
		break;
	case 1:
		if (type & KVMPPC_DEBUG_WATCH_READ)
			dbg_reg->dbcr0 |= DBCR0_DAC2R;
		if (type & KVMPPC_DEBUG_WATCH_WRITE)
			dbg_reg->dbcr0 |= DBCR0_DAC2W;
		dbg_reg->dac2 = addr;
		break;
	default:
		return -EINVAL;
	}

	dbg_reg->dbcr0 |= DBCR0_IDM;
	return 0;
}
void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
{
	/* XXX: Add similar MSR protection for BookE-PR */
#ifdef CONFIG_KVM_BOOKE_HV
	BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
	if (set) {
		if (prot_bitmap & MSR_UCLE)
			vcpu->arch.shadow_msrp |= MSRP_UCLEP;
		if (prot_bitmap & MSR_DE)
			vcpu->arch.shadow_msrp |= MSRP_DEP;
		if (prot_bitmap & MSR_PMM)
			vcpu->arch.shadow_msrp |= MSRP_PMMP;
	} else {
		if (prot_bitmap & MSR_UCLE)
			vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
		if (prot_bitmap & MSR_DE)
			vcpu->arch.shadow_msrp &= ~MSRP_DEP;
		if (prot_bitmap & MSR_PMM)
			vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
	}
#endif
}

1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid,
		 enum xlate_readwrite xlrw, struct kvmppc_pte *pte)
{
	int gtlb_index;
	gpa_t gpaddr;

#ifdef CONFIG_KVM_E500V2
	if (!(vcpu->arch.shared->msr & MSR_PR) &&
	    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
		pte->eaddr = eaddr;
		pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) |
			     (eaddr & ~PAGE_MASK);
		pte->vpage = eaddr >> PAGE_SHIFT;
		pte->may_read = true;
		pte->may_write = true;
		pte->may_execute = true;

		return 0;
	}
#endif

	/* Check the guest TLB. */
	switch (xlid) {
	case XLATE_INST:
		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
		break;
	case XLATE_DATA:
		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
		break;
	default:
		BUG();
	}

	/* Do we have a TLB entry at all? */
	if (gtlb_index < 0)
		return -ENOENT;

	gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);

	pte->eaddr = eaddr;
	pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK);
	pte->vpage = eaddr >> PAGE_SHIFT;

	/* XXX read permissions from the guest TLB */
	pte->may_read = true;
	pte->may_write = true;
	pte->may_execute = true;

	return 0;
}

1926 1927 1928 1929 1930 1931 1932
int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
					 struct kvm_guest_debug *dbg)
{
	struct debug_reg *dbg_reg;
	int n, b = 0, w = 0;

	if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
1933
		vcpu->arch.dbg_reg.dbcr0 = 0;
1934 1935 1936 1937 1938 1939 1940
		vcpu->guest_debug = 0;
		kvm_guest_protect_msr(vcpu, MSR_DE, false);
		return 0;
	}

	kvm_guest_protect_msr(vcpu, MSR_DE, true);
	vcpu->guest_debug = dbg->control;
1941
	vcpu->arch.dbg_reg.dbcr0 = 0;
1942 1943

	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
1944
		vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1945 1946

	/* Code below handles only HW breakpoints */
1947
	dbg_reg = &(vcpu->arch.dbg_reg);
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996

#ifdef CONFIG_KVM_BOOKE_HV
	/*
	 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
	 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
	 */
	dbg_reg->dbcr1 = 0;
	dbg_reg->dbcr2 = 0;
#else
	/*
	 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
	 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
	 * is set.
	 */
	dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
			  DBCR1_IAC4US;
	dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
#endif

	if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
		return 0;

	for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
		uint64_t addr = dbg->arch.bp[n].addr;
		uint32_t type = dbg->arch.bp[n].type;

		if (type == KVMPPC_DEBUG_NONE)
			continue;

		if (type & !(KVMPPC_DEBUG_WATCH_READ |
			     KVMPPC_DEBUG_WATCH_WRITE |
			     KVMPPC_DEBUG_BREAKPOINT))
			return -EINVAL;

		if (type & KVMPPC_DEBUG_BREAKPOINT) {
			/* Setting H/W breakpoint */
			if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
				return -EINVAL;
		} else {
			/* Setting H/W watchpoint */
			if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
							type, w++))
				return -EINVAL;
		}
	}

	return 0;
}

1997 1998
void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
1999
	vcpu->cpu = smp_processor_id();
2000
	current->thread.kvm_vcpu = vcpu;
2001 2002 2003 2004
}

void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
{
2005
	current->thread.kvm_vcpu = NULL;
2006
	vcpu->cpu = -1;
2007 2008 2009

	/* Clear pending debug event in DBSR */
	kvmppc_clear_dbsr();
2010 2011
}

2012 2013
void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
{
2014
	vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
2015 2016 2017 2018
}

int kvmppc_core_init_vm(struct kvm *kvm)
{
2019
	return kvm->arch.kvm_ops->init_vm(kvm);
2020 2021 2022 2023
}

struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
{
2024
	return kvm->arch.kvm_ops->vcpu_create(kvm, id);
2025 2026 2027 2028
}

void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
{
2029
	vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
2030 2031 2032 2033
}

void kvmppc_core_destroy_vm(struct kvm *kvm)
{
2034
	kvm->arch.kvm_ops->destroy_vm(kvm);
2035 2036 2037 2038
}

void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
2039
	vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
2040 2041 2042 2043
}

void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
{
2044
	vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
2045 2046
}

2047
int __init kvmppc_booke_init(void)
2048
{
2049
#ifndef CONFIG_KVM_BOOKE_HV
2050
	unsigned long ivor[16];
2051
	unsigned long *handler = kvmppc_booke_handler_addr;
2052
	unsigned long max_ivor = 0;
2053
	unsigned long handler_len;
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
	int i;

	/* We install our own exception handlers by hijacking IVPR. IVPR must
	 * be 16-bit aligned, so we need a 64KB allocation. */
	kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
	                                         VCPU_SIZE_ORDER);
	if (!kvmppc_booke_handlers)
		return -ENOMEM;

	/* XXX make sure our handlers are smaller than Linux's */

	/* Copy our interrupt handlers to match host IVORs. That way we don't
	 * have to swap the IVORs on every guest/host transition. */
	ivor[0] = mfspr(SPRN_IVOR0);
	ivor[1] = mfspr(SPRN_IVOR1);
	ivor[2] = mfspr(SPRN_IVOR2);
	ivor[3] = mfspr(SPRN_IVOR3);
	ivor[4] = mfspr(SPRN_IVOR4);
	ivor[5] = mfspr(SPRN_IVOR5);
	ivor[6] = mfspr(SPRN_IVOR6);
	ivor[7] = mfspr(SPRN_IVOR7);
	ivor[8] = mfspr(SPRN_IVOR8);
	ivor[9] = mfspr(SPRN_IVOR9);
	ivor[10] = mfspr(SPRN_IVOR10);
	ivor[11] = mfspr(SPRN_IVOR11);
	ivor[12] = mfspr(SPRN_IVOR12);
	ivor[13] = mfspr(SPRN_IVOR13);
	ivor[14] = mfspr(SPRN_IVOR14);
	ivor[15] = mfspr(SPRN_IVOR15);

	for (i = 0; i < 16; i++) {
		if (ivor[i] > max_ivor)
2086
			max_ivor = i;
2087

2088
		handler_len = handler[i + 1] - handler[i];
2089
		memcpy((void *)kvmppc_booke_handlers + ivor[i],
2090
		       (void *)handler[i], handler_len);
2091
	}
2092 2093 2094 2095

	handler_len = handler[max_ivor + 1] - handler[max_ivor];
	flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
			   ivor[max_ivor] + handler_len);
2096
#endif /* !BOOKE_HV */
2097
	return 0;
2098 2099
}

2100
void __exit kvmppc_booke_exit(void)
2101 2102 2103 2104
{
	free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
	kvm_exit();
}