wm_adsp.c 53.2 KB
Newer Older
M
Mark Brown 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * wm_adsp.c  --  Wolfson ADSP support
 *
 * Copyright 2012 Wolfson Microelectronics plc
 *
 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/firmware.h>
18
#include <linux/list.h>
M
Mark Brown 已提交
19 20 21
#include <linux/pm.h>
#include <linux/pm_runtime.h>
#include <linux/regmap.h>
M
Mark Brown 已提交
22
#include <linux/regulator/consumer.h>
M
Mark Brown 已提交
23
#include <linux/slab.h>
24
#include <linux/vmalloc.h>
25
#include <linux/workqueue.h>
26
#include <linux/debugfs.h>
M
Mark Brown 已提交
27 28 29 30 31 32 33 34 35 36
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/soc.h>
#include <sound/jack.h>
#include <sound/initval.h>
#include <sound/tlv.h>

#include <linux/mfd/arizona/registers.h>

37
#include "arizona.h"
M
Mark Brown 已提交
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
#include "wm_adsp.h"

#define adsp_crit(_dsp, fmt, ...) \
	dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
#define adsp_err(_dsp, fmt, ...) \
	dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
#define adsp_warn(_dsp, fmt, ...) \
	dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
#define adsp_info(_dsp, fmt, ...) \
	dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
#define adsp_dbg(_dsp, fmt, ...) \
	dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)

#define ADSP1_CONTROL_1                   0x00
#define ADSP1_CONTROL_2                   0x02
#define ADSP1_CONTROL_3                   0x03
#define ADSP1_CONTROL_4                   0x04
#define ADSP1_CONTROL_5                   0x06
#define ADSP1_CONTROL_6                   0x07
#define ADSP1_CONTROL_7                   0x08
#define ADSP1_CONTROL_8                   0x09
#define ADSP1_CONTROL_9                   0x0A
#define ADSP1_CONTROL_10                  0x0B
#define ADSP1_CONTROL_11                  0x0C
#define ADSP1_CONTROL_12                  0x0D
#define ADSP1_CONTROL_13                  0x0F
#define ADSP1_CONTROL_14                  0x10
#define ADSP1_CONTROL_15                  0x11
#define ADSP1_CONTROL_16                  0x12
#define ADSP1_CONTROL_17                  0x13
#define ADSP1_CONTROL_18                  0x14
#define ADSP1_CONTROL_19                  0x16
#define ADSP1_CONTROL_20                  0x17
#define ADSP1_CONTROL_21                  0x18
#define ADSP1_CONTROL_22                  0x1A
#define ADSP1_CONTROL_23                  0x1B
#define ADSP1_CONTROL_24                  0x1C
#define ADSP1_CONTROL_25                  0x1E
#define ADSP1_CONTROL_26                  0x20
#define ADSP1_CONTROL_27                  0x21
#define ADSP1_CONTROL_28                  0x22
#define ADSP1_CONTROL_29                  0x23
#define ADSP1_CONTROL_30                  0x24
#define ADSP1_CONTROL_31                  0x26

/*
 * ADSP1 Control 19
 */
#define ADSP1_WDMA_BUFFER_LENGTH_MASK     0x00FF  /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT         0  /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH         8  /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */


/*
 * ADSP1 Control 30
 */
#define ADSP1_DBG_CLK_ENA                 0x0008  /* DSP1_DBG_CLK_ENA */
#define ADSP1_DBG_CLK_ENA_MASK            0x0008  /* DSP1_DBG_CLK_ENA */
#define ADSP1_DBG_CLK_ENA_SHIFT                3  /* DSP1_DBG_CLK_ENA */
#define ADSP1_DBG_CLK_ENA_WIDTH                1  /* DSP1_DBG_CLK_ENA */
#define ADSP1_SYS_ENA                     0x0004  /* DSP1_SYS_ENA */
#define ADSP1_SYS_ENA_MASK                0x0004  /* DSP1_SYS_ENA */
#define ADSP1_SYS_ENA_SHIFT                    2  /* DSP1_SYS_ENA */
#define ADSP1_SYS_ENA_WIDTH                    1  /* DSP1_SYS_ENA */
#define ADSP1_CORE_ENA                    0x0002  /* DSP1_CORE_ENA */
#define ADSP1_CORE_ENA_MASK               0x0002  /* DSP1_CORE_ENA */
#define ADSP1_CORE_ENA_SHIFT                   1  /* DSP1_CORE_ENA */
#define ADSP1_CORE_ENA_WIDTH                   1  /* DSP1_CORE_ENA */
#define ADSP1_START                       0x0001  /* DSP1_START */
#define ADSP1_START_MASK                  0x0001  /* DSP1_START */
#define ADSP1_START_SHIFT                      0  /* DSP1_START */
#define ADSP1_START_WIDTH                      1  /* DSP1_START */

111 112 113 114 115 116 117
/*
 * ADSP1 Control 31
 */
#define ADSP1_CLK_SEL_MASK                0x0007  /* CLK_SEL_ENA */
#define ADSP1_CLK_SEL_SHIFT                    0  /* CLK_SEL_ENA */
#define ADSP1_CLK_SEL_WIDTH                    3  /* CLK_SEL_ENA */

118 119 120 121 122 123
#define ADSP2_CONTROL        0x0
#define ADSP2_CLOCKING       0x1
#define ADSP2_STATUS1        0x4
#define ADSP2_WDMA_CONFIG_1 0x30
#define ADSP2_WDMA_CONFIG_2 0x31
#define ADSP2_RDMA_CONFIG_1 0x34
M
Mark Brown 已提交
124

125 126 127 128 129
#define ADSP2_SCRATCH0        0x40
#define ADSP2_SCRATCH1        0x41
#define ADSP2_SCRATCH2        0x42
#define ADSP2_SCRATCH3        0x43

M
Mark Brown 已提交
130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
/*
 * ADSP2 Control
 */

#define ADSP2_MEM_ENA                     0x0010  /* DSP1_MEM_ENA */
#define ADSP2_MEM_ENA_MASK                0x0010  /* DSP1_MEM_ENA */
#define ADSP2_MEM_ENA_SHIFT                    4  /* DSP1_MEM_ENA */
#define ADSP2_MEM_ENA_WIDTH                    1  /* DSP1_MEM_ENA */
#define ADSP2_SYS_ENA                     0x0004  /* DSP1_SYS_ENA */
#define ADSP2_SYS_ENA_MASK                0x0004  /* DSP1_SYS_ENA */
#define ADSP2_SYS_ENA_SHIFT                    2  /* DSP1_SYS_ENA */
#define ADSP2_SYS_ENA_WIDTH                    1  /* DSP1_SYS_ENA */
#define ADSP2_CORE_ENA                    0x0002  /* DSP1_CORE_ENA */
#define ADSP2_CORE_ENA_MASK               0x0002  /* DSP1_CORE_ENA */
#define ADSP2_CORE_ENA_SHIFT                   1  /* DSP1_CORE_ENA */
#define ADSP2_CORE_ENA_WIDTH                   1  /* DSP1_CORE_ENA */
#define ADSP2_START                       0x0001  /* DSP1_START */
#define ADSP2_START_MASK                  0x0001  /* DSP1_START */
#define ADSP2_START_SHIFT                      0  /* DSP1_START */
#define ADSP2_START_WIDTH                      1  /* DSP1_START */

M
Mark Brown 已提交
151 152 153 154 155 156 157
/*
 * ADSP2 clocking
 */
#define ADSP2_CLK_SEL_MASK                0x0007  /* CLK_SEL_ENA */
#define ADSP2_CLK_SEL_SHIFT                    0  /* CLK_SEL_ENA */
#define ADSP2_CLK_SEL_WIDTH                    3  /* CLK_SEL_ENA */

M
Mark Brown 已提交
158 159 160 161 162 163 164 165
/*
 * ADSP2 Status 1
 */
#define ADSP2_RAM_RDY                     0x0001
#define ADSP2_RAM_RDY_MASK                0x0001
#define ADSP2_RAM_RDY_SHIFT                    0
#define ADSP2_RAM_RDY_WIDTH                    1

166 167 168 169 170 171 172 173 174 175 176 177 178
struct wm_adsp_buf {
	struct list_head list;
	void *buf;
};

static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
					     struct list_head *list)
{
	struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);

	if (buf == NULL)
		return NULL;

179
	buf->buf = vmalloc(len);
180
	if (!buf->buf) {
181
		vfree(buf);
182 183
		return NULL;
	}
184
	memcpy(buf->buf, src, len);
185 186 187 188 189 190 191 192 193 194 195 196 197 198

	if (list)
		list_add_tail(&buf->list, list);

	return buf;
}

static void wm_adsp_buf_free(struct list_head *list)
{
	while (!list_empty(list)) {
		struct wm_adsp_buf *buf = list_first_entry(list,
							   struct wm_adsp_buf,
							   list);
		list_del(&buf->list);
199
		vfree(buf->buf);
200 201 202 203
		kfree(buf);
	}
}

204
#define WM_ADSP_NUM_FW 4
205

206 207 208 209 210
#define WM_ADSP_FW_MBC_VSS 0
#define WM_ADSP_FW_TX      1
#define WM_ADSP_FW_TX_SPK  2
#define WM_ADSP_FW_RX_ANC  3

211
static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
212 213 214 215
	[WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
	[WM_ADSP_FW_TX] =      "Tx",
	[WM_ADSP_FW_TX_SPK] =  "Tx Speaker",
	[WM_ADSP_FW_RX_ANC] =  "Rx ANC",
216 217 218 219 220
};

static struct {
	const char *file;
} wm_adsp_fw[WM_ADSP_NUM_FW] = {
221 222 223 224
	[WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
	[WM_ADSP_FW_TX] =      { .file = "tx" },
	[WM_ADSP_FW_TX_SPK] =  { .file = "tx-spk" },
	[WM_ADSP_FW_RX_ANC] =  { .file = "rx-anc" },
225 226
};

227 228 229 230 231 232 233 234 235 236 237
struct wm_coeff_ctl_ops {
	int (*xget)(struct snd_kcontrol *kcontrol,
		    struct snd_ctl_elem_value *ucontrol);
	int (*xput)(struct snd_kcontrol *kcontrol,
		    struct snd_ctl_elem_value *ucontrol);
	int (*xinfo)(struct snd_kcontrol *kcontrol,
		     struct snd_ctl_elem_info *uinfo);
};

struct wm_coeff_ctl {
	const char *name;
238
	const char *fw_name;
239
	struct wm_adsp_alg_region alg_region;
240
	struct wm_coeff_ctl_ops ops;
241
	struct wm_adsp *dsp;
242 243 244
	unsigned int enabled:1;
	struct list_head list;
	void *cache;
245
	unsigned int offset;
246
	size_t len;
247
	unsigned int set:1;
248
	struct snd_kcontrol *kcontrol;
249
	unsigned int flags;
250 251
};

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
#ifdef CONFIG_DEBUG_FS
static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
{
	char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);

	mutex_lock(&dsp->debugfs_lock);
	kfree(dsp->wmfw_file_name);
	dsp->wmfw_file_name = tmp;
	mutex_unlock(&dsp->debugfs_lock);
}

static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
{
	char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);

	mutex_lock(&dsp->debugfs_lock);
	kfree(dsp->bin_file_name);
	dsp->bin_file_name = tmp;
	mutex_unlock(&dsp->debugfs_lock);
}

static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
{
	mutex_lock(&dsp->debugfs_lock);
	kfree(dsp->wmfw_file_name);
	kfree(dsp->bin_file_name);
	dsp->wmfw_file_name = NULL;
	dsp->bin_file_name = NULL;
	mutex_unlock(&dsp->debugfs_lock);
}

static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct wm_adsp *dsp = file->private_data;
	ssize_t ret;

	mutex_lock(&dsp->debugfs_lock);

	if (!dsp->wmfw_file_name || !dsp->running)
		ret = 0;
	else
		ret = simple_read_from_buffer(user_buf, count, ppos,
					      dsp->wmfw_file_name,
					      strlen(dsp->wmfw_file_name));

	mutex_unlock(&dsp->debugfs_lock);
	return ret;
}

static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
					char __user *user_buf,
					size_t count, loff_t *ppos)
{
	struct wm_adsp *dsp = file->private_data;
	ssize_t ret;

	mutex_lock(&dsp->debugfs_lock);

	if (!dsp->bin_file_name || !dsp->running)
		ret = 0;
	else
		ret = simple_read_from_buffer(user_buf, count, ppos,
					      dsp->bin_file_name,
					      strlen(dsp->bin_file_name));

	mutex_unlock(&dsp->debugfs_lock);
	return ret;
}

static const struct {
	const char *name;
	const struct file_operations fops;
} wm_adsp_debugfs_fops[] = {
	{
		.name = "wmfw_file_name",
		.fops = {
			.open = simple_open,
			.read = wm_adsp_debugfs_wmfw_read,
		},
	},
	{
		.name = "bin_file_name",
		.fops = {
			.open = simple_open,
			.read = wm_adsp_debugfs_bin_read,
		},
	},
};

static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
				  struct snd_soc_codec *codec)
{
	struct dentry *root = NULL;
	char *root_name;
	int i;

	if (!codec->component.debugfs_root) {
		adsp_err(dsp, "No codec debugfs root\n");
		goto err;
	}

	root_name = kmalloc(PAGE_SIZE, GFP_KERNEL);
	if (!root_name)
		goto err;

	snprintf(root_name, PAGE_SIZE, "dsp%d", dsp->num);
	root = debugfs_create_dir(root_name, codec->component.debugfs_root);
	kfree(root_name);

	if (!root)
		goto err;

	if (!debugfs_create_bool("running", S_IRUGO, root, &dsp->running))
		goto err;

	if (!debugfs_create_x32("fw_id", S_IRUGO, root, &dsp->fw_id))
		goto err;

	if (!debugfs_create_x32("fw_version", S_IRUGO, root,
				&dsp->fw_id_version))
		goto err;

	for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) {
		if (!debugfs_create_file(wm_adsp_debugfs_fops[i].name,
					 S_IRUGO, root, dsp,
					 &wm_adsp_debugfs_fops[i].fops))
			goto err;
	}

	dsp->debugfs_root = root;
	return;

err:
	debugfs_remove_recursive(root);
	adsp_err(dsp, "Failed to create debugfs\n");
}

static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
{
	wm_adsp_debugfs_clear(dsp);
	debugfs_remove_recursive(dsp->debugfs_root);
}
#else
static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
					 struct snd_soc_codec *codec)
{
}

static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
{
}

static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
						 const char *s)
{
}

static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
						const char *s)
{
}

static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
{
}
#endif

421 422 423
static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
			  struct snd_ctl_elem_value *ucontrol)
{
424
	struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
425
	struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
426
	struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
427

428
	ucontrol->value.integer.value[0] = dsp[e->shift_l].fw;
429 430 431 432 433 434 435

	return 0;
}

static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
			  struct snd_ctl_elem_value *ucontrol)
{
436
	struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
437
	struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
438
	struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
439

440
	if (ucontrol->value.integer.value[0] == dsp[e->shift_l].fw)
441 442 443 444 445
		return 0;

	if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
		return -EINVAL;

446
	if (dsp[e->shift_l].running)
447 448
		return -EBUSY;

449
	dsp[e->shift_l].fw = ucontrol->value.integer.value[0];
450 451 452 453 454 455 456 457 458 459 460

	return 0;
}

static const struct soc_enum wm_adsp_fw_enum[] = {
	SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
	SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
	SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
	SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
};

461
const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
462 463 464 465 466 467
	SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
		     wm_adsp_fw_get, wm_adsp_fw_put),
	SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
		     wm_adsp_fw_get, wm_adsp_fw_put),
	SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
		     wm_adsp_fw_get, wm_adsp_fw_put),
468 469 470 471
};
EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);

static const struct soc_enum wm_adsp2_rate_enum[] = {
472 473 474 475 476 477 478 479 480 481 482 483
	SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
			      ARIZONA_DSP1_RATE_SHIFT, 0xf,
			      ARIZONA_RATE_ENUM_SIZE,
			      arizona_rate_text, arizona_rate_val),
	SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
			      ARIZONA_DSP1_RATE_SHIFT, 0xf,
			      ARIZONA_RATE_ENUM_SIZE,
			      arizona_rate_text, arizona_rate_val),
	SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
			      ARIZONA_DSP1_RATE_SHIFT, 0xf,
			      ARIZONA_RATE_ENUM_SIZE,
			      arizona_rate_text, arizona_rate_val),
484
	SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
485 486 487 488 489
			      ARIZONA_DSP1_RATE_SHIFT, 0xf,
			      ARIZONA_RATE_ENUM_SIZE,
			      arizona_rate_text, arizona_rate_val),
};

490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
static const struct snd_kcontrol_new wm_adsp2_fw_controls[4][2] = {
	{
		SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
			     wm_adsp_fw_get, wm_adsp_fw_put),
		SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
	},
	{
		SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
			     wm_adsp_fw_get, wm_adsp_fw_put),
		SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
	},
	{
		SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
			     wm_adsp_fw_get, wm_adsp_fw_put),
		SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
	},
	{
		SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
			     wm_adsp_fw_get, wm_adsp_fw_put),
		SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
	},
511
};
M
Mark Brown 已提交
512 513 514 515 516 517 518 519 520 521 522 523 524

static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
							int type)
{
	int i;

	for (i = 0; i < dsp->num_mems; i++)
		if (dsp->mem[i].type == type)
			return &dsp->mem[i];

	return NULL;
}

525
static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
526 527
					  unsigned int offset)
{
528
	if (WARN_ON(!mem))
529
		return offset;
530
	switch (mem->type) {
531
	case WMFW_ADSP1_PM:
532
		return mem->base + (offset * 3);
533
	case WMFW_ADSP1_DM:
534
		return mem->base + (offset * 2);
535
	case WMFW_ADSP2_XM:
536
		return mem->base + (offset * 2);
537
	case WMFW_ADSP2_YM:
538
		return mem->base + (offset * 2);
539
	case WMFW_ADSP1_ZM:
540
		return mem->base + (offset * 2);
541
	default:
542
		WARN(1, "Unknown memory region type");
543 544 545 546
		return offset;
	}
}

547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
{
	u16 scratch[4];
	int ret;

	ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2_SCRATCH0,
				scratch, sizeof(scratch));
	if (ret) {
		adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
		return;
	}

	adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
		 be16_to_cpu(scratch[0]),
		 be16_to_cpu(scratch[1]),
		 be16_to_cpu(scratch[2]),
		 be16_to_cpu(scratch[3]));
}

566 567 568 569 570 571 572 573 574 575
static int wm_coeff_info(struct snd_kcontrol *kcontrol,
			 struct snd_ctl_elem_info *uinfo)
{
	struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;

	uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
	uinfo->count = ctl->len;
	return 0;
}

576
static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
577 578
				  const void *buf, size_t len)
{
579
	struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
580
	const struct wm_adsp_region *mem;
581
	struct wm_adsp *dsp = ctl->dsp;
582 583 584 585
	void *scratch;
	int ret;
	unsigned int reg;

586
	mem = wm_adsp_find_region(dsp, alg_region->type);
587
	if (!mem) {
588 589
		adsp_err(dsp, "No base for region %x\n",
			 alg_region->type);
590 591 592
		return -EINVAL;
	}

593
	reg = ctl->alg_region.base + ctl->offset;
594 595 596 597 598 599
	reg = wm_adsp_region_to_reg(mem, reg);

	scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
	if (!scratch)
		return -ENOMEM;

600
	ret = regmap_raw_write(dsp->regmap, reg, scratch,
601 602
			       ctl->len);
	if (ret) {
603
		adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
604
			 ctl->len, reg, ret);
605 606 607
		kfree(scratch);
		return ret;
	}
608
	adsp_dbg(dsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
609 610 611 612 613 614 615 616 617 618 619 620 621 622

	kfree(scratch);

	return 0;
}

static int wm_coeff_put(struct snd_kcontrol *kcontrol,
			struct snd_ctl_elem_value *ucontrol)
{
	struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
	char *p = ucontrol->value.bytes.data;

	memcpy(ctl->cache, p, ctl->len);

623 624
	ctl->set = 1;
	if (!ctl->enabled)
625 626
		return 0;

627
	return wm_coeff_write_control(ctl, p, ctl->len);
628 629
}

630
static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
631 632
				 void *buf, size_t len)
{
633
	struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
634
	const struct wm_adsp_region *mem;
635
	struct wm_adsp *dsp = ctl->dsp;
636 637 638 639
	void *scratch;
	int ret;
	unsigned int reg;

640
	mem = wm_adsp_find_region(dsp, alg_region->type);
641
	if (!mem) {
642 643
		adsp_err(dsp, "No base for region %x\n",
			 alg_region->type);
644 645 646
		return -EINVAL;
	}

647
	reg = ctl->alg_region.base + ctl->offset;
648 649 650 651 652 653
	reg = wm_adsp_region_to_reg(mem, reg);

	scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
	if (!scratch)
		return -ENOMEM;

654
	ret = regmap_raw_read(dsp->regmap, reg, scratch, ctl->len);
655
	if (ret) {
656
		adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
657
			 ctl->len, reg, ret);
658 659 660
		kfree(scratch);
		return ret;
	}
661
	adsp_dbg(dsp, "Read %zu bytes from %x\n", ctl->len, reg);
662 663 664 665 666 667 668 669 670 671 672 673 674

	memcpy(buf, scratch, ctl->len);
	kfree(scratch);

	return 0;
}

static int wm_coeff_get(struct snd_kcontrol *kcontrol,
			struct snd_ctl_elem_value *ucontrol)
{
	struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
	char *p = ucontrol->value.bytes.data;

675 676 677 678 679 680 681
	if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
		if (ctl->enabled)
			return wm_coeff_read_control(ctl, p, ctl->len);
		else
			return -EPERM;
	}

682
	memcpy(p, ctl->cache, ctl->len);
683

684 685 686 687
	return 0;
}

struct wmfw_ctl_work {
688
	struct wm_adsp *dsp;
689 690 691 692
	struct wm_coeff_ctl *ctl;
	struct work_struct work;
};

693
static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
694 695 696 697
{
	struct snd_kcontrol_new *kcontrol;
	int ret;

698
	if (!ctl || !ctl->name)
699 700 701 702 703 704 705 706 707 708 709 710 711
		return -EINVAL;

	kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
	if (!kcontrol)
		return -ENOMEM;
	kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;

	kcontrol->name = ctl->name;
	kcontrol->info = wm_coeff_info;
	kcontrol->get = wm_coeff_get;
	kcontrol->put = wm_coeff_put;
	kcontrol->private_value = (unsigned long)ctl;

712 713 714 715 716 717 718 719 720
	if (ctl->flags) {
		if (ctl->flags & WMFW_CTL_FLAG_WRITEABLE)
			kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
		if (ctl->flags & WMFW_CTL_FLAG_READABLE)
			kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_READ;
		if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
			kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_VOLATILE;
	}

721
	ret = snd_soc_add_card_controls(dsp->card,
722
					kcontrol, 1);
723 724 725 726 727
	if (ret < 0)
		goto err_kcontrol;

	kfree(kcontrol);

728
	ctl->kcontrol = snd_soc_card_get_kcontrol(dsp->card,
729 730
						  ctl->name);

731 732 733 734 735 736 737
	return 0;

err_kcontrol:
	kfree(kcontrol);
	return ret;
}

738 739 740 741 742 743 744 745
static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
{
	struct wm_coeff_ctl *ctl;
	int ret;

	list_for_each_entry(ctl, &dsp->ctl_list, list) {
		if (!ctl->enabled || ctl->set)
			continue;
746 747 748
		if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
			continue;

749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
		ret = wm_coeff_read_control(ctl,
					    ctl->cache,
					    ctl->len);
		if (ret < 0)
			return ret;
	}

	return 0;
}

static int wm_coeff_sync_controls(struct wm_adsp *dsp)
{
	struct wm_coeff_ctl *ctl;
	int ret;

	list_for_each_entry(ctl, &dsp->ctl_list, list) {
		if (!ctl->enabled)
			continue;
767
		if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
			ret = wm_coeff_write_control(ctl,
						     ctl->cache,
						     ctl->len);
			if (ret < 0)
				return ret;
		}
	}

	return 0;
}

static void wm_adsp_ctl_work(struct work_struct *work)
{
	struct wmfw_ctl_work *ctl_work = container_of(work,
						      struct wmfw_ctl_work,
						      work);

	wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
	kfree(ctl_work);
}

static int wm_adsp_create_control(struct wm_adsp *dsp,
				  const struct wm_adsp_alg_region *alg_region,
791
				  unsigned int offset, unsigned int len,
792 793
				  const char *subname, unsigned int subname_len,
				  unsigned int flags)
794 795 796 797 798 799 800
{
	struct wm_coeff_ctl *ctl;
	struct wmfw_ctl_work *ctl_work;
	char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
	char *region_name;
	int ret;

801 802 803
	if (flags & WMFW_CTL_FLAG_SYS)
		return 0;

804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
	switch (alg_region->type) {
	case WMFW_ADSP1_PM:
		region_name = "PM";
		break;
	case WMFW_ADSP1_DM:
		region_name = "DM";
		break;
	case WMFW_ADSP2_XM:
		region_name = "XM";
		break;
	case WMFW_ADSP2_YM:
		region_name = "YM";
		break;
	case WMFW_ADSP1_ZM:
		region_name = "ZM";
		break;
	default:
821
		adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
822 823 824
		return -EINVAL;
	}

825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
	switch (dsp->fw_ver) {
	case 0:
	case 1:
		snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
			 dsp->num, region_name, alg_region->alg);
		break;
	default:
		ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
				"DSP%d%c %.12s %x", dsp->num, *region_name,
				wm_adsp_fw_text[dsp->fw], alg_region->alg);

		/* Truncate the subname from the start if it is too long */
		if (subname) {
			int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
			int skip = 0;

			if (subname_len > avail)
				skip = subname_len - avail;

			snprintf(name + ret,
				 SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
				 subname_len - skip, subname + skip);
		}
		break;
	}
850 851 852 853 854 855 856 857 858 859 860 861 862

	list_for_each_entry(ctl, &dsp->ctl_list,
			    list) {
		if (!strcmp(ctl->name, name)) {
			if (!ctl->enabled)
				ctl->enabled = 1;
			return 0;
		}
	}

	ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
	if (!ctl)
		return -ENOMEM;
863
	ctl->fw_name = wm_adsp_fw_text[dsp->fw];
864 865 866 867 868 869 870 871 872 873 874 875
	ctl->alg_region = *alg_region;
	ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
	if (!ctl->name) {
		ret = -ENOMEM;
		goto err_ctl;
	}
	ctl->enabled = 1;
	ctl->set = 0;
	ctl->ops.xget = wm_coeff_get;
	ctl->ops.xput = wm_coeff_put;
	ctl->dsp = dsp;

876
	ctl->flags = flags;
877
	ctl->offset = offset;
878 879 880 881 882 883 884 885 886 887 888 889
	if (len > 512) {
		adsp_warn(dsp, "Truncating control %s from %d\n",
			  ctl->name, len);
		len = 512;
	}
	ctl->len = len;
	ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
	if (!ctl->cache) {
		ret = -ENOMEM;
		goto err_ctl_name;
	}

890 891
	list_add(&ctl->list, &dsp->ctl_list);

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
	ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
	if (!ctl_work) {
		ret = -ENOMEM;
		goto err_ctl_cache;
	}

	ctl_work->dsp = dsp;
	ctl_work->ctl = ctl;
	INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
	schedule_work(&ctl_work->work);

	return 0;

err_ctl_cache:
	kfree(ctl->cache);
err_ctl_name:
	kfree(ctl->name);
err_ctl:
	kfree(ctl);

	return ret;
}

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
struct wm_coeff_parsed_alg {
	int id;
	const u8 *name;
	int name_len;
	int ncoeff;
};

struct wm_coeff_parsed_coeff {
	int offset;
	int mem_type;
	const u8 *name;
	int name_len;
	int ctl_type;
	int flags;
	int len;
};

932 933 934 935 936 937 938 939 940
static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
{
	int length;

	switch (bytes) {
	case 1:
		length = **pos;
		break;
	case 2:
941
		length = le16_to_cpu(*((__le16 *)*pos));
942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
		break;
	default:
		return 0;
	}

	if (str)
		*str = *pos + bytes;

	*pos += ((length + bytes) + 3) & ~0x03;

	return length;
}

static int wm_coeff_parse_int(int bytes, const u8 **pos)
{
	int val = 0;

	switch (bytes) {
	case 2:
961
		val = le16_to_cpu(*((__le16 *)*pos));
962 963
		break;
	case 4:
964
		val = le32_to_cpu(*((__le32 *)*pos));
965 966 967 968 969 970 971 972 973 974
		break;
	default:
		break;
	}

	*pos += bytes;

	return val;
}

975 976 977 978 979
static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
				      struct wm_coeff_parsed_alg *blk)
{
	const struct wmfw_adsp_alg_data *raw;

980 981 982 983 984
	switch (dsp->fw_ver) {
	case 0:
	case 1:
		raw = (const struct wmfw_adsp_alg_data *)*data;
		*data = raw->data;
985

986 987 988 989 990 991 992 993 994 995 996 997 998
		blk->id = le32_to_cpu(raw->id);
		blk->name = raw->name;
		blk->name_len = strlen(raw->name);
		blk->ncoeff = le32_to_cpu(raw->ncoeff);
		break;
	default:
		blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
		blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
						      &blk->name);
		wm_coeff_parse_string(sizeof(u16), data, NULL);
		blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
		break;
	}
999 1000 1001 1002 1003 1004 1005 1006 1007 1008

	adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
	adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
	adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
}

static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
					struct wm_coeff_parsed_coeff *blk)
{
	const struct wmfw_adsp_coeff_data *raw;
1009 1010
	const u8 *tmp;
	int length;
1011

1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	switch (dsp->fw_ver) {
	case 0:
	case 1:
		raw = (const struct wmfw_adsp_coeff_data *)*data;
		*data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);

		blk->offset = le16_to_cpu(raw->hdr.offset);
		blk->mem_type = le16_to_cpu(raw->hdr.type);
		blk->name = raw->name;
		blk->name_len = strlen(raw->name);
		blk->ctl_type = le16_to_cpu(raw->ctl_type);
		blk->flags = le16_to_cpu(raw->flags);
		blk->len = le32_to_cpu(raw->len);
		break;
	default:
		tmp = *data;
		blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
		blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
		length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
		blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
						      &blk->name);
		wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
		wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
		blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
		blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
		blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);

		*data = *data + sizeof(raw->hdr) + length;
		break;
	}
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079

	adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
	adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
	adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
	adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
	adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
	adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
}

static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
			       const struct wmfw_region *region)
{
	struct wm_adsp_alg_region alg_region = {};
	struct wm_coeff_parsed_alg alg_blk;
	struct wm_coeff_parsed_coeff coeff_blk;
	const u8 *data = region->data;
	int i, ret;

	wm_coeff_parse_alg(dsp, &data, &alg_blk);
	for (i = 0; i < alg_blk.ncoeff; i++) {
		wm_coeff_parse_coeff(dsp, &data, &coeff_blk);

		switch (coeff_blk.ctl_type) {
		case SNDRV_CTL_ELEM_TYPE_BYTES:
			break;
		default:
			adsp_err(dsp, "Unknown control type: %d\n",
				 coeff_blk.ctl_type);
			return -EINVAL;
		}

		alg_region.type = coeff_blk.mem_type;
		alg_region.alg = alg_blk.id;

		ret = wm_adsp_create_control(dsp, &alg_region,
					     coeff_blk.offset,
					     coeff_blk.len,
					     coeff_blk.name,
1080 1081
					     coeff_blk.name_len,
					     coeff_blk.flags);
1082 1083 1084 1085 1086 1087 1088 1089
		if (ret < 0)
			adsp_err(dsp, "Failed to create control: %.*s, %d\n",
				 coeff_blk.name_len, coeff_blk.name, ret);
	}

	return 0;
}

M
Mark Brown 已提交
1090 1091
static int wm_adsp_load(struct wm_adsp *dsp)
{
1092
	LIST_HEAD(buf_list);
M
Mark Brown 已提交
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
	const struct firmware *firmware;
	struct regmap *regmap = dsp->regmap;
	unsigned int pos = 0;
	const struct wmfw_header *header;
	const struct wmfw_adsp1_sizes *adsp1_sizes;
	const struct wmfw_adsp2_sizes *adsp2_sizes;
	const struct wmfw_footer *footer;
	const struct wmfw_region *region;
	const struct wm_adsp_region *mem;
	const char *region_name;
	char *file, *text;
1104
	struct wm_adsp_buf *buf;
M
Mark Brown 已提交
1105 1106 1107 1108 1109 1110 1111 1112
	unsigned int reg;
	int regions = 0;
	int ret, offset, type, sizes;

	file = kzalloc(PAGE_SIZE, GFP_KERNEL);
	if (file == NULL)
		return -ENOMEM;

1113 1114
	snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
		 wm_adsp_fw[dsp->fw].file);
M
Mark Brown 已提交
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
	file[PAGE_SIZE - 1] = '\0';

	ret = request_firmware(&firmware, file, dsp->dev);
	if (ret != 0) {
		adsp_err(dsp, "Failed to request '%s'\n", file);
		goto out;
	}
	ret = -EINVAL;

	pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
	if (pos >= firmware->size) {
		adsp_err(dsp, "%s: file too short, %zu bytes\n",
			 file, firmware->size);
		goto out_fw;
	}

	header = (void*)&firmware->data[0];

	if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
		adsp_err(dsp, "%s: invalid magic\n", file);
		goto out_fw;
	}

1138 1139
	switch (header->ver) {
	case 0:
1140 1141 1142
		adsp_warn(dsp, "%s: Depreciated file format %d\n",
			  file, header->ver);
		break;
1143
	case 1:
1144
	case 2:
1145 1146
		break;
	default:
M
Mark Brown 已提交
1147 1148 1149 1150
		adsp_err(dsp, "%s: unknown file format %d\n",
			 file, header->ver);
		goto out_fw;
	}
1151

1152
	adsp_info(dsp, "Firmware version: %d\n", header->ver);
1153
	dsp->fw_ver = header->ver;
M
Mark Brown 已提交
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187

	if (header->core != dsp->type) {
		adsp_err(dsp, "%s: invalid core %d != %d\n",
			 file, header->core, dsp->type);
		goto out_fw;
	}

	switch (dsp->type) {
	case WMFW_ADSP1:
		pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
		adsp1_sizes = (void *)&(header[1]);
		footer = (void *)&(adsp1_sizes[1]);
		sizes = sizeof(*adsp1_sizes);

		adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
			 file, le32_to_cpu(adsp1_sizes->dm),
			 le32_to_cpu(adsp1_sizes->pm),
			 le32_to_cpu(adsp1_sizes->zm));
		break;

	case WMFW_ADSP2:
		pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
		adsp2_sizes = (void *)&(header[1]);
		footer = (void *)&(adsp2_sizes[1]);
		sizes = sizeof(*adsp2_sizes);

		adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
			 file, le32_to_cpu(adsp2_sizes->xm),
			 le32_to_cpu(adsp2_sizes->ym),
			 le32_to_cpu(adsp2_sizes->pm),
			 le32_to_cpu(adsp2_sizes->zm));
		break;

	default:
1188
		WARN(1, "Unknown DSP type");
M
Mark Brown 已提交
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
		goto out_fw;
	}

	if (le32_to_cpu(header->len) != sizeof(*header) +
	    sizes + sizeof(*footer)) {
		adsp_err(dsp, "%s: unexpected header length %d\n",
			 file, le32_to_cpu(header->len));
		goto out_fw;
	}

	adsp_dbg(dsp, "%s: timestamp %llu\n", file,
		 le64_to_cpu(footer->timestamp));

	while (pos < firmware->size &&
	       pos - firmware->size > sizeof(*region)) {
		region = (void *)&(firmware->data[pos]);
		region_name = "Unknown";
		reg = 0;
		text = NULL;
		offset = le32_to_cpu(region->offset) & 0xffffff;
		type = be32_to_cpu(region->type) & 0xff;
		mem = wm_adsp_find_region(dsp, type);
		
		switch (type) {
		case WMFW_NAME_TEXT:
			region_name = "Firmware name";
			text = kzalloc(le32_to_cpu(region->len) + 1,
				       GFP_KERNEL);
			break;
1218 1219 1220 1221 1222 1223
		case WMFW_ALGORITHM_DATA:
			region_name = "Algorithm";
			ret = wm_adsp_parse_coeff(dsp, region);
			if (ret != 0)
				goto out_fw;
			break;
M
Mark Brown 已提交
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
		case WMFW_INFO_TEXT:
			region_name = "Information";
			text = kzalloc(le32_to_cpu(region->len) + 1,
				       GFP_KERNEL);
			break;
		case WMFW_ABSOLUTE:
			region_name = "Absolute";
			reg = offset;
			break;
		case WMFW_ADSP1_PM:
			region_name = "PM";
1235
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
1236 1237 1238
			break;
		case WMFW_ADSP1_DM:
			region_name = "DM";
1239
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
1240 1241 1242
			break;
		case WMFW_ADSP2_XM:
			region_name = "XM";
1243
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
1244 1245 1246
			break;
		case WMFW_ADSP2_YM:
			region_name = "YM";
1247
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
1248 1249 1250
			break;
		case WMFW_ADSP1_ZM:
			region_name = "ZM";
1251
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
			break;
		default:
			adsp_warn(dsp,
				  "%s.%d: Unknown region type %x at %d(%x)\n",
				  file, regions, type, pos, pos);
			break;
		}

		adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
			 regions, le32_to_cpu(region->len), offset,
			 region_name);

		if (text) {
			memcpy(text, region->data, le32_to_cpu(region->len));
			adsp_info(dsp, "%s: %s\n", file, text);
			kfree(text);
		}

		if (reg) {
1271 1272 1273 1274 1275 1276 1277 1278
			buf = wm_adsp_buf_alloc(region->data,
						le32_to_cpu(region->len),
						&buf_list);
			if (!buf) {
				adsp_err(dsp, "Out of memory\n");
				ret = -ENOMEM;
				goto out_fw;
			}
1279

1280 1281 1282 1283 1284 1285 1286 1287 1288
			ret = regmap_raw_write_async(regmap, reg, buf->buf,
						     le32_to_cpu(region->len));
			if (ret != 0) {
				adsp_err(dsp,
					"%s.%d: Failed to write %d bytes at %d in %s: %d\n",
					file, regions,
					le32_to_cpu(region->len), offset,
					region_name, ret);
				goto out_fw;
M
Mark Brown 已提交
1289 1290 1291 1292 1293 1294
			}
		}

		pos += le32_to_cpu(region->len) + sizeof(*region);
		regions++;
	}
1295 1296 1297 1298 1299 1300 1301

	ret = regmap_async_complete(regmap);
	if (ret != 0) {
		adsp_err(dsp, "Failed to complete async write: %d\n", ret);
		goto out_fw;
	}

M
Mark Brown 已提交
1302 1303 1304 1305
	if (pos > firmware->size)
		adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
			  file, regions, pos - firmware->size);

1306 1307
	wm_adsp_debugfs_save_wmfwname(dsp, file);

M
Mark Brown 已提交
1308
out_fw:
1309 1310
	regmap_async_complete(regmap);
	wm_adsp_buf_free(&buf_list);
M
Mark Brown 已提交
1311 1312 1313 1314 1315 1316 1317
	release_firmware(firmware);
out:
	kfree(file);

	return ret;
}

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
				  const struct wm_adsp_alg_region *alg_region)
{
	struct wm_coeff_ctl *ctl;

	list_for_each_entry(ctl, &dsp->ctl_list, list) {
		if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
		    alg_region->alg == ctl->alg_region.alg &&
		    alg_region->type == ctl->alg_region.type) {
			ctl->alg_region.base = alg_region->base;
		}
	}
}

1332
static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
1333
			       unsigned int pos, unsigned int len)
1334
{
1335 1336
	void *alg;
	int ret;
1337 1338
	__be32 val;

1339
	if (n_algs == 0) {
1340 1341
		adsp_err(dsp, "No algorithms\n");
		return ERR_PTR(-EINVAL);
1342 1343
	}

1344 1345
	if (n_algs > 1024) {
		adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
1346 1347
		return ERR_PTR(-EINVAL);
	}
1348

1349 1350 1351 1352 1353 1354 1355
	/* Read the terminator first to validate the length */
	ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
	if (ret != 0) {
		adsp_err(dsp, "Failed to read algorithm list end: %d\n",
			ret);
		return ERR_PTR(ret);
	}
1356

1357 1358 1359
	if (be32_to_cpu(val) != 0xbedead)
		adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
			  pos + len, be32_to_cpu(val));
1360

1361 1362 1363
	alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
	if (!alg)
		return ERR_PTR(-ENOMEM);
1364

1365 1366 1367 1368 1369 1370 1371
	ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
	if (ret != 0) {
		adsp_err(dsp, "Failed to read algorithm list: %d\n",
			ret);
		kfree(alg);
		return ERR_PTR(ret);
	}
1372

1373 1374
	return alg;
}
1375

1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
							int type, __be32 id,
							__be32 base)
{
	struct wm_adsp_alg_region *alg_region;

	alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
	if (!alg_region)
		return ERR_PTR(-ENOMEM);

	alg_region->type = type;
	alg_region->alg = be32_to_cpu(id);
	alg_region->base = be32_to_cpu(base);

	list_add_tail(&alg_region->list, &dsp->alg_regions);

1392 1393 1394
	if (dsp->fw_ver > 0)
		wm_adsp_ctl_fixup_base(dsp, alg_region);

1395 1396 1397
	return alg_region;
}

1398 1399 1400 1401
static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
{
	struct wmfw_adsp1_id_hdr adsp1_id;
	struct wmfw_adsp1_alg_hdr *adsp1_alg;
1402
	struct wm_adsp_alg_region *alg_region;
1403 1404
	const struct wm_adsp_region *mem;
	unsigned int pos, len;
1405
	size_t n_algs;
1406
	int i, ret;
1407

1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
	mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
	if (WARN_ON(!mem))
		return -EINVAL;

	ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
			      sizeof(adsp1_id));
	if (ret != 0) {
		adsp_err(dsp, "Failed to read algorithm info: %d\n",
			 ret);
		return ret;
	}
1419

1420
	n_algs = be32_to_cpu(adsp1_id.n_algs);
1421 1422 1423 1424 1425 1426
	dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
	adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
		  dsp->fw_id,
		  (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
		  (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
		  be32_to_cpu(adsp1_id.fw.ver) & 0xff,
1427
		  n_algs);
1428

1429 1430 1431 1432
	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
					   adsp1_id.fw.id, adsp1_id.zm);
	if (IS_ERR(alg_region))
		return PTR_ERR(alg_region);
1433

1434 1435 1436 1437
	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
					   adsp1_id.fw.id, adsp1_id.dm);
	if (IS_ERR(alg_region))
		return PTR_ERR(alg_region);
1438

1439
	pos = sizeof(adsp1_id) / 2;
1440
	len = (sizeof(*adsp1_alg) * n_algs) / 2;
1441

1442
	adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
1443 1444 1445
	if (IS_ERR(adsp1_alg))
		return PTR_ERR(adsp1_alg);

1446
	for (i = 0; i < n_algs; i++) {
1447 1448 1449 1450 1451 1452 1453
		adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
			  i, be32_to_cpu(adsp1_alg[i].alg.id),
			  (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
			  (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
			  be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
			  be32_to_cpu(adsp1_alg[i].dm),
			  be32_to_cpu(adsp1_alg[i].zm));
1454

1455 1456 1457 1458 1459
		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
						   adsp1_alg[i].alg.id,
						   adsp1_alg[i].dm);
		if (IS_ERR(alg_region)) {
			ret = PTR_ERR(alg_region);
1460 1461
			goto out;
		}
1462 1463 1464 1465 1466 1467
		if (dsp->fw_ver == 0) {
			if (i + 1 < n_algs) {
				len = be32_to_cpu(adsp1_alg[i + 1].dm);
				len -= be32_to_cpu(adsp1_alg[i].dm);
				len *= 4;
				wm_adsp_create_control(dsp, alg_region, 0,
1468
						       len, NULL, 0, 0);
1469 1470 1471 1472
			} else {
				adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
					  be32_to_cpu(adsp1_alg[i].alg.id));
			}
1473
		}
1474

1475 1476 1477 1478 1479
		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
						   adsp1_alg[i].alg.id,
						   adsp1_alg[i].zm);
		if (IS_ERR(alg_region)) {
			ret = PTR_ERR(alg_region);
1480 1481
			goto out;
		}
1482 1483 1484 1485 1486 1487
		if (dsp->fw_ver == 0) {
			if (i + 1 < n_algs) {
				len = be32_to_cpu(adsp1_alg[i + 1].zm);
				len -= be32_to_cpu(adsp1_alg[i].zm);
				len *= 4;
				wm_adsp_create_control(dsp, alg_region, 0,
1488
						       len, NULL, 0, 0);
1489 1490 1491 1492
			} else {
				adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
					  be32_to_cpu(adsp1_alg[i].alg.id));
			}
1493
		}
1494 1495
	}

1496 1497 1498 1499
out:
	kfree(adsp1_alg);
	return ret;
}
1500

1501 1502 1503 1504
static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
{
	struct wmfw_adsp2_id_hdr adsp2_id;
	struct wmfw_adsp2_alg_hdr *adsp2_alg;
1505
	struct wm_adsp_alg_region *alg_region;
1506 1507
	const struct wm_adsp_region *mem;
	unsigned int pos, len;
1508
	size_t n_algs;
1509 1510 1511 1512
	int i, ret;

	mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
	if (WARN_ON(!mem))
1513 1514
		return -EINVAL;

1515 1516
	ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
			      sizeof(adsp2_id));
1517
	if (ret != 0) {
1518 1519
		adsp_err(dsp, "Failed to read algorithm info: %d\n",
			 ret);
1520 1521 1522
		return ret;
	}

1523
	n_algs = be32_to_cpu(adsp2_id.n_algs);
1524
	dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
1525
	dsp->fw_id_version = be32_to_cpu(adsp2_id.fw.ver);
1526 1527
	adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
		  dsp->fw_id,
1528 1529 1530
		  (dsp->fw_id_version & 0xff0000) >> 16,
		  (dsp->fw_id_version & 0xff00) >> 8,
		  dsp->fw_id_version & 0xff,
1531
		  n_algs);
1532

1533 1534 1535 1536
	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
					   adsp2_id.fw.id, adsp2_id.xm);
	if (IS_ERR(alg_region))
		return PTR_ERR(alg_region);
1537

1538 1539 1540 1541
	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
					   adsp2_id.fw.id, adsp2_id.ym);
	if (IS_ERR(alg_region))
		return PTR_ERR(alg_region);
1542

1543 1544 1545 1546
	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
					   adsp2_id.fw.id, adsp2_id.zm);
	if (IS_ERR(alg_region))
		return PTR_ERR(alg_region);
1547

1548
	pos = sizeof(adsp2_id) / 2;
1549
	len = (sizeof(*adsp2_alg) * n_algs) / 2;
1550

1551
	adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
1552 1553
	if (IS_ERR(adsp2_alg))
		return PTR_ERR(adsp2_alg);
1554

1555
	for (i = 0; i < n_algs; i++) {
1556 1557 1558 1559 1560 1561 1562 1563 1564
		adsp_info(dsp,
			  "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
			  i, be32_to_cpu(adsp2_alg[i].alg.id),
			  (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
			  (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
			  be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
			  be32_to_cpu(adsp2_alg[i].xm),
			  be32_to_cpu(adsp2_alg[i].ym),
			  be32_to_cpu(adsp2_alg[i].zm));
1565

1566 1567 1568 1569 1570
		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
						   adsp2_alg[i].alg.id,
						   adsp2_alg[i].xm);
		if (IS_ERR(alg_region)) {
			ret = PTR_ERR(alg_region);
1571 1572
			goto out;
		}
1573 1574 1575 1576 1577 1578
		if (dsp->fw_ver == 0) {
			if (i + 1 < n_algs) {
				len = be32_to_cpu(adsp2_alg[i + 1].xm);
				len -= be32_to_cpu(adsp2_alg[i].xm);
				len *= 4;
				wm_adsp_create_control(dsp, alg_region, 0,
1579
						       len, NULL, 0, 0);
1580 1581 1582 1583
			} else {
				adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
					  be32_to_cpu(adsp2_alg[i].alg.id));
			}
1584
		}
1585

1586 1587 1588 1589 1590
		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
						   adsp2_alg[i].alg.id,
						   adsp2_alg[i].ym);
		if (IS_ERR(alg_region)) {
			ret = PTR_ERR(alg_region);
1591 1592
			goto out;
		}
1593 1594 1595 1596 1597 1598
		if (dsp->fw_ver == 0) {
			if (i + 1 < n_algs) {
				len = be32_to_cpu(adsp2_alg[i + 1].ym);
				len -= be32_to_cpu(adsp2_alg[i].ym);
				len *= 4;
				wm_adsp_create_control(dsp, alg_region, 0,
1599
						       len, NULL, 0, 0);
1600 1601 1602 1603
			} else {
				adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
					  be32_to_cpu(adsp2_alg[i].alg.id));
			}
1604
		}
1605

1606 1607 1608 1609 1610
		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
						   adsp2_alg[i].alg.id,
						   adsp2_alg[i].zm);
		if (IS_ERR(alg_region)) {
			ret = PTR_ERR(alg_region);
1611 1612
			goto out;
		}
1613 1614 1615 1616 1617 1618
		if (dsp->fw_ver == 0) {
			if (i + 1 < n_algs) {
				len = be32_to_cpu(adsp2_alg[i + 1].zm);
				len -= be32_to_cpu(adsp2_alg[i].zm);
				len *= 4;
				wm_adsp_create_control(dsp, alg_region, 0,
1619
						       len, NULL, 0, 0);
1620 1621 1622 1623
			} else {
				adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
					  be32_to_cpu(adsp2_alg[i].alg.id));
			}
1624 1625 1626 1627
		}
	}

out:
1628
	kfree(adsp2_alg);
1629 1630 1631
	return ret;
}

M
Mark Brown 已提交
1632 1633
static int wm_adsp_load_coeff(struct wm_adsp *dsp)
{
1634
	LIST_HEAD(buf_list);
M
Mark Brown 已提交
1635 1636 1637 1638
	struct regmap *regmap = dsp->regmap;
	struct wmfw_coeff_hdr *hdr;
	struct wmfw_coeff_item *blk;
	const struct firmware *firmware;
1639 1640
	const struct wm_adsp_region *mem;
	struct wm_adsp_alg_region *alg_region;
M
Mark Brown 已提交
1641 1642 1643
	const char *region_name;
	int ret, pos, blocks, type, offset, reg;
	char *file;
1644
	struct wm_adsp_buf *buf;
M
Mark Brown 已提交
1645 1646 1647 1648 1649

	file = kzalloc(PAGE_SIZE, GFP_KERNEL);
	if (file == NULL)
		return -ENOMEM;

1650 1651
	snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
		 wm_adsp_fw[dsp->fw].file);
M
Mark Brown 已提交
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
	file[PAGE_SIZE - 1] = '\0';

	ret = request_firmware(&firmware, file, dsp->dev);
	if (ret != 0) {
		adsp_warn(dsp, "Failed to request '%s'\n", file);
		ret = 0;
		goto out;
	}
	ret = -EINVAL;

	if (sizeof(*hdr) >= firmware->size) {
		adsp_err(dsp, "%s: file too short, %zu bytes\n",
			file, firmware->size);
		goto out_fw;
	}

	hdr = (void*)&firmware->data[0];
	if (memcmp(hdr->magic, "WMDR", 4) != 0) {
		adsp_err(dsp, "%s: invalid magic\n", file);
1671
		goto out_fw;
M
Mark Brown 已提交
1672 1673
	}

1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
	switch (be32_to_cpu(hdr->rev) & 0xff) {
	case 1:
		break;
	default:
		adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
			 file, be32_to_cpu(hdr->rev) & 0xff);
		ret = -EINVAL;
		goto out_fw;
	}

M
Mark Brown 已提交
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
	adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
		(le32_to_cpu(hdr->ver) >> 16) & 0xff,
		(le32_to_cpu(hdr->ver) >>  8) & 0xff,
		le32_to_cpu(hdr->ver) & 0xff);

	pos = le32_to_cpu(hdr->len);

	blocks = 0;
	while (pos < firmware->size &&
	       pos - firmware->size > sizeof(*blk)) {
		blk = (void*)(&firmware->data[pos]);

1696 1697
		type = le16_to_cpu(blk->type);
		offset = le16_to_cpu(blk->offset);
M
Mark Brown 已提交
1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709

		adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
			 file, blocks, le32_to_cpu(blk->id),
			 (le32_to_cpu(blk->ver) >> 16) & 0xff,
			 (le32_to_cpu(blk->ver) >>  8) & 0xff,
			 le32_to_cpu(blk->ver) & 0xff);
		adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
			 file, blocks, le32_to_cpu(blk->len), offset, type);

		reg = 0;
		region_name = "Unknown";
		switch (type) {
1710 1711
		case (WMFW_NAME_TEXT << 8):
		case (WMFW_INFO_TEXT << 8):
M
Mark Brown 已提交
1712
			break;
1713
		case (WMFW_ABSOLUTE << 8):
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
			/*
			 * Old files may use this for global
			 * coefficients.
			 */
			if (le32_to_cpu(blk->id) == dsp->fw_id &&
			    offset == 0) {
				region_name = "global coefficients";
				mem = wm_adsp_find_region(dsp, type);
				if (!mem) {
					adsp_err(dsp, "No ZM\n");
					break;
				}
				reg = wm_adsp_region_to_reg(mem, 0);

			} else {
				region_name = "register";
				reg = offset;
			}
M
Mark Brown 已提交
1732
			break;
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752

		case WMFW_ADSP1_DM:
		case WMFW_ADSP1_ZM:
		case WMFW_ADSP2_XM:
		case WMFW_ADSP2_YM:
			adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
				 file, blocks, le32_to_cpu(blk->len),
				 type, le32_to_cpu(blk->id));

			mem = wm_adsp_find_region(dsp, type);
			if (!mem) {
				adsp_err(dsp, "No base for region %x\n", type);
				break;
			}

			reg = 0;
			list_for_each_entry(alg_region,
					    &dsp->alg_regions, list) {
				if (le32_to_cpu(blk->id) == alg_region->alg &&
				    type == alg_region->type) {
1753
					reg = alg_region->base;
1754 1755
					reg = wm_adsp_region_to_reg(mem,
								    reg);
1756
					reg += offset;
1757
					break;
1758 1759 1760 1761 1762 1763 1764 1765
				}
			}

			if (reg == 0)
				adsp_err(dsp, "No %x for algorithm %x\n",
					 type, le32_to_cpu(blk->id));
			break;

M
Mark Brown 已提交
1766
		default:
1767 1768
			adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
				 file, blocks, type, pos);
M
Mark Brown 已提交
1769 1770 1771 1772
			break;
		}

		if (reg) {
1773 1774 1775
			buf = wm_adsp_buf_alloc(blk->data,
						le32_to_cpu(blk->len),
						&buf_list);
1776 1777
			if (!buf) {
				adsp_err(dsp, "Out of memory\n");
1778 1779
				ret = -ENOMEM;
				goto out_fw;
1780 1781
			}

1782 1783 1784
			adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
				 file, blocks, le32_to_cpu(blk->len),
				 reg);
1785 1786
			ret = regmap_raw_write_async(regmap, reg, buf->buf,
						     le32_to_cpu(blk->len));
M
Mark Brown 已提交
1787 1788
			if (ret != 0) {
				adsp_err(dsp,
1789 1790
					"%s.%d: Failed to write to %x in %s: %d\n",
					file, blocks, reg, region_name, ret);
M
Mark Brown 已提交
1791 1792 1793
			}
		}

1794
		pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
M
Mark Brown 已提交
1795 1796 1797
		blocks++;
	}

1798 1799 1800 1801
	ret = regmap_async_complete(regmap);
	if (ret != 0)
		adsp_err(dsp, "Failed to complete async write: %d\n", ret);

M
Mark Brown 已提交
1802 1803 1804 1805
	if (pos > firmware->size)
		adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
			  file, blocks, pos - firmware->size);

1806 1807
	wm_adsp_debugfs_save_binname(dsp, file);

M
Mark Brown 已提交
1808
out_fw:
1809
	regmap_async_complete(regmap);
M
Mark Brown 已提交
1810
	release_firmware(firmware);
1811
	wm_adsp_buf_free(&buf_list);
M
Mark Brown 已提交
1812 1813
out:
	kfree(file);
1814
	return ret;
M
Mark Brown 已提交
1815 1816
}

1817
int wm_adsp1_init(struct wm_adsp *dsp)
1818
{
1819
	INIT_LIST_HEAD(&dsp->alg_regions);
1820

1821 1822 1823
#ifdef CONFIG_DEBUG_FS
	mutex_init(&dsp->debugfs_lock);
#endif
1824 1825 1826 1827
	return 0;
}
EXPORT_SYMBOL_GPL(wm_adsp1_init);

M
Mark Brown 已提交
1828 1829 1830 1831
int wm_adsp1_event(struct snd_soc_dapm_widget *w,
		   struct snd_kcontrol *kcontrol,
		   int event)
{
1832
	struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
M
Mark Brown 已提交
1833 1834
	struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
	struct wm_adsp *dsp = &dsps[w->shift];
1835
	struct wm_adsp_alg_region *alg_region;
1836
	struct wm_coeff_ctl *ctl;
M
Mark Brown 已提交
1837
	int ret;
1838
	int val;
M
Mark Brown 已提交
1839

1840
	dsp->card = codec->component.card;
1841

M
Mark Brown 已提交
1842 1843 1844 1845 1846
	switch (event) {
	case SND_SOC_DAPM_POST_PMU:
		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
				   ADSP1_SYS_ENA, ADSP1_SYS_ENA);

1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
		/*
		 * For simplicity set the DSP clock rate to be the
		 * SYSCLK rate rather than making it configurable.
		 */
		if(dsp->sysclk_reg) {
			ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
			if (ret != 0) {
				adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
				ret);
				return ret;
			}

			val = (val & dsp->sysclk_mask)
				>> dsp->sysclk_shift;

			ret = regmap_update_bits(dsp->regmap,
						 dsp->base + ADSP1_CONTROL_31,
						 ADSP1_CLK_SEL_MASK, val);
			if (ret != 0) {
				adsp_err(dsp, "Failed to set clock rate: %d\n",
					 ret);
				return ret;
			}
		}

M
Mark Brown 已提交
1872 1873 1874 1875
		ret = wm_adsp_load(dsp);
		if (ret != 0)
			goto err;

1876
		ret = wm_adsp1_setup_algs(dsp);
1877 1878 1879
		if (ret != 0)
			goto err;

M
Mark Brown 已提交
1880 1881 1882 1883
		ret = wm_adsp_load_coeff(dsp);
		if (ret != 0)
			goto err;

1884
		/* Initialize caches for enabled and unset controls */
1885
		ret = wm_coeff_init_control_caches(dsp);
1886 1887 1888
		if (ret != 0)
			goto err;

1889
		/* Sync set controls */
1890
		ret = wm_coeff_sync_controls(dsp);
1891 1892 1893
		if (ret != 0)
			goto err;

M
Mark Brown 已提交
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
		/* Start the core running */
		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
				   ADSP1_CORE_ENA | ADSP1_START,
				   ADSP1_CORE_ENA | ADSP1_START);
		break;

	case SND_SOC_DAPM_PRE_PMD:
		/* Halt the core */
		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
				   ADSP1_CORE_ENA | ADSP1_START, 0);

		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
				   ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);

		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
				   ADSP1_SYS_ENA, 0);
1910

1911
		list_for_each_entry(ctl, &dsp->ctl_list, list)
1912
			ctl->enabled = 0;
1913 1914 1915 1916 1917 1918 1919 1920

		while (!list_empty(&dsp->alg_regions)) {
			alg_region = list_first_entry(&dsp->alg_regions,
						      struct wm_adsp_alg_region,
						      list);
			list_del(&alg_region->list);
			kfree(alg_region);
		}
M
Mark Brown 已提交
1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
		break;

	default:
		break;
	}

	return 0;

err:
	regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
			   ADSP1_SYS_ENA, 0);
	return ret;
}
EXPORT_SYMBOL_GPL(wm_adsp1_event);

static int wm_adsp2_ena(struct wm_adsp *dsp)
{
	unsigned int val;
	int ret, count;

1941 1942
	ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
				       ADSP2_SYS_ENA, ADSP2_SYS_ENA);
M
Mark Brown 已提交
1943 1944 1945 1946
	if (ret != 0)
		return ret;

	/* Wait for the RAM to start, should be near instantaneous */
1947
	for (count = 0; count < 10; ++count) {
M
Mark Brown 已提交
1948 1949 1950 1951
		ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
				  &val);
		if (ret != 0)
			return ret;
1952 1953 1954 1955 1956 1957

		if (val & ADSP2_RAM_RDY)
			break;

		msleep(1);
	}
M
Mark Brown 已提交
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968

	if (!(val & ADSP2_RAM_RDY)) {
		adsp_err(dsp, "Failed to start DSP RAM\n");
		return -EBUSY;
	}

	adsp_dbg(dsp, "RAM ready after %d polls\n", count);

	return 0;
}

1969
static void wm_adsp2_boot_work(struct work_struct *work)
M
Mark Brown 已提交
1970
{
1971 1972 1973
	struct wm_adsp *dsp = container_of(work,
					   struct wm_adsp,
					   boot_work);
M
Mark Brown 已提交
1974
	int ret;
1975
	unsigned int val;
M
Mark Brown 已提交
1976

1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
	/*
	 * For simplicity set the DSP clock rate to be the
	 * SYSCLK rate rather than making it configurable.
	 */
	ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
	if (ret != 0) {
		adsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret);
		return;
	}
	val = (val & ARIZONA_SYSCLK_FREQ_MASK)
		>> ARIZONA_SYSCLK_FREQ_SHIFT;
1988

1989 1990 1991 1992 1993 1994 1995
	ret = regmap_update_bits_async(dsp->regmap,
				       dsp->base + ADSP2_CLOCKING,
				       ADSP2_CLK_SEL_MASK, val);
	if (ret != 0) {
		adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
		return;
	}
1996

1997 1998 1999
	ret = wm_adsp2_ena(dsp);
	if (ret != 0)
		return;
M
Mark Brown 已提交
2000

2001 2002 2003
	ret = wm_adsp_load(dsp);
	if (ret != 0)
		goto err;
M
Mark Brown 已提交
2004

2005
	ret = wm_adsp2_setup_algs(dsp);
2006 2007
	if (ret != 0)
		goto err;
2008

2009 2010 2011
	ret = wm_adsp_load_coeff(dsp);
	if (ret != 0)
		goto err;
M
Mark Brown 已提交
2012

2013 2014 2015 2016
	/* Initialize caches for enabled and unset controls */
	ret = wm_coeff_init_control_caches(dsp);
	if (ret != 0)
		goto err;
2017

2018 2019 2020 2021 2022 2023 2024 2025
	/* Sync set controls */
	ret = wm_coeff_sync_controls(dsp);
	if (ret != 0)
		goto err;

	dsp->running = true;

	return;
2026

2027 2028 2029 2030 2031
err:
	regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
			   ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
}

2032 2033 2034
int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
		   struct snd_kcontrol *kcontrol, int event)
{
2035
	struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2036 2037 2038
	struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
	struct wm_adsp *dsp = &dsps[w->shift];

2039
	dsp->card = codec->component.card;
2040 2041 2042 2043 2044 2045 2046

	switch (event) {
	case SND_SOC_DAPM_PRE_PMU:
		queue_work(system_unbound_wq, &dsp->boot_work);
		break;
	default:
		break;
2047
	}
2048 2049 2050 2051 2052

	return 0;
}
EXPORT_SYMBOL_GPL(wm_adsp2_early_event);

2053 2054 2055
int wm_adsp2_event(struct snd_soc_dapm_widget *w,
		   struct snd_kcontrol *kcontrol, int event)
{
2056
	struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
	struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
	struct wm_adsp *dsp = &dsps[w->shift];
	struct wm_adsp_alg_region *alg_region;
	struct wm_coeff_ctl *ctl;
	int ret;

	switch (event) {
	case SND_SOC_DAPM_POST_PMU:
		flush_work(&dsp->boot_work);

		if (!dsp->running)
			return -EIO;
2069

2070 2071
		ret = regmap_update_bits(dsp->regmap,
					 dsp->base + ADSP2_CONTROL,
2072 2073
					 ADSP2_CORE_ENA | ADSP2_START,
					 ADSP2_CORE_ENA | ADSP2_START);
M
Mark Brown 已提交
2074 2075 2076 2077 2078
		if (ret != 0)
			goto err;
		break;

	case SND_SOC_DAPM_PRE_PMD:
2079 2080 2081
		/* Log firmware state, it can be useful for analysis */
		wm_adsp2_show_fw_status(dsp);

2082 2083 2084 2085
		wm_adsp_debugfs_clear(dsp);

		dsp->fw_id = 0;
		dsp->fw_id_version = 0;
2086 2087
		dsp->running = false;

M
Mark Brown 已提交
2088
		regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2089 2090
				   ADSP2_SYS_ENA | ADSP2_CORE_ENA |
				   ADSP2_START, 0);
M
Mark Brown 已提交
2091

2092 2093 2094 2095 2096
		/* Make sure DMAs are quiesced */
		regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
		regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
		regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);

2097
		list_for_each_entry(ctl, &dsp->ctl_list, list)
2098 2099
			ctl->enabled = 0;

2100 2101 2102 2103 2104 2105 2106
		while (!list_empty(&dsp->alg_regions)) {
			alg_region = list_first_entry(&dsp->alg_regions,
						      struct wm_adsp_alg_region,
						      list);
			list_del(&alg_region->list);
			kfree(alg_region);
		}
2107 2108

		adsp_dbg(dsp, "Shutdown complete\n");
M
Mark Brown 已提交
2109 2110 2111 2112 2113 2114 2115 2116 2117
		break;

	default:
		break;
	}

	return 0;
err:
	regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2118
			   ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
M
Mark Brown 已提交
2119 2120 2121
	return ret;
}
EXPORT_SYMBOL_GPL(wm_adsp2_event);
M
Mark Brown 已提交
2122

2123 2124
int wm_adsp2_codec_probe(struct wm_adsp *dsp, struct snd_soc_codec *codec)
{
2125 2126
	wm_adsp2_init_debugfs(dsp, codec);

2127 2128 2129
	return snd_soc_add_codec_controls(codec,
					  wm_adsp2_fw_controls[dsp->num - 1],
					  ARRAY_SIZE(wm_adsp2_fw_controls[0]));
2130 2131 2132 2133 2134
}
EXPORT_SYMBOL_GPL(wm_adsp2_codec_probe);

int wm_adsp2_codec_remove(struct wm_adsp *dsp, struct snd_soc_codec *codec)
{
2135 2136
	wm_adsp2_cleanup_debugfs(dsp);

2137 2138 2139 2140
	return 0;
}
EXPORT_SYMBOL_GPL(wm_adsp2_codec_remove);

2141
int wm_adsp2_init(struct wm_adsp *dsp)
M
Mark Brown 已提交
2142 2143 2144
{
	int ret;

2145 2146 2147 2148
	/*
	 * Disable the DSP memory by default when in reset for a small
	 * power saving.
	 */
2149
	ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2150 2151
				 ADSP2_MEM_ENA, 0);
	if (ret != 0) {
2152
		adsp_err(dsp, "Failed to clear memory retention: %d\n", ret);
2153 2154 2155
		return ret;
	}

2156 2157 2158
	INIT_LIST_HEAD(&dsp->alg_regions);
	INIT_LIST_HEAD(&dsp->ctl_list);
	INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
2159

2160 2161 2162
#ifdef CONFIG_DEBUG_FS
	mutex_init(&dsp->debugfs_lock);
#endif
M
Mark Brown 已提交
2163 2164 2165
	return 0;
}
EXPORT_SYMBOL_GPL(wm_adsp2_init);
2166 2167

MODULE_LICENSE("GPL v2");