wm_adsp.c 49.7 KB
Newer Older
M
Mark Brown 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * wm_adsp.c  --  Wolfson ADSP support
 *
 * Copyright 2012 Wolfson Microelectronics plc
 *
 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/firmware.h>
18
#include <linux/list.h>
M
Mark Brown 已提交
19 20 21
#include <linux/pm.h>
#include <linux/pm_runtime.h>
#include <linux/regmap.h>
M
Mark Brown 已提交
22
#include <linux/regulator/consumer.h>
M
Mark Brown 已提交
23
#include <linux/slab.h>
24
#include <linux/vmalloc.h>
25
#include <linux/workqueue.h>
M
Mark Brown 已提交
26 27 28 29 30 31 32 33 34 35
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/soc.h>
#include <sound/jack.h>
#include <sound/initval.h>
#include <sound/tlv.h>

#include <linux/mfd/arizona/registers.h>

36
#include "arizona.h"
M
Mark Brown 已提交
37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
#include "wm_adsp.h"

#define adsp_crit(_dsp, fmt, ...) \
	dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
#define adsp_err(_dsp, fmt, ...) \
	dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
#define adsp_warn(_dsp, fmt, ...) \
	dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
#define adsp_info(_dsp, fmt, ...) \
	dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
#define adsp_dbg(_dsp, fmt, ...) \
	dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)

#define ADSP1_CONTROL_1                   0x00
#define ADSP1_CONTROL_2                   0x02
#define ADSP1_CONTROL_3                   0x03
#define ADSP1_CONTROL_4                   0x04
#define ADSP1_CONTROL_5                   0x06
#define ADSP1_CONTROL_6                   0x07
#define ADSP1_CONTROL_7                   0x08
#define ADSP1_CONTROL_8                   0x09
#define ADSP1_CONTROL_9                   0x0A
#define ADSP1_CONTROL_10                  0x0B
#define ADSP1_CONTROL_11                  0x0C
#define ADSP1_CONTROL_12                  0x0D
#define ADSP1_CONTROL_13                  0x0F
#define ADSP1_CONTROL_14                  0x10
#define ADSP1_CONTROL_15                  0x11
#define ADSP1_CONTROL_16                  0x12
#define ADSP1_CONTROL_17                  0x13
#define ADSP1_CONTROL_18                  0x14
#define ADSP1_CONTROL_19                  0x16
#define ADSP1_CONTROL_20                  0x17
#define ADSP1_CONTROL_21                  0x18
#define ADSP1_CONTROL_22                  0x1A
#define ADSP1_CONTROL_23                  0x1B
#define ADSP1_CONTROL_24                  0x1C
#define ADSP1_CONTROL_25                  0x1E
#define ADSP1_CONTROL_26                  0x20
#define ADSP1_CONTROL_27                  0x21
#define ADSP1_CONTROL_28                  0x22
#define ADSP1_CONTROL_29                  0x23
#define ADSP1_CONTROL_30                  0x24
#define ADSP1_CONTROL_31                  0x26

/*
 * ADSP1 Control 19
 */
#define ADSP1_WDMA_BUFFER_LENGTH_MASK     0x00FF  /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT         0  /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH         8  /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */


/*
 * ADSP1 Control 30
 */
#define ADSP1_DBG_CLK_ENA                 0x0008  /* DSP1_DBG_CLK_ENA */
#define ADSP1_DBG_CLK_ENA_MASK            0x0008  /* DSP1_DBG_CLK_ENA */
#define ADSP1_DBG_CLK_ENA_SHIFT                3  /* DSP1_DBG_CLK_ENA */
#define ADSP1_DBG_CLK_ENA_WIDTH                1  /* DSP1_DBG_CLK_ENA */
#define ADSP1_SYS_ENA                     0x0004  /* DSP1_SYS_ENA */
#define ADSP1_SYS_ENA_MASK                0x0004  /* DSP1_SYS_ENA */
#define ADSP1_SYS_ENA_SHIFT                    2  /* DSP1_SYS_ENA */
#define ADSP1_SYS_ENA_WIDTH                    1  /* DSP1_SYS_ENA */
#define ADSP1_CORE_ENA                    0x0002  /* DSP1_CORE_ENA */
#define ADSP1_CORE_ENA_MASK               0x0002  /* DSP1_CORE_ENA */
#define ADSP1_CORE_ENA_SHIFT                   1  /* DSP1_CORE_ENA */
#define ADSP1_CORE_ENA_WIDTH                   1  /* DSP1_CORE_ENA */
#define ADSP1_START                       0x0001  /* DSP1_START */
#define ADSP1_START_MASK                  0x0001  /* DSP1_START */
#define ADSP1_START_SHIFT                      0  /* DSP1_START */
#define ADSP1_START_WIDTH                      1  /* DSP1_START */

110 111 112 113 114 115 116
/*
 * ADSP1 Control 31
 */
#define ADSP1_CLK_SEL_MASK                0x0007  /* CLK_SEL_ENA */
#define ADSP1_CLK_SEL_SHIFT                    0  /* CLK_SEL_ENA */
#define ADSP1_CLK_SEL_WIDTH                    3  /* CLK_SEL_ENA */

117 118 119 120 121 122
#define ADSP2_CONTROL        0x0
#define ADSP2_CLOCKING       0x1
#define ADSP2_STATUS1        0x4
#define ADSP2_WDMA_CONFIG_1 0x30
#define ADSP2_WDMA_CONFIG_2 0x31
#define ADSP2_RDMA_CONFIG_1 0x34
M
Mark Brown 已提交
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144

/*
 * ADSP2 Control
 */

#define ADSP2_MEM_ENA                     0x0010  /* DSP1_MEM_ENA */
#define ADSP2_MEM_ENA_MASK                0x0010  /* DSP1_MEM_ENA */
#define ADSP2_MEM_ENA_SHIFT                    4  /* DSP1_MEM_ENA */
#define ADSP2_MEM_ENA_WIDTH                    1  /* DSP1_MEM_ENA */
#define ADSP2_SYS_ENA                     0x0004  /* DSP1_SYS_ENA */
#define ADSP2_SYS_ENA_MASK                0x0004  /* DSP1_SYS_ENA */
#define ADSP2_SYS_ENA_SHIFT                    2  /* DSP1_SYS_ENA */
#define ADSP2_SYS_ENA_WIDTH                    1  /* DSP1_SYS_ENA */
#define ADSP2_CORE_ENA                    0x0002  /* DSP1_CORE_ENA */
#define ADSP2_CORE_ENA_MASK               0x0002  /* DSP1_CORE_ENA */
#define ADSP2_CORE_ENA_SHIFT                   1  /* DSP1_CORE_ENA */
#define ADSP2_CORE_ENA_WIDTH                   1  /* DSP1_CORE_ENA */
#define ADSP2_START                       0x0001  /* DSP1_START */
#define ADSP2_START_MASK                  0x0001  /* DSP1_START */
#define ADSP2_START_SHIFT                      0  /* DSP1_START */
#define ADSP2_START_WIDTH                      1  /* DSP1_START */

M
Mark Brown 已提交
145 146 147 148 149 150 151
/*
 * ADSP2 clocking
 */
#define ADSP2_CLK_SEL_MASK                0x0007  /* CLK_SEL_ENA */
#define ADSP2_CLK_SEL_SHIFT                    0  /* CLK_SEL_ENA */
#define ADSP2_CLK_SEL_WIDTH                    3  /* CLK_SEL_ENA */

M
Mark Brown 已提交
152 153 154 155 156 157 158 159
/*
 * ADSP2 Status 1
 */
#define ADSP2_RAM_RDY                     0x0001
#define ADSP2_RAM_RDY_MASK                0x0001
#define ADSP2_RAM_RDY_SHIFT                    0
#define ADSP2_RAM_RDY_WIDTH                    1

160 161 162 163 164 165 166 167 168 169 170 171 172
struct wm_adsp_buf {
	struct list_head list;
	void *buf;
};

static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
					     struct list_head *list)
{
	struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);

	if (buf == NULL)
		return NULL;

173
	buf->buf = vmalloc(len);
174
	if (!buf->buf) {
175
		vfree(buf);
176 177
		return NULL;
	}
178
	memcpy(buf->buf, src, len);
179 180 181 182 183 184 185 186 187 188 189 190 191 192

	if (list)
		list_add_tail(&buf->list, list);

	return buf;
}

static void wm_adsp_buf_free(struct list_head *list)
{
	while (!list_empty(list)) {
		struct wm_adsp_buf *buf = list_first_entry(list,
							   struct wm_adsp_buf,
							   list);
		list_del(&buf->list);
193
		vfree(buf->buf);
194 195 196 197
		kfree(buf);
	}
}

198
#define WM_ADSP_NUM_FW 4
199

200 201 202 203 204
#define WM_ADSP_FW_MBC_VSS 0
#define WM_ADSP_FW_TX      1
#define WM_ADSP_FW_TX_SPK  2
#define WM_ADSP_FW_RX_ANC  3

205
static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
206 207 208 209
	[WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
	[WM_ADSP_FW_TX] =      "Tx",
	[WM_ADSP_FW_TX_SPK] =  "Tx Speaker",
	[WM_ADSP_FW_RX_ANC] =  "Rx ANC",
210 211 212 213 214
};

static struct {
	const char *file;
} wm_adsp_fw[WM_ADSP_NUM_FW] = {
215 216 217 218
	[WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
	[WM_ADSP_FW_TX] =      { .file = "tx" },
	[WM_ADSP_FW_TX_SPK] =  { .file = "tx-spk" },
	[WM_ADSP_FW_RX_ANC] =  { .file = "rx-anc" },
219 220
};

221 222 223 224 225 226 227 228 229 230 231
struct wm_coeff_ctl_ops {
	int (*xget)(struct snd_kcontrol *kcontrol,
		    struct snd_ctl_elem_value *ucontrol);
	int (*xput)(struct snd_kcontrol *kcontrol,
		    struct snd_ctl_elem_value *ucontrol);
	int (*xinfo)(struct snd_kcontrol *kcontrol,
		     struct snd_ctl_elem_info *uinfo);
};

struct wm_coeff_ctl {
	const char *name;
232
	const char *fw_name;
233
	struct wm_adsp_alg_region alg_region;
234
	struct wm_coeff_ctl_ops ops;
235
	struct wm_adsp *dsp;
236 237 238
	unsigned int enabled:1;
	struct list_head list;
	void *cache;
239
	unsigned int offset;
240
	size_t len;
241
	unsigned int set:1;
242
	struct snd_kcontrol *kcontrol;
243
	unsigned int flags;
244 245
};

246 247 248
static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
			  struct snd_ctl_elem_value *ucontrol)
{
249
	struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
250
	struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
251
	struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
252

253
	ucontrol->value.integer.value[0] = dsp[e->shift_l].fw;
254 255 256 257 258 259 260

	return 0;
}

static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
			  struct snd_ctl_elem_value *ucontrol)
{
261
	struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
262
	struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
263
	struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
264

265
	if (ucontrol->value.integer.value[0] == dsp[e->shift_l].fw)
266 267 268 269 270
		return 0;

	if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
		return -EINVAL;

271
	if (dsp[e->shift_l].running)
272 273
		return -EBUSY;

274
	dsp[e->shift_l].fw = ucontrol->value.integer.value[0];
275 276 277 278 279 280 281 282 283 284 285

	return 0;
}

static const struct soc_enum wm_adsp_fw_enum[] = {
	SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
	SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
	SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
	SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
};

286
const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
287 288 289 290 291 292
	SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
		     wm_adsp_fw_get, wm_adsp_fw_put),
	SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
		     wm_adsp_fw_get, wm_adsp_fw_put),
	SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
		     wm_adsp_fw_get, wm_adsp_fw_put),
293 294 295 296 297
};
EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);

#if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
static const struct soc_enum wm_adsp2_rate_enum[] = {
298 299 300 301 302 303 304 305 306 307 308 309
	SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
			      ARIZONA_DSP1_RATE_SHIFT, 0xf,
			      ARIZONA_RATE_ENUM_SIZE,
			      arizona_rate_text, arizona_rate_val),
	SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
			      ARIZONA_DSP1_RATE_SHIFT, 0xf,
			      ARIZONA_RATE_ENUM_SIZE,
			      arizona_rate_text, arizona_rate_val),
	SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
			      ARIZONA_DSP1_RATE_SHIFT, 0xf,
			      ARIZONA_RATE_ENUM_SIZE,
			      arizona_rate_text, arizona_rate_val),
310
	SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
311 312 313 314 315
			      ARIZONA_DSP1_RATE_SHIFT, 0xf,
			      ARIZONA_RATE_ENUM_SIZE,
			      arizona_rate_text, arizona_rate_val),
};

316
const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
317 318
	SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
		     wm_adsp_fw_get, wm_adsp_fw_put),
319
	SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
320 321
	SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
		     wm_adsp_fw_get, wm_adsp_fw_put),
322
	SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
323 324
	SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
		     wm_adsp_fw_get, wm_adsp_fw_put),
325
	SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
326 327
	SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
		     wm_adsp_fw_get, wm_adsp_fw_put),
328
	SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
329
};
330 331
EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
#endif
M
Mark Brown 已提交
332 333 334 335 336 337 338 339 340 341 342 343 344

static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
							int type)
{
	int i;

	for (i = 0; i < dsp->num_mems; i++)
		if (dsp->mem[i].type == type)
			return &dsp->mem[i];

	return NULL;
}

345
static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
346 347
					  unsigned int offset)
{
348
	if (WARN_ON(!mem))
349
		return offset;
350
	switch (mem->type) {
351
	case WMFW_ADSP1_PM:
352
		return mem->base + (offset * 3);
353
	case WMFW_ADSP1_DM:
354
		return mem->base + (offset * 2);
355
	case WMFW_ADSP2_XM:
356
		return mem->base + (offset * 2);
357
	case WMFW_ADSP2_YM:
358
		return mem->base + (offset * 2);
359
	case WMFW_ADSP1_ZM:
360
		return mem->base + (offset * 2);
361
	default:
362
		WARN(1, "Unknown memory region type");
363 364 365 366
		return offset;
	}
}

367 368 369 370 371 372 373 374 375 376
static int wm_coeff_info(struct snd_kcontrol *kcontrol,
			 struct snd_ctl_elem_info *uinfo)
{
	struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;

	uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
	uinfo->count = ctl->len;
	return 0;
}

377
static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
378 379
				  const void *buf, size_t len)
{
380
	struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
381
	const struct wm_adsp_region *mem;
382
	struct wm_adsp *dsp = ctl->dsp;
383 384 385 386
	void *scratch;
	int ret;
	unsigned int reg;

387
	mem = wm_adsp_find_region(dsp, alg_region->type);
388
	if (!mem) {
389 390
		adsp_err(dsp, "No base for region %x\n",
			 alg_region->type);
391 392 393
		return -EINVAL;
	}

394
	reg = ctl->alg_region.base + ctl->offset;
395 396 397 398 399 400
	reg = wm_adsp_region_to_reg(mem, reg);

	scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
	if (!scratch)
		return -ENOMEM;

401
	ret = regmap_raw_write(dsp->regmap, reg, scratch,
402 403
			       ctl->len);
	if (ret) {
404
		adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
405
			 ctl->len, reg, ret);
406 407 408
		kfree(scratch);
		return ret;
	}
409
	adsp_dbg(dsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
410 411 412 413 414 415 416 417 418 419 420 421 422 423

	kfree(scratch);

	return 0;
}

static int wm_coeff_put(struct snd_kcontrol *kcontrol,
			struct snd_ctl_elem_value *ucontrol)
{
	struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
	char *p = ucontrol->value.bytes.data;

	memcpy(ctl->cache, p, ctl->len);

424 425
	ctl->set = 1;
	if (!ctl->enabled)
426 427
		return 0;

428
	return wm_coeff_write_control(ctl, p, ctl->len);
429 430
}

431
static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
432 433
				 void *buf, size_t len)
{
434
	struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
435
	const struct wm_adsp_region *mem;
436
	struct wm_adsp *dsp = ctl->dsp;
437 438 439 440
	void *scratch;
	int ret;
	unsigned int reg;

441
	mem = wm_adsp_find_region(dsp, alg_region->type);
442
	if (!mem) {
443 444
		adsp_err(dsp, "No base for region %x\n",
			 alg_region->type);
445 446 447
		return -EINVAL;
	}

448
	reg = ctl->alg_region.base + ctl->offset;
449 450 451 452 453 454
	reg = wm_adsp_region_to_reg(mem, reg);

	scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
	if (!scratch)
		return -ENOMEM;

455
	ret = regmap_raw_read(dsp->regmap, reg, scratch, ctl->len);
456
	if (ret) {
457
		adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
458
			 ctl->len, reg, ret);
459 460 461
		kfree(scratch);
		return ret;
	}
462
	adsp_dbg(dsp, "Read %zu bytes from %x\n", ctl->len, reg);
463 464 465 466 467 468 469 470 471 472 473 474 475

	memcpy(buf, scratch, ctl->len);
	kfree(scratch);

	return 0;
}

static int wm_coeff_get(struct snd_kcontrol *kcontrol,
			struct snd_ctl_elem_value *ucontrol)
{
	struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
	char *p = ucontrol->value.bytes.data;

476 477 478 479 480 481 482
	if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
		if (ctl->enabled)
			return wm_coeff_read_control(ctl, p, ctl->len);
		else
			return -EPERM;
	}

483
	memcpy(p, ctl->cache, ctl->len);
484

485 486 487 488
	return 0;
}

struct wmfw_ctl_work {
489
	struct wm_adsp *dsp;
490 491 492 493
	struct wm_coeff_ctl *ctl;
	struct work_struct work;
};

494
static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
495 496 497 498
{
	struct snd_kcontrol_new *kcontrol;
	int ret;

499
	if (!ctl || !ctl->name)
500 501 502 503 504 505 506 507 508 509 510 511 512
		return -EINVAL;

	kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
	if (!kcontrol)
		return -ENOMEM;
	kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;

	kcontrol->name = ctl->name;
	kcontrol->info = wm_coeff_info;
	kcontrol->get = wm_coeff_get;
	kcontrol->put = wm_coeff_put;
	kcontrol->private_value = (unsigned long)ctl;

513 514 515 516 517 518 519 520 521
	if (ctl->flags) {
		if (ctl->flags & WMFW_CTL_FLAG_WRITEABLE)
			kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
		if (ctl->flags & WMFW_CTL_FLAG_READABLE)
			kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_READ;
		if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
			kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_VOLATILE;
	}

522
	ret = snd_soc_add_card_controls(dsp->card,
523
					kcontrol, 1);
524 525 526 527 528
	if (ret < 0)
		goto err_kcontrol;

	kfree(kcontrol);

529
	ctl->kcontrol = snd_soc_card_get_kcontrol(dsp->card,
530 531
						  ctl->name);

532 533 534 535 536 537 538
	return 0;

err_kcontrol:
	kfree(kcontrol);
	return ret;
}

539 540 541 542 543 544 545 546
static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
{
	struct wm_coeff_ctl *ctl;
	int ret;

	list_for_each_entry(ctl, &dsp->ctl_list, list) {
		if (!ctl->enabled || ctl->set)
			continue;
547 548 549
		if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
			continue;

550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
		ret = wm_coeff_read_control(ctl,
					    ctl->cache,
					    ctl->len);
		if (ret < 0)
			return ret;
	}

	return 0;
}

static int wm_coeff_sync_controls(struct wm_adsp *dsp)
{
	struct wm_coeff_ctl *ctl;
	int ret;

	list_for_each_entry(ctl, &dsp->ctl_list, list) {
		if (!ctl->enabled)
			continue;
568
		if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591
			ret = wm_coeff_write_control(ctl,
						     ctl->cache,
						     ctl->len);
			if (ret < 0)
				return ret;
		}
	}

	return 0;
}

static void wm_adsp_ctl_work(struct work_struct *work)
{
	struct wmfw_ctl_work *ctl_work = container_of(work,
						      struct wmfw_ctl_work,
						      work);

	wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
	kfree(ctl_work);
}

static int wm_adsp_create_control(struct wm_adsp *dsp,
				  const struct wm_adsp_alg_region *alg_region,
592
				  unsigned int offset, unsigned int len,
593 594
				  const char *subname, unsigned int subname_len,
				  unsigned int flags)
595 596 597 598 599 600 601
{
	struct wm_coeff_ctl *ctl;
	struct wmfw_ctl_work *ctl_work;
	char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
	char *region_name;
	int ret;

602 603 604
	if (flags & WMFW_CTL_FLAG_SYS)
		return 0;

605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
	switch (alg_region->type) {
	case WMFW_ADSP1_PM:
		region_name = "PM";
		break;
	case WMFW_ADSP1_DM:
		region_name = "DM";
		break;
	case WMFW_ADSP2_XM:
		region_name = "XM";
		break;
	case WMFW_ADSP2_YM:
		region_name = "YM";
		break;
	case WMFW_ADSP1_ZM:
		region_name = "ZM";
		break;
	default:
622
		adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
623 624 625
		return -EINVAL;
	}

626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
	switch (dsp->fw_ver) {
	case 0:
	case 1:
		snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
			 dsp->num, region_name, alg_region->alg);
		break;
	default:
		ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
				"DSP%d%c %.12s %x", dsp->num, *region_name,
				wm_adsp_fw_text[dsp->fw], alg_region->alg);

		/* Truncate the subname from the start if it is too long */
		if (subname) {
			int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
			int skip = 0;

			if (subname_len > avail)
				skip = subname_len - avail;

			snprintf(name + ret,
				 SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
				 subname_len - skip, subname + skip);
		}
		break;
	}
651 652 653 654 655 656 657 658 659 660 661 662 663

	list_for_each_entry(ctl, &dsp->ctl_list,
			    list) {
		if (!strcmp(ctl->name, name)) {
			if (!ctl->enabled)
				ctl->enabled = 1;
			return 0;
		}
	}

	ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
	if (!ctl)
		return -ENOMEM;
664
	ctl->fw_name = wm_adsp_fw_text[dsp->fw];
665 666 667 668 669 670 671 672 673 674 675 676
	ctl->alg_region = *alg_region;
	ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
	if (!ctl->name) {
		ret = -ENOMEM;
		goto err_ctl;
	}
	ctl->enabled = 1;
	ctl->set = 0;
	ctl->ops.xget = wm_coeff_get;
	ctl->ops.xput = wm_coeff_put;
	ctl->dsp = dsp;

677
	ctl->flags = flags;
678
	ctl->offset = offset;
679 680 681 682 683 684 685 686 687 688 689 690
	if (len > 512) {
		adsp_warn(dsp, "Truncating control %s from %d\n",
			  ctl->name, len);
		len = 512;
	}
	ctl->len = len;
	ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
	if (!ctl->cache) {
		ret = -ENOMEM;
		goto err_ctl_name;
	}

691 692
	list_add(&ctl->list, &dsp->ctl_list);

693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
	ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
	if (!ctl_work) {
		ret = -ENOMEM;
		goto err_ctl_cache;
	}

	ctl_work->dsp = dsp;
	ctl_work->ctl = ctl;
	INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
	schedule_work(&ctl_work->work);

	return 0;

err_ctl_cache:
	kfree(ctl->cache);
err_ctl_name:
	kfree(ctl->name);
err_ctl:
	kfree(ctl);

	return ret;
}

716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
struct wm_coeff_parsed_alg {
	int id;
	const u8 *name;
	int name_len;
	int ncoeff;
};

struct wm_coeff_parsed_coeff {
	int offset;
	int mem_type;
	const u8 *name;
	int name_len;
	int ctl_type;
	int flags;
	int len;
};

733 734 735 736 737 738 739 740 741
static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
{
	int length;

	switch (bytes) {
	case 1:
		length = **pos;
		break;
	case 2:
742
		length = le16_to_cpu(*((__le16 *)*pos));
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
		break;
	default:
		return 0;
	}

	if (str)
		*str = *pos + bytes;

	*pos += ((length + bytes) + 3) & ~0x03;

	return length;
}

static int wm_coeff_parse_int(int bytes, const u8 **pos)
{
	int val = 0;

	switch (bytes) {
	case 2:
762
		val = le16_to_cpu(*((__le16 *)*pos));
763 764
		break;
	case 4:
765
		val = le32_to_cpu(*((__le32 *)*pos));
766 767 768 769 770 771 772 773 774 775
		break;
	default:
		break;
	}

	*pos += bytes;

	return val;
}

776 777 778 779 780
static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
				      struct wm_coeff_parsed_alg *blk)
{
	const struct wmfw_adsp_alg_data *raw;

781 782 783 784 785
	switch (dsp->fw_ver) {
	case 0:
	case 1:
		raw = (const struct wmfw_adsp_alg_data *)*data;
		*data = raw->data;
786

787 788 789 790 791 792 793 794 795 796 797 798 799
		blk->id = le32_to_cpu(raw->id);
		blk->name = raw->name;
		blk->name_len = strlen(raw->name);
		blk->ncoeff = le32_to_cpu(raw->ncoeff);
		break;
	default:
		blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
		blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
						      &blk->name);
		wm_coeff_parse_string(sizeof(u16), data, NULL);
		blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
		break;
	}
800 801 802 803 804 805 806 807 808 809

	adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
	adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
	adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
}

static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
					struct wm_coeff_parsed_coeff *blk)
{
	const struct wmfw_adsp_coeff_data *raw;
810 811
	const u8 *tmp;
	int length;
812

813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
	switch (dsp->fw_ver) {
	case 0:
	case 1:
		raw = (const struct wmfw_adsp_coeff_data *)*data;
		*data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);

		blk->offset = le16_to_cpu(raw->hdr.offset);
		blk->mem_type = le16_to_cpu(raw->hdr.type);
		blk->name = raw->name;
		blk->name_len = strlen(raw->name);
		blk->ctl_type = le16_to_cpu(raw->ctl_type);
		blk->flags = le16_to_cpu(raw->flags);
		blk->len = le32_to_cpu(raw->len);
		break;
	default:
		tmp = *data;
		blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
		blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
		length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
		blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
						      &blk->name);
		wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
		wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
		blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
		blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
		blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);

		*data = *data + sizeof(raw->hdr) + length;
		break;
	}
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880

	adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
	adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
	adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
	adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
	adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
	adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
}

static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
			       const struct wmfw_region *region)
{
	struct wm_adsp_alg_region alg_region = {};
	struct wm_coeff_parsed_alg alg_blk;
	struct wm_coeff_parsed_coeff coeff_blk;
	const u8 *data = region->data;
	int i, ret;

	wm_coeff_parse_alg(dsp, &data, &alg_blk);
	for (i = 0; i < alg_blk.ncoeff; i++) {
		wm_coeff_parse_coeff(dsp, &data, &coeff_blk);

		switch (coeff_blk.ctl_type) {
		case SNDRV_CTL_ELEM_TYPE_BYTES:
			break;
		default:
			adsp_err(dsp, "Unknown control type: %d\n",
				 coeff_blk.ctl_type);
			return -EINVAL;
		}

		alg_region.type = coeff_blk.mem_type;
		alg_region.alg = alg_blk.id;

		ret = wm_adsp_create_control(dsp, &alg_region,
					     coeff_blk.offset,
					     coeff_blk.len,
					     coeff_blk.name,
881 882
					     coeff_blk.name_len,
					     coeff_blk.flags);
883 884 885 886 887 888 889 890
		if (ret < 0)
			adsp_err(dsp, "Failed to create control: %.*s, %d\n",
				 coeff_blk.name_len, coeff_blk.name, ret);
	}

	return 0;
}

M
Mark Brown 已提交
891 892
static int wm_adsp_load(struct wm_adsp *dsp)
{
893
	LIST_HEAD(buf_list);
M
Mark Brown 已提交
894 895 896 897 898 899 900 901 902 903 904
	const struct firmware *firmware;
	struct regmap *regmap = dsp->regmap;
	unsigned int pos = 0;
	const struct wmfw_header *header;
	const struct wmfw_adsp1_sizes *adsp1_sizes;
	const struct wmfw_adsp2_sizes *adsp2_sizes;
	const struct wmfw_footer *footer;
	const struct wmfw_region *region;
	const struct wm_adsp_region *mem;
	const char *region_name;
	char *file, *text;
905
	struct wm_adsp_buf *buf;
M
Mark Brown 已提交
906 907 908 909 910 911 912 913
	unsigned int reg;
	int regions = 0;
	int ret, offset, type, sizes;

	file = kzalloc(PAGE_SIZE, GFP_KERNEL);
	if (file == NULL)
		return -ENOMEM;

914 915
	snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
		 wm_adsp_fw[dsp->fw].file);
M
Mark Brown 已提交
916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
	file[PAGE_SIZE - 1] = '\0';

	ret = request_firmware(&firmware, file, dsp->dev);
	if (ret != 0) {
		adsp_err(dsp, "Failed to request '%s'\n", file);
		goto out;
	}
	ret = -EINVAL;

	pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
	if (pos >= firmware->size) {
		adsp_err(dsp, "%s: file too short, %zu bytes\n",
			 file, firmware->size);
		goto out_fw;
	}

	header = (void*)&firmware->data[0];

	if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
		adsp_err(dsp, "%s: invalid magic\n", file);
		goto out_fw;
	}

939 940
	switch (header->ver) {
	case 0:
941 942 943
		adsp_warn(dsp, "%s: Depreciated file format %d\n",
			  file, header->ver);
		break;
944
	case 1:
945
	case 2:
946 947
		break;
	default:
M
Mark Brown 已提交
948 949 950 951
		adsp_err(dsp, "%s: unknown file format %d\n",
			 file, header->ver);
		goto out_fw;
	}
952

953
	adsp_info(dsp, "Firmware version: %d\n", header->ver);
954
	dsp->fw_ver = header->ver;
M
Mark Brown 已提交
955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988

	if (header->core != dsp->type) {
		adsp_err(dsp, "%s: invalid core %d != %d\n",
			 file, header->core, dsp->type);
		goto out_fw;
	}

	switch (dsp->type) {
	case WMFW_ADSP1:
		pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
		adsp1_sizes = (void *)&(header[1]);
		footer = (void *)&(adsp1_sizes[1]);
		sizes = sizeof(*adsp1_sizes);

		adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
			 file, le32_to_cpu(adsp1_sizes->dm),
			 le32_to_cpu(adsp1_sizes->pm),
			 le32_to_cpu(adsp1_sizes->zm));
		break;

	case WMFW_ADSP2:
		pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
		adsp2_sizes = (void *)&(header[1]);
		footer = (void *)&(adsp2_sizes[1]);
		sizes = sizeof(*adsp2_sizes);

		adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
			 file, le32_to_cpu(adsp2_sizes->xm),
			 le32_to_cpu(adsp2_sizes->ym),
			 le32_to_cpu(adsp2_sizes->pm),
			 le32_to_cpu(adsp2_sizes->zm));
		break;

	default:
989
		WARN(1, "Unknown DSP type");
M
Mark Brown 已提交
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
		goto out_fw;
	}

	if (le32_to_cpu(header->len) != sizeof(*header) +
	    sizes + sizeof(*footer)) {
		adsp_err(dsp, "%s: unexpected header length %d\n",
			 file, le32_to_cpu(header->len));
		goto out_fw;
	}

	adsp_dbg(dsp, "%s: timestamp %llu\n", file,
		 le64_to_cpu(footer->timestamp));

	while (pos < firmware->size &&
	       pos - firmware->size > sizeof(*region)) {
		region = (void *)&(firmware->data[pos]);
		region_name = "Unknown";
		reg = 0;
		text = NULL;
		offset = le32_to_cpu(region->offset) & 0xffffff;
		type = be32_to_cpu(region->type) & 0xff;
		mem = wm_adsp_find_region(dsp, type);
		
		switch (type) {
		case WMFW_NAME_TEXT:
			region_name = "Firmware name";
			text = kzalloc(le32_to_cpu(region->len) + 1,
				       GFP_KERNEL);
			break;
1019 1020 1021 1022 1023 1024
		case WMFW_ALGORITHM_DATA:
			region_name = "Algorithm";
			ret = wm_adsp_parse_coeff(dsp, region);
			if (ret != 0)
				goto out_fw;
			break;
M
Mark Brown 已提交
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
		case WMFW_INFO_TEXT:
			region_name = "Information";
			text = kzalloc(le32_to_cpu(region->len) + 1,
				       GFP_KERNEL);
			break;
		case WMFW_ABSOLUTE:
			region_name = "Absolute";
			reg = offset;
			break;
		case WMFW_ADSP1_PM:
			region_name = "PM";
1036
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
1037 1038 1039
			break;
		case WMFW_ADSP1_DM:
			region_name = "DM";
1040
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
1041 1042 1043
			break;
		case WMFW_ADSP2_XM:
			region_name = "XM";
1044
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
1045 1046 1047
			break;
		case WMFW_ADSP2_YM:
			region_name = "YM";
1048
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
1049 1050 1051
			break;
		case WMFW_ADSP1_ZM:
			region_name = "ZM";
1052
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
			break;
		default:
			adsp_warn(dsp,
				  "%s.%d: Unknown region type %x at %d(%x)\n",
				  file, regions, type, pos, pos);
			break;
		}

		adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
			 regions, le32_to_cpu(region->len), offset,
			 region_name);

		if (text) {
			memcpy(text, region->data, le32_to_cpu(region->len));
			adsp_info(dsp, "%s: %s\n", file, text);
			kfree(text);
		}

		if (reg) {
1072 1073 1074 1075 1076 1077 1078 1079
			buf = wm_adsp_buf_alloc(region->data,
						le32_to_cpu(region->len),
						&buf_list);
			if (!buf) {
				adsp_err(dsp, "Out of memory\n");
				ret = -ENOMEM;
				goto out_fw;
			}
1080

1081 1082 1083 1084 1085 1086 1087 1088 1089
			ret = regmap_raw_write_async(regmap, reg, buf->buf,
						     le32_to_cpu(region->len));
			if (ret != 0) {
				adsp_err(dsp,
					"%s.%d: Failed to write %d bytes at %d in %s: %d\n",
					file, regions,
					le32_to_cpu(region->len), offset,
					region_name, ret);
				goto out_fw;
M
Mark Brown 已提交
1090 1091 1092 1093 1094 1095
			}
		}

		pos += le32_to_cpu(region->len) + sizeof(*region);
		regions++;
	}
1096 1097 1098 1099 1100 1101 1102

	ret = regmap_async_complete(regmap);
	if (ret != 0) {
		adsp_err(dsp, "Failed to complete async write: %d\n", ret);
		goto out_fw;
	}

M
Mark Brown 已提交
1103 1104 1105 1106 1107
	if (pos > firmware->size)
		adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
			  file, regions, pos - firmware->size);

out_fw:
1108 1109
	regmap_async_complete(regmap);
	wm_adsp_buf_free(&buf_list);
M
Mark Brown 已提交
1110 1111 1112 1113 1114 1115 1116
	release_firmware(firmware);
out:
	kfree(file);

	return ret;
}

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
				  const struct wm_adsp_alg_region *alg_region)
{
	struct wm_coeff_ctl *ctl;

	list_for_each_entry(ctl, &dsp->ctl_list, list) {
		if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
		    alg_region->alg == ctl->alg_region.alg &&
		    alg_region->type == ctl->alg_region.type) {
			ctl->alg_region.base = alg_region->base;
		}
	}
}

1131
static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
1132
			       unsigned int pos, unsigned int len)
1133
{
1134 1135
	void *alg;
	int ret;
1136 1137
	__be32 val;

1138
	if (n_algs == 0) {
1139 1140
		adsp_err(dsp, "No algorithms\n");
		return ERR_PTR(-EINVAL);
1141 1142
	}

1143 1144
	if (n_algs > 1024) {
		adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
1145 1146
		return ERR_PTR(-EINVAL);
	}
1147

1148 1149 1150 1151 1152 1153 1154
	/* Read the terminator first to validate the length */
	ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
	if (ret != 0) {
		adsp_err(dsp, "Failed to read algorithm list end: %d\n",
			ret);
		return ERR_PTR(ret);
	}
1155

1156 1157 1158
	if (be32_to_cpu(val) != 0xbedead)
		adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
			  pos + len, be32_to_cpu(val));
1159

1160 1161 1162
	alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
	if (!alg)
		return ERR_PTR(-ENOMEM);
1163

1164 1165 1166 1167 1168 1169 1170
	ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
	if (ret != 0) {
		adsp_err(dsp, "Failed to read algorithm list: %d\n",
			ret);
		kfree(alg);
		return ERR_PTR(ret);
	}
1171

1172 1173
	return alg;
}
1174

1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
							int type, __be32 id,
							__be32 base)
{
	struct wm_adsp_alg_region *alg_region;

	alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
	if (!alg_region)
		return ERR_PTR(-ENOMEM);

	alg_region->type = type;
	alg_region->alg = be32_to_cpu(id);
	alg_region->base = be32_to_cpu(base);

	list_add_tail(&alg_region->list, &dsp->alg_regions);

1191 1192 1193
	if (dsp->fw_ver > 0)
		wm_adsp_ctl_fixup_base(dsp, alg_region);

1194 1195 1196
	return alg_region;
}

1197 1198 1199 1200
static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
{
	struct wmfw_adsp1_id_hdr adsp1_id;
	struct wmfw_adsp1_alg_hdr *adsp1_alg;
1201
	struct wm_adsp_alg_region *alg_region;
1202 1203
	const struct wm_adsp_region *mem;
	unsigned int pos, len;
1204
	size_t n_algs;
1205
	int i, ret;
1206

1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
	mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
	if (WARN_ON(!mem))
		return -EINVAL;

	ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
			      sizeof(adsp1_id));
	if (ret != 0) {
		adsp_err(dsp, "Failed to read algorithm info: %d\n",
			 ret);
		return ret;
	}
1218

1219
	n_algs = be32_to_cpu(adsp1_id.n_algs);
1220 1221 1222 1223 1224 1225
	dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
	adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
		  dsp->fw_id,
		  (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
		  (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
		  be32_to_cpu(adsp1_id.fw.ver) & 0xff,
1226
		  n_algs);
1227

1228 1229 1230 1231
	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
					   adsp1_id.fw.id, adsp1_id.zm);
	if (IS_ERR(alg_region))
		return PTR_ERR(alg_region);
1232

1233 1234 1235 1236
	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
					   adsp1_id.fw.id, adsp1_id.dm);
	if (IS_ERR(alg_region))
		return PTR_ERR(alg_region);
1237

1238
	pos = sizeof(adsp1_id) / 2;
1239
	len = (sizeof(*adsp1_alg) * n_algs) / 2;
1240

1241
	adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
1242 1243 1244
	if (IS_ERR(adsp1_alg))
		return PTR_ERR(adsp1_alg);

1245
	for (i = 0; i < n_algs; i++) {
1246 1247 1248 1249 1250 1251 1252
		adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
			  i, be32_to_cpu(adsp1_alg[i].alg.id),
			  (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
			  (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
			  be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
			  be32_to_cpu(adsp1_alg[i].dm),
			  be32_to_cpu(adsp1_alg[i].zm));
1253

1254 1255 1256 1257 1258
		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
						   adsp1_alg[i].alg.id,
						   adsp1_alg[i].dm);
		if (IS_ERR(alg_region)) {
			ret = PTR_ERR(alg_region);
1259 1260
			goto out;
		}
1261 1262 1263 1264 1265 1266
		if (dsp->fw_ver == 0) {
			if (i + 1 < n_algs) {
				len = be32_to_cpu(adsp1_alg[i + 1].dm);
				len -= be32_to_cpu(adsp1_alg[i].dm);
				len *= 4;
				wm_adsp_create_control(dsp, alg_region, 0,
1267
						       len, NULL, 0, 0);
1268 1269 1270 1271
			} else {
				adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
					  be32_to_cpu(adsp1_alg[i].alg.id));
			}
1272
		}
1273

1274 1275 1276 1277 1278
		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
						   adsp1_alg[i].alg.id,
						   adsp1_alg[i].zm);
		if (IS_ERR(alg_region)) {
			ret = PTR_ERR(alg_region);
1279 1280
			goto out;
		}
1281 1282 1283 1284 1285 1286
		if (dsp->fw_ver == 0) {
			if (i + 1 < n_algs) {
				len = be32_to_cpu(adsp1_alg[i + 1].zm);
				len -= be32_to_cpu(adsp1_alg[i].zm);
				len *= 4;
				wm_adsp_create_control(dsp, alg_region, 0,
1287
						       len, NULL, 0, 0);
1288 1289 1290 1291
			} else {
				adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
					  be32_to_cpu(adsp1_alg[i].alg.id));
			}
1292
		}
1293 1294
	}

1295 1296 1297 1298
out:
	kfree(adsp1_alg);
	return ret;
}
1299

1300 1301 1302 1303
static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
{
	struct wmfw_adsp2_id_hdr adsp2_id;
	struct wmfw_adsp2_alg_hdr *adsp2_alg;
1304
	struct wm_adsp_alg_region *alg_region;
1305 1306
	const struct wm_adsp_region *mem;
	unsigned int pos, len;
1307
	size_t n_algs;
1308 1309 1310 1311
	int i, ret;

	mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
	if (WARN_ON(!mem))
1312 1313
		return -EINVAL;

1314 1315
	ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
			      sizeof(adsp2_id));
1316
	if (ret != 0) {
1317 1318
		adsp_err(dsp, "Failed to read algorithm info: %d\n",
			 ret);
1319 1320 1321
		return ret;
	}

1322
	n_algs = be32_to_cpu(adsp2_id.n_algs);
1323 1324 1325 1326 1327 1328
	dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
	adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
		  dsp->fw_id,
		  (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
		  (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
		  be32_to_cpu(adsp2_id.fw.ver) & 0xff,
1329
		  n_algs);
1330

1331 1332 1333 1334
	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
					   adsp2_id.fw.id, adsp2_id.xm);
	if (IS_ERR(alg_region))
		return PTR_ERR(alg_region);
1335

1336 1337 1338 1339
	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
					   adsp2_id.fw.id, adsp2_id.ym);
	if (IS_ERR(alg_region))
		return PTR_ERR(alg_region);
1340

1341 1342 1343 1344
	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
					   adsp2_id.fw.id, adsp2_id.zm);
	if (IS_ERR(alg_region))
		return PTR_ERR(alg_region);
1345

1346
	pos = sizeof(adsp2_id) / 2;
1347
	len = (sizeof(*adsp2_alg) * n_algs) / 2;
1348

1349
	adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
1350 1351
	if (IS_ERR(adsp2_alg))
		return PTR_ERR(adsp2_alg);
1352

1353
	for (i = 0; i < n_algs; i++) {
1354 1355 1356 1357 1358 1359 1360 1361 1362
		adsp_info(dsp,
			  "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
			  i, be32_to_cpu(adsp2_alg[i].alg.id),
			  (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
			  (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
			  be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
			  be32_to_cpu(adsp2_alg[i].xm),
			  be32_to_cpu(adsp2_alg[i].ym),
			  be32_to_cpu(adsp2_alg[i].zm));
1363

1364 1365 1366 1367 1368
		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
						   adsp2_alg[i].alg.id,
						   adsp2_alg[i].xm);
		if (IS_ERR(alg_region)) {
			ret = PTR_ERR(alg_region);
1369 1370
			goto out;
		}
1371 1372 1373 1374 1375 1376
		if (dsp->fw_ver == 0) {
			if (i + 1 < n_algs) {
				len = be32_to_cpu(adsp2_alg[i + 1].xm);
				len -= be32_to_cpu(adsp2_alg[i].xm);
				len *= 4;
				wm_adsp_create_control(dsp, alg_region, 0,
1377
						       len, NULL, 0, 0);
1378 1379 1380 1381
			} else {
				adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
					  be32_to_cpu(adsp2_alg[i].alg.id));
			}
1382
		}
1383

1384 1385 1386 1387 1388
		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
						   adsp2_alg[i].alg.id,
						   adsp2_alg[i].ym);
		if (IS_ERR(alg_region)) {
			ret = PTR_ERR(alg_region);
1389 1390
			goto out;
		}
1391 1392 1393 1394 1395 1396
		if (dsp->fw_ver == 0) {
			if (i + 1 < n_algs) {
				len = be32_to_cpu(adsp2_alg[i + 1].ym);
				len -= be32_to_cpu(adsp2_alg[i].ym);
				len *= 4;
				wm_adsp_create_control(dsp, alg_region, 0,
1397
						       len, NULL, 0, 0);
1398 1399 1400 1401
			} else {
				adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
					  be32_to_cpu(adsp2_alg[i].alg.id));
			}
1402
		}
1403

1404 1405 1406 1407 1408
		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
						   adsp2_alg[i].alg.id,
						   adsp2_alg[i].zm);
		if (IS_ERR(alg_region)) {
			ret = PTR_ERR(alg_region);
1409 1410
			goto out;
		}
1411 1412 1413 1414 1415 1416
		if (dsp->fw_ver == 0) {
			if (i + 1 < n_algs) {
				len = be32_to_cpu(adsp2_alg[i + 1].zm);
				len -= be32_to_cpu(adsp2_alg[i].zm);
				len *= 4;
				wm_adsp_create_control(dsp, alg_region, 0,
1417
						       len, NULL, 0, 0);
1418 1419 1420 1421
			} else {
				adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
					  be32_to_cpu(adsp2_alg[i].alg.id));
			}
1422 1423 1424 1425
		}
	}

out:
1426
	kfree(adsp2_alg);
1427 1428 1429
	return ret;
}

M
Mark Brown 已提交
1430 1431
static int wm_adsp_load_coeff(struct wm_adsp *dsp)
{
1432
	LIST_HEAD(buf_list);
M
Mark Brown 已提交
1433 1434 1435 1436
	struct regmap *regmap = dsp->regmap;
	struct wmfw_coeff_hdr *hdr;
	struct wmfw_coeff_item *blk;
	const struct firmware *firmware;
1437 1438
	const struct wm_adsp_region *mem;
	struct wm_adsp_alg_region *alg_region;
M
Mark Brown 已提交
1439 1440 1441
	const char *region_name;
	int ret, pos, blocks, type, offset, reg;
	char *file;
1442
	struct wm_adsp_buf *buf;
M
Mark Brown 已提交
1443 1444 1445 1446 1447

	file = kzalloc(PAGE_SIZE, GFP_KERNEL);
	if (file == NULL)
		return -ENOMEM;

1448 1449
	snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
		 wm_adsp_fw[dsp->fw].file);
M
Mark Brown 已提交
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
	file[PAGE_SIZE - 1] = '\0';

	ret = request_firmware(&firmware, file, dsp->dev);
	if (ret != 0) {
		adsp_warn(dsp, "Failed to request '%s'\n", file);
		ret = 0;
		goto out;
	}
	ret = -EINVAL;

	if (sizeof(*hdr) >= firmware->size) {
		adsp_err(dsp, "%s: file too short, %zu bytes\n",
			file, firmware->size);
		goto out_fw;
	}

	hdr = (void*)&firmware->data[0];
	if (memcmp(hdr->magic, "WMDR", 4) != 0) {
		adsp_err(dsp, "%s: invalid magic\n", file);
1469
		goto out_fw;
M
Mark Brown 已提交
1470 1471
	}

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
	switch (be32_to_cpu(hdr->rev) & 0xff) {
	case 1:
		break;
	default:
		adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
			 file, be32_to_cpu(hdr->rev) & 0xff);
		ret = -EINVAL;
		goto out_fw;
	}

M
Mark Brown 已提交
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
	adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
		(le32_to_cpu(hdr->ver) >> 16) & 0xff,
		(le32_to_cpu(hdr->ver) >>  8) & 0xff,
		le32_to_cpu(hdr->ver) & 0xff);

	pos = le32_to_cpu(hdr->len);

	blocks = 0;
	while (pos < firmware->size &&
	       pos - firmware->size > sizeof(*blk)) {
		blk = (void*)(&firmware->data[pos]);

1494 1495
		type = le16_to_cpu(blk->type);
		offset = le16_to_cpu(blk->offset);
M
Mark Brown 已提交
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507

		adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
			 file, blocks, le32_to_cpu(blk->id),
			 (le32_to_cpu(blk->ver) >> 16) & 0xff,
			 (le32_to_cpu(blk->ver) >>  8) & 0xff,
			 le32_to_cpu(blk->ver) & 0xff);
		adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
			 file, blocks, le32_to_cpu(blk->len), offset, type);

		reg = 0;
		region_name = "Unknown";
		switch (type) {
1508 1509
		case (WMFW_NAME_TEXT << 8):
		case (WMFW_INFO_TEXT << 8):
M
Mark Brown 已提交
1510
			break;
1511
		case (WMFW_ABSOLUTE << 8):
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
			/*
			 * Old files may use this for global
			 * coefficients.
			 */
			if (le32_to_cpu(blk->id) == dsp->fw_id &&
			    offset == 0) {
				region_name = "global coefficients";
				mem = wm_adsp_find_region(dsp, type);
				if (!mem) {
					adsp_err(dsp, "No ZM\n");
					break;
				}
				reg = wm_adsp_region_to_reg(mem, 0);

			} else {
				region_name = "register";
				reg = offset;
			}
M
Mark Brown 已提交
1530
			break;
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550

		case WMFW_ADSP1_DM:
		case WMFW_ADSP1_ZM:
		case WMFW_ADSP2_XM:
		case WMFW_ADSP2_YM:
			adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
				 file, blocks, le32_to_cpu(blk->len),
				 type, le32_to_cpu(blk->id));

			mem = wm_adsp_find_region(dsp, type);
			if (!mem) {
				adsp_err(dsp, "No base for region %x\n", type);
				break;
			}

			reg = 0;
			list_for_each_entry(alg_region,
					    &dsp->alg_regions, list) {
				if (le32_to_cpu(blk->id) == alg_region->alg &&
				    type == alg_region->type) {
1551
					reg = alg_region->base;
1552 1553
					reg = wm_adsp_region_to_reg(mem,
								    reg);
1554
					reg += offset;
1555
					break;
1556 1557 1558 1559 1560 1561 1562 1563
				}
			}

			if (reg == 0)
				adsp_err(dsp, "No %x for algorithm %x\n",
					 type, le32_to_cpu(blk->id));
			break;

M
Mark Brown 已提交
1564
		default:
1565 1566
			adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
				 file, blocks, type, pos);
M
Mark Brown 已提交
1567 1568 1569 1570
			break;
		}

		if (reg) {
1571 1572 1573
			buf = wm_adsp_buf_alloc(blk->data,
						le32_to_cpu(blk->len),
						&buf_list);
1574 1575
			if (!buf) {
				adsp_err(dsp, "Out of memory\n");
1576 1577
				ret = -ENOMEM;
				goto out_fw;
1578 1579
			}

1580 1581 1582
			adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
				 file, blocks, le32_to_cpu(blk->len),
				 reg);
1583 1584
			ret = regmap_raw_write_async(regmap, reg, buf->buf,
						     le32_to_cpu(blk->len));
M
Mark Brown 已提交
1585 1586
			if (ret != 0) {
				adsp_err(dsp,
1587 1588
					"%s.%d: Failed to write to %x in %s: %d\n",
					file, blocks, reg, region_name, ret);
M
Mark Brown 已提交
1589 1590 1591
			}
		}

1592
		pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
M
Mark Brown 已提交
1593 1594 1595
		blocks++;
	}

1596 1597 1598 1599
	ret = regmap_async_complete(regmap);
	if (ret != 0)
		adsp_err(dsp, "Failed to complete async write: %d\n", ret);

M
Mark Brown 已提交
1600 1601 1602 1603 1604
	if (pos > firmware->size)
		adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
			  file, blocks, pos - firmware->size);

out_fw:
1605
	regmap_async_complete(regmap);
M
Mark Brown 已提交
1606
	release_firmware(firmware);
1607
	wm_adsp_buf_free(&buf_list);
M
Mark Brown 已提交
1608 1609
out:
	kfree(file);
1610
	return ret;
M
Mark Brown 已提交
1611 1612
}

1613
int wm_adsp1_init(struct wm_adsp *dsp)
1614
{
1615
	INIT_LIST_HEAD(&dsp->alg_regions);
1616 1617 1618 1619 1620

	return 0;
}
EXPORT_SYMBOL_GPL(wm_adsp1_init);

M
Mark Brown 已提交
1621 1622 1623 1624
int wm_adsp1_event(struct snd_soc_dapm_widget *w,
		   struct snd_kcontrol *kcontrol,
		   int event)
{
1625
	struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
M
Mark Brown 已提交
1626 1627
	struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
	struct wm_adsp *dsp = &dsps[w->shift];
1628
	struct wm_adsp_alg_region *alg_region;
1629
	struct wm_coeff_ctl *ctl;
M
Mark Brown 已提交
1630
	int ret;
1631
	int val;
M
Mark Brown 已提交
1632

1633
	dsp->card = codec->component.card;
1634

M
Mark Brown 已提交
1635 1636 1637 1638 1639
	switch (event) {
	case SND_SOC_DAPM_POST_PMU:
		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
				   ADSP1_SYS_ENA, ADSP1_SYS_ENA);

1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
		/*
		 * For simplicity set the DSP clock rate to be the
		 * SYSCLK rate rather than making it configurable.
		 */
		if(dsp->sysclk_reg) {
			ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
			if (ret != 0) {
				adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
				ret);
				return ret;
			}

			val = (val & dsp->sysclk_mask)
				>> dsp->sysclk_shift;

			ret = regmap_update_bits(dsp->regmap,
						 dsp->base + ADSP1_CONTROL_31,
						 ADSP1_CLK_SEL_MASK, val);
			if (ret != 0) {
				adsp_err(dsp, "Failed to set clock rate: %d\n",
					 ret);
				return ret;
			}
		}

M
Mark Brown 已提交
1665 1666 1667 1668
		ret = wm_adsp_load(dsp);
		if (ret != 0)
			goto err;

1669
		ret = wm_adsp1_setup_algs(dsp);
1670 1671 1672
		if (ret != 0)
			goto err;

M
Mark Brown 已提交
1673 1674 1675 1676
		ret = wm_adsp_load_coeff(dsp);
		if (ret != 0)
			goto err;

1677
		/* Initialize caches for enabled and unset controls */
1678
		ret = wm_coeff_init_control_caches(dsp);
1679 1680 1681
		if (ret != 0)
			goto err;

1682
		/* Sync set controls */
1683
		ret = wm_coeff_sync_controls(dsp);
1684 1685 1686
		if (ret != 0)
			goto err;

M
Mark Brown 已提交
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
		/* Start the core running */
		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
				   ADSP1_CORE_ENA | ADSP1_START,
				   ADSP1_CORE_ENA | ADSP1_START);
		break;

	case SND_SOC_DAPM_PRE_PMD:
		/* Halt the core */
		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
				   ADSP1_CORE_ENA | ADSP1_START, 0);

		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
				   ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);

		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
				   ADSP1_SYS_ENA, 0);
1703

1704
		list_for_each_entry(ctl, &dsp->ctl_list, list)
1705
			ctl->enabled = 0;
1706 1707 1708 1709 1710 1711 1712 1713

		while (!list_empty(&dsp->alg_regions)) {
			alg_region = list_first_entry(&dsp->alg_regions,
						      struct wm_adsp_alg_region,
						      list);
			list_del(&alg_region->list);
			kfree(alg_region);
		}
M
Mark Brown 已提交
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
		break;

	default:
		break;
	}

	return 0;

err:
	regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
			   ADSP1_SYS_ENA, 0);
	return ret;
}
EXPORT_SYMBOL_GPL(wm_adsp1_event);

static int wm_adsp2_ena(struct wm_adsp *dsp)
{
	unsigned int val;
	int ret, count;

1734 1735
	ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
				       ADSP2_SYS_ENA, ADSP2_SYS_ENA);
M
Mark Brown 已提交
1736 1737 1738 1739
	if (ret != 0)
		return ret;

	/* Wait for the RAM to start, should be near instantaneous */
1740
	for (count = 0; count < 10; ++count) {
M
Mark Brown 已提交
1741 1742 1743 1744
		ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
				  &val);
		if (ret != 0)
			return ret;
1745 1746 1747 1748 1749 1750

		if (val & ADSP2_RAM_RDY)
			break;

		msleep(1);
	}
M
Mark Brown 已提交
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761

	if (!(val & ADSP2_RAM_RDY)) {
		adsp_err(dsp, "Failed to start DSP RAM\n");
		return -EBUSY;
	}

	adsp_dbg(dsp, "RAM ready after %d polls\n", count);

	return 0;
}

1762
static void wm_adsp2_boot_work(struct work_struct *work)
M
Mark Brown 已提交
1763
{
1764 1765 1766
	struct wm_adsp *dsp = container_of(work,
					   struct wm_adsp,
					   boot_work);
M
Mark Brown 已提交
1767
	int ret;
1768
	unsigned int val;
M
Mark Brown 已提交
1769

1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780
	/*
	 * For simplicity set the DSP clock rate to be the
	 * SYSCLK rate rather than making it configurable.
	 */
	ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
	if (ret != 0) {
		adsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret);
		return;
	}
	val = (val & ARIZONA_SYSCLK_FREQ_MASK)
		>> ARIZONA_SYSCLK_FREQ_SHIFT;
1781

1782 1783 1784 1785 1786 1787 1788
	ret = regmap_update_bits_async(dsp->regmap,
				       dsp->base + ADSP2_CLOCKING,
				       ADSP2_CLK_SEL_MASK, val);
	if (ret != 0) {
		adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
		return;
	}
1789

1790 1791 1792
	if (dsp->dvfs) {
		ret = regmap_read(dsp->regmap,
				  dsp->base + ADSP2_CLOCKING, &val);
1793
		if (ret != 0) {
1794
			adsp_err(dsp, "Failed to read clocking: %d\n", ret);
1795
			return;
1796 1797
		}

1798 1799
		if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
			ret = regulator_enable(dsp->dvfs);
M
Mark Brown 已提交
1800
			if (ret != 0) {
1801 1802 1803
				adsp_err(dsp,
					 "Failed to enable supply: %d\n",
					 ret);
1804
				return;
M
Mark Brown 已提交
1805 1806
			}

1807 1808 1809 1810
			ret = regulator_set_voltage(dsp->dvfs,
						    1800000,
						    1800000);
			if (ret != 0) {
1811 1812 1813
				adsp_err(dsp,
					 "Failed to raise supply: %d\n",
					 ret);
1814
				return;
M
Mark Brown 已提交
1815 1816
			}
		}
1817
	}
M
Mark Brown 已提交
1818

1819 1820 1821
	ret = wm_adsp2_ena(dsp);
	if (ret != 0)
		return;
M
Mark Brown 已提交
1822

1823 1824 1825
	ret = wm_adsp_load(dsp);
	if (ret != 0)
		goto err;
M
Mark Brown 已提交
1826

1827
	ret = wm_adsp2_setup_algs(dsp);
1828 1829
	if (ret != 0)
		goto err;
1830

1831 1832 1833
	ret = wm_adsp_load_coeff(dsp);
	if (ret != 0)
		goto err;
M
Mark Brown 已提交
1834

1835 1836 1837 1838
	/* Initialize caches for enabled and unset controls */
	ret = wm_coeff_init_control_caches(dsp);
	if (ret != 0)
		goto err;
1839

1840 1841 1842 1843 1844 1845 1846 1847
	/* Sync set controls */
	ret = wm_coeff_sync_controls(dsp);
	if (ret != 0)
		goto err;

	dsp->running = true;

	return;
1848

1849 1850 1851 1852 1853
err:
	regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
			   ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
}

1854 1855 1856
int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
		   struct snd_kcontrol *kcontrol, int event)
{
1857
	struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
1858 1859 1860
	struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
	struct wm_adsp *dsp = &dsps[w->shift];

1861
	dsp->card = codec->component.card;
1862 1863 1864 1865 1866 1867 1868

	switch (event) {
	case SND_SOC_DAPM_PRE_PMU:
		queue_work(system_unbound_wq, &dsp->boot_work);
		break;
	default:
		break;
1869
	}
1870 1871 1872 1873 1874

	return 0;
}
EXPORT_SYMBOL_GPL(wm_adsp2_early_event);

1875 1876 1877
int wm_adsp2_event(struct snd_soc_dapm_widget *w,
		   struct snd_kcontrol *kcontrol, int event)
{
1878
	struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
	struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
	struct wm_adsp *dsp = &dsps[w->shift];
	struct wm_adsp_alg_region *alg_region;
	struct wm_coeff_ctl *ctl;
	int ret;

	switch (event) {
	case SND_SOC_DAPM_POST_PMU:
		flush_work(&dsp->boot_work);

		if (!dsp->running)
			return -EIO;
1891

1892 1893
		ret = regmap_update_bits(dsp->regmap,
					 dsp->base + ADSP2_CONTROL,
1894 1895
					 ADSP2_CORE_ENA | ADSP2_START,
					 ADSP2_CORE_ENA | ADSP2_START);
M
Mark Brown 已提交
1896 1897 1898 1899 1900
		if (ret != 0)
			goto err;
		break;

	case SND_SOC_DAPM_PRE_PMD:
1901 1902
		dsp->running = false;

M
Mark Brown 已提交
1903
		regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1904 1905
				   ADSP2_SYS_ENA | ADSP2_CORE_ENA |
				   ADSP2_START, 0);
M
Mark Brown 已提交
1906

1907 1908 1909 1910 1911
		/* Make sure DMAs are quiesced */
		regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
		regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
		regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);

M
Mark Brown 已提交
1912 1913 1914 1915
		if (dsp->dvfs) {
			ret = regulator_set_voltage(dsp->dvfs, 1200000,
						    1800000);
			if (ret != 0)
1916 1917 1918
				adsp_warn(dsp,
					  "Failed to lower supply: %d\n",
					  ret);
M
Mark Brown 已提交
1919 1920 1921

			ret = regulator_disable(dsp->dvfs);
			if (ret != 0)
1922 1923 1924
				adsp_err(dsp,
					 "Failed to enable supply: %d\n",
					 ret);
M
Mark Brown 已提交
1925
		}
1926

1927
		list_for_each_entry(ctl, &dsp->ctl_list, list)
1928 1929
			ctl->enabled = 0;

1930 1931 1932 1933 1934 1935 1936
		while (!list_empty(&dsp->alg_regions)) {
			alg_region = list_first_entry(&dsp->alg_regions,
						      struct wm_adsp_alg_region,
						      list);
			list_del(&alg_region->list);
			kfree(alg_region);
		}
1937 1938

		adsp_dbg(dsp, "Shutdown complete\n");
M
Mark Brown 已提交
1939 1940 1941 1942 1943 1944 1945 1946 1947
		break;

	default:
		break;
	}

	return 0;
err:
	regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1948
			   ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
M
Mark Brown 已提交
1949 1950 1951
	return ret;
}
EXPORT_SYMBOL_GPL(wm_adsp2_event);
M
Mark Brown 已提交
1952

1953
int wm_adsp2_init(struct wm_adsp *dsp, bool dvfs)
M
Mark Brown 已提交
1954 1955 1956
{
	int ret;

1957 1958 1959 1960
	/*
	 * Disable the DSP memory by default when in reset for a small
	 * power saving.
	 */
1961
	ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1962 1963
				 ADSP2_MEM_ENA, 0);
	if (ret != 0) {
1964
		adsp_err(dsp, "Failed to clear memory retention: %d\n", ret);
1965 1966 1967
		return ret;
	}

1968 1969 1970
	INIT_LIST_HEAD(&dsp->alg_regions);
	INIT_LIST_HEAD(&dsp->ctl_list);
	INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
1971

M
Mark Brown 已提交
1972
	if (dvfs) {
1973 1974 1975 1976
		dsp->dvfs = devm_regulator_get(dsp->dev, "DCVDD");
		if (IS_ERR(dsp->dvfs)) {
			ret = PTR_ERR(dsp->dvfs);
			adsp_err(dsp, "Failed to get DCVDD: %d\n", ret);
1977
			return ret;
M
Mark Brown 已提交
1978 1979
		}

1980
		ret = regulator_enable(dsp->dvfs);
M
Mark Brown 已提交
1981
		if (ret != 0) {
1982
			adsp_err(dsp, "Failed to enable DCVDD: %d\n", ret);
1983
			return ret;
M
Mark Brown 已提交
1984 1985
		}

1986
		ret = regulator_set_voltage(dsp->dvfs, 1200000, 1800000);
M
Mark Brown 已提交
1987
		if (ret != 0) {
1988
			adsp_err(dsp, "Failed to initialise DVFS: %d\n", ret);
1989
			return ret;
M
Mark Brown 已提交
1990 1991
		}

1992
		ret = regulator_disable(dsp->dvfs);
M
Mark Brown 已提交
1993
		if (ret != 0) {
1994
			adsp_err(dsp, "Failed to disable DCVDD: %d\n", ret);
1995
			return ret;
M
Mark Brown 已提交
1996 1997 1998 1999 2000 2001
		}
	}

	return 0;
}
EXPORT_SYMBOL_GPL(wm_adsp2_init);
2002 2003

MODULE_LICENSE("GPL v2");