tlbex.c 58.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Synthesize TLB refill handlers at runtime.
 *
R
Ralf Baechle 已提交
8 9
 * Copyright (C) 2004, 2005, 2006, 2008	 Thiemo Seufer
 * Copyright (C) 2005, 2007, 2008, 2009	 Maciej W. Rozycki
10
 * Copyright (C) 2006  Ralf Baechle (ralf@linux-mips.org)
D
David Daney 已提交
11
 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
12
 * Copyright (C) 2011  MIPS Technologies, Inc.
13 14 15 16 17 18 19 20 21
 *
 * ... and the days got worse and worse and now you see
 * I've gone completly out of my mind.
 *
 * They're coming to take me a away haha
 * they're coming to take me a away hoho hihi haha
 * to the funny farm where code is beautiful all the time ...
 *
 * (Condolences to Napoleon XIV)
L
Linus Torvalds 已提交
22 23
 */

24
#include <linux/bug.h>
L
Linus Torvalds 已提交
25 26
#include <linux/kernel.h>
#include <linux/types.h>
27
#include <linux/smp.h>
L
Linus Torvalds 已提交
28 29
#include <linux/string.h>
#include <linux/init.h>
30
#include <linux/cache.h>
L
Linus Torvalds 已提交
31

32 33
#include <asm/cacheflush.h>
#include <asm/pgtable.h>
L
Linus Torvalds 已提交
34
#include <asm/war.h>
35
#include <asm/uasm.h>
36
#include <asm/setup.h>
37

38 39 40 41 42 43 44 45 46
/*
 * TLB load/store/modify handlers.
 *
 * Only the fastpath gets synthesized at runtime, the slowpath for
 * do_page_fault remains normal asm.
 */
extern void tlb_do_page_fault_0(void);
extern void tlb_do_page_fault_1(void);

47 48 49 50 51 52 53 54 55 56 57 58
struct work_registers {
	int r1;
	int r2;
	int r3;
};

struct tlb_reg_save {
	unsigned long a;
	unsigned long b;
} ____cacheline_aligned_in_smp;

static struct tlb_reg_save handler_reg_save[NR_CPUS];
59

60
static inline int r45k_bvahwbug(void)
L
Linus Torvalds 已提交
61 62 63 64 65
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

66
static inline int r4k_250MHZhwbug(void)
L
Linus Torvalds 已提交
67 68 69 70 71
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

72
static inline int __maybe_unused bcm1250_m3_war(void)
L
Linus Torvalds 已提交
73 74 75 76
{
	return BCM1250_M3_WAR;
}

77
static inline int __maybe_unused r10000_llsc_war(void)
L
Linus Torvalds 已提交
78 79 80 81
{
	return R10000_LLSC_WAR;
}

82 83 84 85 86 87 88 89 90 91 92 93
static int use_bbit_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON:
	case CPU_CAVIUM_OCTEON_PLUS:
	case CPU_CAVIUM_OCTEON2:
		return 1;
	default:
		return 0;
	}
}

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
static int use_lwx_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON2:
		return 1;
	default:
		return 0;
	}
}
#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
    CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
static bool scratchpad_available(void)
{
	return true;
}
static int scratchpad_offset(int i)
{
	/*
	 * CVMSEG starts at address -32768 and extends for
	 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
	 */
	i += 1; /* Kernel use starts at the top and works down. */
	return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
}
#else
static bool scratchpad_available(void)
{
	return false;
}
static int scratchpad_offset(int i)
{
	BUG();
126 127
	/* Really unreachable, but evidently some GCC want this. */
	return 0;
128 129
}
#endif
130 131 132 133 134 135 136 137 138
/*
 * Found by experiment: At least some revisions of the 4kc throw under
 * some circumstances a machine check exception, triggered by invalid
 * values in the index register.  Delaying the tlbp instruction until
 * after the next branch,  plus adding an additional nop in front of
 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
 * why; it's not an issue caused by the core RTL.
 *
 */
139
static int __cpuinit m4kc_tlbp_war(void)
140 141 142 143 144
{
	return (current_cpu_data.processor_id & 0xffff00) ==
	       (PRID_COMP_MIPS | PRID_IMP_4KC);
}

145
/* Handle labels (which must be positive integers). */
L
Linus Torvalds 已提交
146
enum label_id {
147
	label_second_part = 1,
L
Linus Torvalds 已提交
148 149 150
	label_leave,
	label_vmalloc,
	label_vmalloc_done,
151 152
	label_tlbw_hazard_0,
	label_split = label_tlbw_hazard_0 + 8,
153 154
	label_tlbl_goaround1,
	label_tlbl_goaround2,
L
Linus Torvalds 已提交
155 156 157 158 159
	label_nopage_tlbl,
	label_nopage_tlbs,
	label_nopage_tlbm,
	label_smp_pgtable_change,
	label_r3000_write_probe_fail,
160
	label_large_segbits_fault,
161
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
162 163
	label_tlb_huge_update,
#endif
L
Linus Torvalds 已提交
164 165
};

166 167 168 169
UASM_L_LA(_second_part)
UASM_L_LA(_leave)
UASM_L_LA(_vmalloc)
UASM_L_LA(_vmalloc_done)
170
/* _tlbw_hazard_x is handled differently.  */
171
UASM_L_LA(_split)
172 173
UASM_L_LA(_tlbl_goaround1)
UASM_L_LA(_tlbl_goaround2)
174 175 176 177 178
UASM_L_LA(_nopage_tlbl)
UASM_L_LA(_nopage_tlbs)
UASM_L_LA(_nopage_tlbm)
UASM_L_LA(_smp_pgtable_change)
UASM_L_LA(_r3000_write_probe_fail)
179
UASM_L_LA(_large_segbits_fault)
180
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
181 182
UASM_L_LA(_tlb_huge_update)
#endif
183

184 185
static int __cpuinitdata hazard_instance;

186 187 188
static void __cpuinit uasm_bgezl_hazard(u32 **p,
					struct uasm_reloc **r,
					int instance)
189 190 191 192 193 194 195 196 197 198
{
	switch (instance) {
	case 0 ... 7:
		uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
		return;
	default:
		BUG();
	}
}

199 200 201
static void __cpuinit uasm_bgezl_label(struct uasm_label **l,
				       u32 **p,
				       int instance)
202 203 204 205 206 207 208 209 210 211
{
	switch (instance) {
	case 0 ... 7:
		uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
		break;
	default:
		BUG();
	}
}

212
/*
R
Ralf Baechle 已提交
213 214
 * pgtable bits are assigned dynamically depending on processor feature
 * and statically based on kernel configuration.  This spits out the actual
R
Ralf Baechle 已提交
215
 * values the kernel is using.	Required to make sense from disassembled
R
Ralf Baechle 已提交
216
 * TLB exception handlers.
217
 */
R
Ralf Baechle 已提交
218 219 220 221 222 223 224 225 226 227 228 229 230 231
static void output_pgtable_bits_defines(void)
{
#define pr_define(fmt, ...)					\
	pr_debug("#define " fmt, ##__VA_ARGS__)

	pr_debug("#include <asm/asm.h>\n");
	pr_debug("#include <asm/regdef.h>\n");
	pr_debug("\n");

	pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
	pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT);
	pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
	pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
	pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
232
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
R
Ralf Baechle 已提交
233
	pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
234
	pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT);
R
Ralf Baechle 已提交
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
#endif
	if (cpu_has_rixi) {
#ifdef _PAGE_NO_EXEC_SHIFT
		pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
#endif
#ifdef _PAGE_NO_READ_SHIFT
		pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
#endif
	}
	pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
	pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
	pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
	pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
	pr_debug("\n");
}

static inline void dump_handler(const char *symbol, const u32 *handler, int count)
252 253 254
{
	int i;

R
Ralf Baechle 已提交
255 256
	pr_debug("LEAF(%s)\n", symbol);

257 258 259 260
	pr_debug("\t.set push\n");
	pr_debug("\t.set noreorder\n");

	for (i = 0; i < count; i++)
R
Ralf Baechle 已提交
261
		pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
262

R
Ralf Baechle 已提交
263 264 265
	pr_debug("\t.set\tpop\n");

	pr_debug("\tEND(%s)\n", symbol);
266 267
}

L
Linus Torvalds 已提交
268 269 270 271 272
/* The only general purpose registers allowed in TLB handlers. */
#define K0		26
#define K1		27

/* Some CP0 registers */
273 274 275 276 277
#define C0_INDEX	0, 0
#define C0_ENTRYLO0	2, 0
#define C0_TCBIND	2, 2
#define C0_ENTRYLO1	3, 0
#define C0_CONTEXT	4, 0
D
David Daney 已提交
278
#define C0_PAGEMASK	5, 0
279 280 281 282
#define C0_BADVADDR	8, 0
#define C0_ENTRYHI	10, 0
#define C0_EPC		14, 0
#define C0_XCONTEXT	20, 0
L
Linus Torvalds 已提交
283

284
#ifdef CONFIG_64BIT
285
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
L
Linus Torvalds 已提交
286
#else
287
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
L
Linus Torvalds 已提交
288 289 290 291 292 293 294 295 296 297
#endif

/* The worst case length of the handler is around 18 instructions for
 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
 * Maximum space available is 32 instructions for R3000 and 64
 * instructions for R4000.
 *
 * We deliberately chose a buffer size of 128, so we won't scribble
 * over anything important on overflow before we panic.
 */
298
static u32 tlb_handler[128] __cpuinitdata;
L
Linus Torvalds 已提交
299 300

/* simply assume worst case size for labels and relocs */
301 302
static struct uasm_label labels[128] __cpuinitdata;
static struct uasm_reloc relocs[128] __cpuinitdata;
L
Linus Torvalds 已提交
303

304 305 306 307
#ifdef CONFIG_64BIT
static int check_for_high_segbits __cpuinitdata;
#endif

308
static int check_for_high_segbits __cpuinitdata;
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328

static unsigned int kscratch_used_mask __cpuinitdata;

static int __cpuinit allocate_kscratch(void)
{
	int r;
	unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;

	r = ffs(a);

	if (r == 0)
		return -1;

	r--; /* make it zero based */

	kscratch_used_mask |= (1 << r);

	return r;
}

329
static int scratch_reg __cpuinitdata;
330
static int pgd_reg __cpuinitdata;
331 332
enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
static struct work_registers __cpuinit build_get_work_registers(u32 **p)
{
	struct work_registers r;

	int smp_processor_id_reg;
	int smp_processor_id_sel;
	int smp_processor_id_shift;

	if (scratch_reg > 0) {
		/* Save in CPU local C0_KScratch? */
		UASM_i_MTC0(p, 1, 31, scratch_reg);
		r.r1 = K0;
		r.r2 = K1;
		r.r3 = 1;
		return r;
	}

	if (num_possible_cpus() > 1) {
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
		smp_processor_id_shift = 51;
		smp_processor_id_reg = 20; /* XContext */
		smp_processor_id_sel = 0;
#else
# ifdef CONFIG_32BIT
		smp_processor_id_shift = 25;
		smp_processor_id_reg = 4; /* Context */
		smp_processor_id_sel = 0;
# endif
# ifdef CONFIG_64BIT
		smp_processor_id_shift = 26;
		smp_processor_id_reg = 4; /* Context */
		smp_processor_id_sel = 0;
# endif
#endif
		/* Get smp_processor_id */
		UASM_i_MFC0(p, K0, smp_processor_id_reg, smp_processor_id_sel);
		UASM_i_SRL_SAFE(p, K0, K0, smp_processor_id_shift);

		/* handler_reg_save index in K0 */
		UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));

		UASM_i_LA(p, K1, (long)&handler_reg_save);
		UASM_i_ADDU(p, K0, K0, K1);
	} else {
		UASM_i_LA(p, K0, (long)&handler_reg_save);
	}
	/* K0 now points to save area, save $1 and $2  */
	UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);

	r.r1 = K1;
	r.r2 = 1;
	r.r3 = 2;
	return r;
}

static void __cpuinit build_restore_work_registers(u32 **p)
{
	if (scratch_reg > 0) {
		UASM_i_MFC0(p, 1, 31, scratch_reg);
		return;
	}
	/* K0 already points to save area, restore $1 and $2  */
	UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
}

400
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
401

402 403 404
/*
 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
 * we cannot do r3000 under these circumstances.
405 406 407
 *
 * Declare pgd_current here instead of including mmu_context.h to avoid type
 * conflicts for tlbmiss_handler_setup_pgd
408
 */
409
extern unsigned long pgd_current[];
410

L
Linus Torvalds 已提交
411 412 413
/*
 * The R3000 TLB handler is simple.
 */
414
static void __cpuinit build_r3000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
415 416 417 418 419 420 421
{
	long pgdc = (long)pgd_current;
	u32 *p;

	memset(tlb_handler, 0, sizeof(tlb_handler));
	p = tlb_handler;

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
	uasm_i_mfc0(&p, K0, C0_BADVADDR);
	uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
	uasm_i_srl(&p, K0, K0, 22); /* load delay */
	uasm_i_sll(&p, K0, K0, 2);
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_mfc0(&p, K0, C0_CONTEXT);
	uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
	uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_lw(&p, K0, 0, K1);
	uasm_i_nop(&p); /* load delay */
	uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
	uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
	uasm_i_tlbwr(&p); /* cp0 delay */
	uasm_i_jr(&p, K1);
	uasm_i_rfe(&p); /* branch delay */
L
Linus Torvalds 已提交
439 440 441 442

	if (p > tlb_handler + 32)
		panic("TLB refill handler space exceeded");

443 444
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 (unsigned int)(p - tlb_handler));
L
Linus Torvalds 已提交
445

446
	memcpy((void *)ebase, tlb_handler, 0x80);
447

R
Ralf Baechle 已提交
448
	dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
L
Linus Torvalds 已提交
449
}
450
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
451 452 453 454 455 456 457 458

/*
 * The R4000 TLB handler is much more complicated. We have two
 * consecutive handler areas with 32 instructions space each.
 * Since they aren't used at the same time, we can overflow in the
 * other one.To keep things simple, we first assume linear space,
 * then we relocate it to the final handler layout as needed.
 */
459
static u32 final_handler[64] __cpuinitdata;
L
Linus Torvalds 已提交
460 461 462 463 464 465 466

/*
 * Hazards
 *
 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
 * 2. A timing hazard exists for the TLBP instruction.
 *
R
Ralf Baechle 已提交
467 468
 *	stalling_instruction
 *	TLBP
L
Linus Torvalds 已提交
469 470 471 472 473 474 475 476 477 478
 *
 * The JTLB is being read for the TLBP throughout the stall generated by the
 * previous instruction. This is not really correct as the stalling instruction
 * can modify the address used to access the JTLB.  The failure symptom is that
 * the TLBP instruction will use an address created for the stalling instruction
 * and not the address held in C0_ENHI and thus report the wrong results.
 *
 * The software work-around is to not allow the instruction preceding the TLBP
 * to stall - make it an NOP or some other instruction guaranteed not to stall.
 *
R
Ralf Baechle 已提交
479
 * Errata 2 will not be fixed.	This errata is also on the R5000.
L
Linus Torvalds 已提交
480 481 482
 *
 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
 */
483
static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
L
Linus Torvalds 已提交
484
{
485
	switch (current_cpu_type()) {
486
	/* Found by experiment: R4600 v2.0/R4700 needs this, too.  */
487
	case CPU_R4600:
488
	case CPU_R4700:
L
Linus Torvalds 已提交
489 490
	case CPU_R5000:
	case CPU_NEVADA:
491 492
		uasm_i_nop(p);
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
493 494 495
		break;

	default:
496
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
497 498 499 500 501 502
		break;
	}
}

/*
 * Write random or indexed TLB entry, and care about the hazards from
L
Lucas De Marchi 已提交
503
 * the preceding mtc0 and for the following eret.
L
Linus Torvalds 已提交
504 505 506
 */
enum tlb_write_entry { tlb_random, tlb_indexed };

507
static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
508
					 struct uasm_reloc **r,
L
Linus Torvalds 已提交
509 510 511 512 513
					 enum tlb_write_entry wmode)
{
	void(*tlbw)(u32 **) = NULL;

	switch (wmode) {
514 515
	case tlb_random: tlbw = uasm_i_tlbwr; break;
	case tlb_indexed: tlbw = uasm_i_tlbwi; break;
L
Linus Torvalds 已提交
516 517
	}

518
	if (cpu_has_mips_r2) {
519 520 521 522 523 524 525 526 527 528 529
		/*
		 * The architecture spec says an ehb is required here,
		 * but a number of cores do not have the hazard and
		 * using an ehb causes an expensive pipeline stall.
		 */
		switch (current_cpu_type()) {
		case CPU_M14KC:
		case CPU_74K:
			break;

		default:
530
			uasm_i_ehb(p);
531 532
			break;
		}
533 534 535 536
		tlbw(p);
		return;
	}

537
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
538 539 540 541 542 543 544 545 546 547
	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
		/*
		 * This branch uses up a mtc0 hazard nop slot and saves
		 * two nops after the tlbw instruction.
		 */
548
		uasm_bgezl_hazard(p, r, hazard_instance);
L
Linus Torvalds 已提交
549
		tlbw(p);
550 551
		uasm_bgezl_label(l, p, hazard_instance);
		hazard_instance++;
552
		uasm_i_nop(p);
L
Linus Torvalds 已提交
553 554 555 556
		break;

	case CPU_R4600:
	case CPU_R4700:
557
		uasm_i_nop(p);
558
		tlbw(p);
559
		uasm_i_nop(p);
560 561
		break;

562 563 564 565 566 567 568
	case CPU_R5000:
	case CPU_NEVADA:
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		tlbw(p);
		break;

569
	case CPU_R4300:
L
Linus Torvalds 已提交
570 571
	case CPU_5KC:
	case CPU_TX49XX:
572
	case CPU_PR4450:
573
	case CPU_XLR:
574
		uasm_i_nop(p);
L
Linus Torvalds 已提交
575 576 577 578 579
		tlbw(p);
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
580
	case CPU_R14000:
L
Linus Torvalds 已提交
581
	case CPU_4KC:
582
	case CPU_4KEC:
583
	case CPU_M14KC:
584
	case CPU_M14KEC:
L
Linus Torvalds 已提交
585
	case CPU_SB1:
A
Andrew Isaacson 已提交
586
	case CPU_SB1A:
L
Linus Torvalds 已提交
587 588 589
	case CPU_4KSC:
	case CPU_20KC:
	case CPU_25KF:
590 591 592 593 594
	case CPU_BMIPS32:
	case CPU_BMIPS3300:
	case CPU_BMIPS4350:
	case CPU_BMIPS4380:
	case CPU_BMIPS5000:
595
	case CPU_LOONGSON2:
596
	case CPU_R5500:
597
		if (m4kc_tlbp_war())
598
			uasm_i_nop(p);
599
	case CPU_ALCHEMY:
L
Linus Torvalds 已提交
600 601 602 603
		tlbw(p);
		break;

	case CPU_RM7000:
604 605 606 607
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
608 609 610 611 612 613 614 615
		tlbw(p);
		break;

	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4181:
	case CPU_VR4181A:
616 617
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
618
		tlbw(p);
619 620
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
621 622 623 624
		break;

	case CPU_VR4131:
	case CPU_VR4133:
625
	case CPU_R5432:
626 627
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
628 629 630
		tlbw(p);
		break;

631 632 633 634 635
	case CPU_JZRISC:
		tlbw(p);
		uasm_i_nop(p);
		break;

L
Linus Torvalds 已提交
636 637 638 639 640 641 642
	default:
		panic("No TLB refill handler yet (CPU type: %d)",
		      current_cpu_data.cputype);
		break;
	}
}

643 644
static __cpuinit __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
								  unsigned int reg)
D
David Daney 已提交
645
{
646
	if (cpu_has_rixi) {
647
		UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
648 649
	} else {
#ifdef CONFIG_64BIT_PHYS_ADDR
650
		uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
651 652 653 654 655
#else
		UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
#endif
	}
}
D
David Daney 已提交
656

657
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
658

659 660 661
static __cpuinit void build_restore_pagemask(u32 **p,
					     struct uasm_reloc **r,
					     unsigned int tmp,
662 663
					     enum label_id lid,
					     int restore_scratch)
664
{
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
	if (restore_scratch) {
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else {
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		}
		if (scratch_reg > 0)
			UASM_i_MFC0(p, 1, 31, scratch_reg);
		else
			UASM_i_LW(p, 1, scratchpad_offset(0), 0);
D
David Daney 已提交
684
	} else {
685 686 687 688 689 690 691 692 693 694 695 696 697 698
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else {
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
		}
D
David Daney 已提交
699 700 701
	}
}

702 703 704 705
static __cpuinit void build_huge_tlb_write_entry(u32 **p,
						 struct uasm_label **l,
						 struct uasm_reloc **r,
						 unsigned int tmp,
706 707
						 enum tlb_write_entry wmode,
						 int restore_scratch)
708 709 710 711 712 713 714 715
{
	/* Set huge page tlb entry size */
	uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
	uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
	uasm_i_mtc0(p, tmp, C0_PAGEMASK);

	build_tlb_write_entry(p, l, r, wmode);

716
	build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
717 718
}

D
David Daney 已提交
719 720 721 722 723 724 725 726
/*
 * Check if Huge PTE is present, if so then jump to LABEL.
 */
static void __cpuinit
build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
		unsigned int pmd, int lid)
{
	UASM_i_LW(p, tmp, 0, pmd);
727 728 729 730 731 732
	if (use_bbit_insns()) {
		uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
	} else {
		uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
		uasm_il_bnez(p, r, tmp, lid);
	}
D
David Daney 已提交
733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
}

static __cpuinit void build_huge_update_entries(u32 **p,
						unsigned int pte,
						unsigned int tmp)
{
	int small_sequence;

	/*
	 * A huge PTE describes an area the size of the
	 * configured huge page size. This is twice the
	 * of the large TLB entry size we intend to use.
	 * A TLB entry half the size of the configured
	 * huge page size is configured into entrylo0
	 * and entrylo1 to cover the contiguous huge PTE
	 * address space.
	 */
	small_sequence = (HPAGE_SIZE >> 7) < 0x10000;

R
Ralf Baechle 已提交
752
	/* We can clobber tmp.	It isn't used after this.*/
D
David Daney 已提交
753 754 755
	if (!small_sequence)
		uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));

756
	build_convert_pte_to_entrylo(p, pte);
757
	UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
D
David Daney 已提交
758 759 760 761 762 763
	/* convert to entrylo1 */
	if (small_sequence)
		UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
	else
		UASM_i_ADDU(p, pte, pte, tmp);

764
	UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
D
David Daney 已提交
765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780
}

static __cpuinit void build_huge_handler_tail(u32 **p,
					      struct uasm_reloc **r,
					      struct uasm_label **l,
					      unsigned int pte,
					      unsigned int ptr)
{
#ifdef CONFIG_SMP
	UASM_i_SC(p, pte, 0, ptr);
	uasm_il_beqz(p, r, pte, label_tlb_huge_update);
	UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
#else
	UASM_i_SW(p, pte, 0, ptr);
#endif
	build_huge_update_entries(p, pte, ptr);
781
	build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
D
David Daney 已提交
782
}
783
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
D
David Daney 已提交
784

785
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
786 787 788 789
/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pmd entry.
 */
790
static void __cpuinit
791
build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
L
Linus Torvalds 已提交
792 793
		 unsigned int tmp, unsigned int ptr)
{
794
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
L
Linus Torvalds 已提交
795
	long pgdc = (long)pgd_current;
796
#endif
L
Linus Torvalds 已提交
797 798 799
	/*
	 * The vmalloc handling is not in the hotpath.
	 */
800
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818

	if (check_for_high_segbits) {
		/*
		 * The kernel currently implicitely assumes that the
		 * MIPS SEGBITS parameter for the processor is
		 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
		 * allocate virtual addresses outside the maximum
		 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
		 * that doesn't prevent user code from accessing the
		 * higher xuseg addresses.  Here, we make sure that
		 * everything but the lower xuseg addresses goes down
		 * the module_alloc/vmalloc path.
		 */
		uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, ptr, label_vmalloc);
	} else {
		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}
819
	/* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
L
Linus Torvalds 已提交
820

821
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
822 823 824 825 826 827 828 829 830 831 832 833
	if (pgd_reg != -1) {
		/* pgd is in pgd_reg */
		UASM_i_MFC0(p, ptr, 31, pgd_reg);
	} else {
		/*
		 * &pgd << 11 stored in CONTEXT [23..63].
		 */
		UASM_i_MFC0(p, ptr, C0_CONTEXT);

		/* Clear lower 23 bits of context. */
		uasm_i_dins(p, ptr, 0, 0, 23);

R
Ralf Baechle 已提交
834
		/* 1 0	1 0 1  << 6  xkphys cached */
835 836 837
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
	}
838
#elif defined(CONFIG_SMP)
R
Ralf Baechle 已提交
839
# ifdef	 CONFIG_MIPS_MT_SMTC
840 841 842
	/*
	 * SMTC uses TCBind value as "CPU" index
	 */
843
	uasm_i_mfc0(p, ptr, C0_TCBIND);
844
	uasm_i_dsrl_safe(p, ptr, ptr, 19);
845
# else
L
Linus Torvalds 已提交
846
	/*
847
	 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
L
Linus Torvalds 已提交
848 849
	 * stored in CONTEXT.
	 */
850
	uasm_i_dmfc0(p, ptr, C0_CONTEXT);
851
	uasm_i_dsrl_safe(p, ptr, ptr, 23);
852
# endif
853 854 855 856
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_daddu(p, ptr, ptr, tmp);
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
	uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
857
#else
858 859
	UASM_i_LA_mostly(p, ptr, pgdc);
	uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
860 861
#endif

862
	uasm_l_vmalloc_done(l, *p);
R
Ralf Baechle 已提交
863

864 865
	/* get pgd offset in bytes */
	uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
866 867 868

	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
869
#ifndef __PAGETABLE_PMD_FOLDED
870 871
	uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
872
	uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
873 874
	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
875
#endif
L
Linus Torvalds 已提交
876 877 878 879 880 881
}

/*
 * BVADDR is the faulting address, PTR is scratch.
 * PTR will hold the pgd for vmalloc.
 */
882
static void __cpuinit
883
build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
884 885
			unsigned int bvaddr, unsigned int ptr,
			enum vmalloc64_mode mode)
L
Linus Torvalds 已提交
886 887
{
	long swpd = (long)swapper_pg_dir;
888 889 890 891
	int single_insn_swpd;
	int did_vmalloc_branch = 0;

	single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
L
Linus Torvalds 已提交
892

893
	uasm_l_vmalloc(l, *p);
L
Linus Torvalds 已提交
894

895
	if (mode != not_refill && check_for_high_segbits) {
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
		if (single_insn_swpd) {
			uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
			did_vmalloc_branch = 1;
			/* fall through */
		} else {
			uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
		}
	}
	if (!did_vmalloc_branch) {
		if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
			uasm_il_b(p, r, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
		} else {
			UASM_i_LA_mostly(p, ptr, swpd);
			uasm_il_b(p, r, label_vmalloc_done);
			if (uasm_in_compat_space_p(swpd))
				uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
			else
				uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
		}
	}
918
	if (mode != not_refill && check_for_high_segbits) {
919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
		uasm_l_large_segbits_fault(l, *p);
		/*
		 * We get here if we are an xsseg address, or if we are
		 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
		 *
		 * Ignoring xsseg (assume disabled so would generate
		 * (address errors?), the only remaining possibility
		 * is the upper xuseg addresses.  On processors with
		 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
		 * addresses would have taken an address error. We try
		 * to mimic that here by taking a load/istream page
		 * fault.
		 */
		UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
		uasm_i_jr(p, ptr);
934 935 936 937 938 939 940 941 942

		if (mode == refill_scratch) {
			if (scratch_reg > 0)
				UASM_i_MFC0(p, 1, 31, scratch_reg);
			else
				UASM_i_LW(p, 1, scratchpad_offset(0), 0);
		} else {
			uasm_i_nop(p);
		}
L
Linus Torvalds 已提交
943 944 945
	}
}

946
#else /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
947 948 949 950 951

/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pgd entry.
 */
952
static void __cpuinit __maybe_unused
L
Linus Torvalds 已提交
953 954 955 956 957 958
build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
{
	long pgdc = (long)pgd_current;

	/* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
#ifdef CONFIG_SMP
R
Ralf Baechle 已提交
959
#ifdef	CONFIG_MIPS_MT_SMTC
960 961 962
	/*
	 * SMTC uses TCBind value as "CPU" index
	 */
963 964 965
	uasm_i_mfc0(p, ptr, C0_TCBIND);
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_srl(p, ptr, ptr, 19);
966 967 968
#else
	/*
	 * smp_processor_id() << 3 is stored in CONTEXT.
R
Ralf Baechle 已提交
969
	 */
970 971 972
	uasm_i_mfc0(p, ptr, C0_CONTEXT);
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_srl(p, ptr, ptr, 23);
973
#endif
974
	uasm_i_addu(p, ptr, tmp, ptr);
L
Linus Torvalds 已提交
975
#else
976
	UASM_i_LA_mostly(p, ptr, pgdc);
L
Linus Torvalds 已提交
977
#endif
978 979 980 981 982
	uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
	uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
	uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
L
Linus Torvalds 已提交
983 984
}

985
#endif /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
986

987
static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
L
Linus Torvalds 已提交
988
{
R
Ralf Baechle 已提交
989
	unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
L
Linus Torvalds 已提交
990 991
	unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);

992
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
	case CPU_VR41XX:
	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4131:
	case CPU_VR4181:
	case CPU_VR4181A:
	case CPU_VR4133:
		shift += 2;
		break;

	default:
		break;
	}

	if (shift)
1009 1010
		UASM_i_SRL(p, ctx, ctx, shift);
	uasm_i_andi(p, ctx, ctx, mask);
L
Linus Torvalds 已提交
1011 1012
}

1013
static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
L
Linus Torvalds 已提交
1014 1015 1016 1017 1018 1019 1020 1021
{
	/*
	 * Bug workaround for the Nevada. It seems as if under certain
	 * circumstances the move from cp0_context might produce a
	 * bogus result when the mfc0 instruction and its consumer are
	 * in a different cacheline or a load instruction, probably any
	 * memory reference, is between them.
	 */
1022
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1023
	case CPU_NEVADA:
1024
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
1025 1026 1027 1028 1029
		GET_CONTEXT(p, tmp); /* get context reg */
		break;

	default:
		GET_CONTEXT(p, tmp); /* get context reg */
1030
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
1031 1032 1033 1034
		break;
	}

	build_adjust_context(p, tmp);
1035
	UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
L
Linus Torvalds 已提交
1036 1037
}

1038
static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
L
Linus Torvalds 已提交
1039 1040 1041 1042 1043 1044 1045 1046
					unsigned int ptep)
{
	/*
	 * 64bit address support (36bit on a 32bit CPU) in a 32bit
	 * Kernel is a special case. Only a few CPUs use it.
	 */
#ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits) {
1047 1048
		uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
		uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
1049
		if (cpu_has_rixi) {
1050
			UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1051
			UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1052
			UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1053
		} else {
1054
			uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
1055
			UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1056
			uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
1057
		}
1058
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1059 1060 1061 1062 1063
	} else {
		int pte_off_even = sizeof(pte_t) / 2;
		int pte_off_odd = pte_off_even + sizeof(pte_t);

		/* The pte entries are pre-shifted */
1064
		uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
1065
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1066
		uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
1067
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1068 1069
	}
#else
1070 1071
	UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
	UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
L
Linus Torvalds 已提交
1072 1073
	if (r45k_bvahwbug())
		build_tlb_probe_entry(p);
1074
	if (cpu_has_rixi) {
1075
		UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1076 1077 1078
		if (r4k_250MHZhwbug())
			UASM_i_MTC0(p, 0, C0_ENTRYLO0);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1079
		UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1080 1081 1082 1083 1084 1085 1086 1087 1088
	} else {
		UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
		if (r4k_250MHZhwbug())
			UASM_i_MTC0(p, 0, C0_ENTRYLO0);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
		UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
		if (r45k_bvahwbug())
			uasm_i_mfc0(p, tmp, C0_INDEX);
	}
L
Linus Torvalds 已提交
1089
	if (r4k_250MHZhwbug())
1090 1091
		UASM_i_MTC0(p, 0, C0_ENTRYLO1);
	UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1092 1093 1094
#endif
}

1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
struct mips_huge_tlb_info {
	int huge_pte;
	int restore_scratch;
};

static struct mips_huge_tlb_info __cpuinit
build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
			       struct uasm_reloc **r, unsigned int tmp,
			       unsigned int ptr, int c0_scratch)
{
	struct mips_huge_tlb_info rv;
	unsigned int even, odd;
	int vmalloc_branch_delay_filled = 0;
	const int scratch = 1; /* Our extra working register */

	rv.huge_pte = scratch;
	rv.restore_scratch = 0;

	if (check_for_high_segbits) {
		UASM_i_MFC0(p, tmp, C0_BADVADDR);

		if (pgd_reg != -1)
			UASM_i_MFC0(p, ptr, 31, pgd_reg);
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

		if (c0_scratch >= 0)
			UASM_i_MTC0(p, scratch, 31, c0_scratch);
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		uasm_i_dsrl_safe(p, scratch, tmp,
				 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, scratch, label_vmalloc);

		if (pgd_reg == -1) {
			vmalloc_branch_delay_filled = 1;
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);
		}
	} else {
		if (pgd_reg != -1)
			UASM_i_MFC0(p, ptr, 31, pgd_reg);
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

		UASM_i_MFC0(p, tmp, C0_BADVADDR);

		if (c0_scratch >= 0)
			UASM_i_MTC0(p, scratch, 31, c0_scratch);
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		if (pgd_reg == -1)
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);

		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}

	if (pgd_reg == -1) {
		vmalloc_branch_delay_filled = 1;
R
Ralf Baechle 已提交
1157
		/* 1 0	1 0 1  << 6  xkphys cached */
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
	}

#ifdef __PAGETABLE_PMD_FOLDED
#define LOC_PTEP scratch
#else
#define LOC_PTEP ptr
#endif

	if (!vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

	uasm_l_vmalloc_done(l, *p);

	/*
R
Ralf Baechle 已提交
1175 1176 1177
	 *			   tmp		ptr
	 * fall-through case =	 badvaddr  *pgd_current
	 * vmalloc case	     =	 badvaddr  swapper_pg_dir
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
	 */

	if (vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

#ifdef __PAGETABLE_PMD_FOLDED
	GET_CONTEXT(p, tmp); /* get context reg */
#endif
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);

	if (use_lwx_insns()) {
		UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
		uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
	}

#ifndef __PAGETABLE_PMD_FOLDED
	/* get pmd offset in bytes */
	uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
	GET_CONTEXT(p, tmp); /* get context reg */

	if (use_lwx_insns()) {
		UASM_i_LWX(p, scratch, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
		UASM_i_LW(p, scratch, 0, ptr);
	}
#endif
	/* Adjust the context during the load latency. */
	build_adjust_context(p, tmp);

1212
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1213 1214 1215
	uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
	/*
	 * The in the LWX case we don't want to do the load in the
R
Ralf Baechle 已提交
1216
	 * delay slot.	It cannot issue in the same cycle and may be
1217 1218 1219 1220
	 * speculative and unneeded.
	 */
	if (use_lwx_insns())
		uasm_i_nop(p);
1221
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237


	/* build_update_entries */
	if (use_lwx_insns()) {
		even = ptr;
		odd = tmp;
		UASM_i_LWX(p, even, scratch, tmp);
		UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
		UASM_i_LWX(p, odd, scratch, tmp);
	} else {
		UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
		even = tmp;
		odd = ptr;
		UASM_i_LW(p, even, 0, ptr); /* get even pte */
		UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
	}
1238
	if (cpu_has_rixi) {
1239
		uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
1240
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1241
		uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
	} else {
		uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
		uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
	}
	UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */

	if (c0_scratch >= 0) {
		UASM_i_MFC0(p, scratch, 31, c0_scratch);
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	} else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13)  {
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
	} else {
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	}

	uasm_i_eret(p); /* return from trap */

	return rv;
}

1270 1271 1272 1273 1274 1275 1276 1277
/*
 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
 * because EXL == 0.  If we wrap, we can also use the 32 instruction
 * slots before the XTLB refill exception handler which belong to the
 * unused TLB refill exception.
 */
#define MIPS64_REFILL_INSNS 32

1278
static void __cpuinit build_r4000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
1279 1280
{
	u32 *p = tlb_handler;
1281 1282
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1283 1284
	u32 *f;
	unsigned int final_len;
1285 1286
	struct mips_huge_tlb_info htlb_info __maybe_unused;
	enum vmalloc64_mode vmalloc_mode __maybe_unused;
L
Linus Torvalds 已提交
1287 1288 1289 1290 1291 1292

	memset(tlb_handler, 0, sizeof(tlb_handler));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));
	memset(final_handler, 0, sizeof(final_handler));

1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
	if ((scratch_reg > 0 || scratchpad_available()) && use_bbit_insns()) {
		htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
							  scratch_reg);
		vmalloc_mode = refill_scratch;
	} else {
		htlb_info.huge_pte = K0;
		htlb_info.restore_scratch = 0;
		vmalloc_mode = refill_noscratch;
		/*
		 * create the plain linear handler
		 */
		if (bcm1250_m3_war()) {
			unsigned int segbits = 44;

			uasm_i_dmfc0(&p, K0, C0_BADVADDR);
			uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
			uasm_i_xor(&p, K0, K0, K1);
			uasm_i_dsrl_safe(&p, K1, K0, 62);
			uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
			uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
			uasm_i_or(&p, K0, K0, K1);
			uasm_il_bnez(&p, &r, K0, label_leave);
			/* No need for uasm_i_nop */
		}
L
Linus Torvalds 已提交
1317

1318
#ifdef CONFIG_64BIT
1319
		build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
L
Linus Torvalds 已提交
1320
#else
1321
		build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
L
Linus Torvalds 已提交
1322 1323
#endif

1324
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1325
		build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
D
David Daney 已提交
1326 1327
#endif

1328 1329 1330 1331 1332 1333
		build_get_ptep(&p, K0, K1);
		build_update_entries(&p, K0, K1);
		build_tlb_write_entry(&p, &l, &r, tlb_random);
		uasm_l_leave(&l, p);
		uasm_i_eret(&p); /* return from trap */
	}
1334
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1335
	uasm_l_tlb_huge_update(&l, p);
1336 1337 1338
	build_huge_update_entries(&p, htlb_info.huge_pte, K1);
	build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
				   htlb_info.restore_scratch);
D
David Daney 已提交
1339 1340
#endif

1341
#ifdef CONFIG_64BIT
1342
	build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
L
Linus Torvalds 已提交
1343 1344 1345 1346 1347 1348
#endif

	/*
	 * Overflow check: For the 64bit handler, we need at least one
	 * free instruction slot for the wrap-around branch. In worst
	 * case, if the intended insertion point is a delay slot, we
M
Matt LaPlante 已提交
1349
	 * need three, with the second nop'ed and the third being
L
Linus Torvalds 已提交
1350 1351
	 * unused.
	 */
1352 1353
	/* Loongson2 ebase is different than r4k, we have more space */
#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
L
Linus Torvalds 已提交
1354 1355 1356
	if ((p - tlb_handler) > 64)
		panic("TLB refill handler space exceeded");
#else
1357 1358 1359 1360
	if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
	    || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
		&& uasm_insn_has_bdelay(relocs,
					tlb_handler + MIPS64_REFILL_INSNS - 3)))
L
Linus Torvalds 已提交
1361 1362 1363 1364 1365 1366
		panic("TLB refill handler space exceeded");
#endif

	/*
	 * Now fold the handler in the TLB refill handler space.
	 */
1367
#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
L
Linus Torvalds 已提交
1368 1369
	f = final_handler;
	/* Simplest case, just copy the handler. */
1370
	uasm_copy_handler(relocs, labels, tlb_handler, p, f);
L
Linus Torvalds 已提交
1371
	final_len = p - tlb_handler;
1372
#else /* CONFIG_64BIT */
1373 1374
	f = final_handler + MIPS64_REFILL_INSNS;
	if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
L
Linus Torvalds 已提交
1375
		/* Just copy the handler. */
1376
		uasm_copy_handler(relocs, labels, tlb_handler, p, f);
L
Linus Torvalds 已提交
1377 1378
		final_len = p - tlb_handler;
	} else {
1379
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1380
		const enum label_id ls = label_tlb_huge_update;
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
#else
		const enum label_id ls = label_vmalloc;
#endif
		u32 *split;
		int ov = 0;
		int i;

		for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
			;
		BUG_ON(i == ARRAY_SIZE(labels));
		split = labels[i].addr;
L
Linus Torvalds 已提交
1392 1393

		/*
1394
		 * See if we have overflown one way or the other.
L
Linus Torvalds 已提交
1395
		 */
1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
		if (split > tlb_handler + MIPS64_REFILL_INSNS ||
		    split < p - MIPS64_REFILL_INSNS)
			ov = 1;

		if (ov) {
			/*
			 * Split two instructions before the end.  One
			 * for the branch and one for the instruction
			 * in the delay slot.
			 */
			split = tlb_handler + MIPS64_REFILL_INSNS - 2;

			/*
			 * If the branch would fall in a delay slot,
			 * we must back up an additional instruction
			 * so that it is no longer in a delay slot.
			 */
			if (uasm_insn_has_bdelay(relocs, split - 1))
				split--;
		}
L
Linus Torvalds 已提交
1416
		/* Copy first part of the handler. */
1417
		uasm_copy_handler(relocs, labels, tlb_handler, split, f);
L
Linus Torvalds 已提交
1418 1419
		f += split - tlb_handler;

1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
		if (ov) {
			/* Insert branch. */
			uasm_l_split(&l, final_handler);
			uasm_il_b(&f, &r, label_split);
			if (uasm_insn_has_bdelay(relocs, split))
				uasm_i_nop(&f);
			else {
				uasm_copy_handler(relocs, labels,
						  split, split + 1, f);
				uasm_move_labels(labels, f, f + 1, -1);
				f++;
				split++;
			}
L
Linus Torvalds 已提交
1433 1434 1435
		}

		/* Copy the rest of the handler. */
1436
		uasm_copy_handler(relocs, labels, split, p, final_handler);
1437 1438
		final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
			    (p - split);
L
Linus Torvalds 已提交
1439
	}
1440
#endif /* CONFIG_64BIT */
L
Linus Torvalds 已提交
1441

1442 1443 1444
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 final_len);
L
Linus Torvalds 已提交
1445

1446
	memcpy((void *)ebase, final_handler, 0x100);
1447

R
Ralf Baechle 已提交
1448
	dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
L
Linus Torvalds 已提交
1449 1450 1451 1452 1453 1454 1455 1456
}

/*
 * 128 instructions for the fastpath handler is generous and should
 * never be exceeded.
 */
#define FASTPATH_SIZE 128

1457 1458 1459
u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
u32 tlbmiss_handler_setup_pgd[16] __cacheline_aligned;

static void __cpuinit build_r4000_setup_pgd(void)
{
	const int a0 = 4;
	const int a1 = 5;
	u32 *p = tlbmiss_handler_setup_pgd;
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;

	memset(tlbmiss_handler_setup_pgd, 0, sizeof(tlbmiss_handler_setup_pgd));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	pgd_reg = allocate_kscratch();

	if (pgd_reg == -1) {
		/* PGD << 11 in c0_Context */
		/*
		 * If it is a ckseg0 address, convert to a physical
		 * address.  Shifting right by 29 and adding 4 will
		 * result in zero for these addresses.
		 *
		 */
		UASM_i_SRA(&p, a1, a0, 29);
		UASM_i_ADDIU(&p, a1, a1, 4);
		uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
		uasm_i_nop(&p);
		uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
		uasm_l_tlbl_goaround1(&l, p);
		UASM_i_SLL(&p, a0, a0, 11);
		uasm_i_jr(&p, 31);
		UASM_i_MTC0(&p, a0, C0_CONTEXT);
	} else {
		/* PGD in c0_KScratch */
		uasm_i_jr(&p, 31);
		UASM_i_MTC0(&p, a0, 31, pgd_reg);
	}
	if (p - tlbmiss_handler_setup_pgd > ARRAY_SIZE(tlbmiss_handler_setup_pgd))
		panic("tlbmiss_handler_setup_pgd space exceeded");
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
		 (unsigned int)(p - tlbmiss_handler_setup_pgd));

R
Ralf Baechle 已提交
1505 1506
	dump_handler("tlbmiss_handler",
		     tlbmiss_handler_setup_pgd,
1507 1508 1509
		     ARRAY_SIZE(tlbmiss_handler_setup_pgd));
}
#endif
L
Linus Torvalds 已提交
1510

1511
static void __cpuinit
1512
iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
L
Linus Torvalds 已提交
1513 1514 1515 1516
{
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1517
		uasm_i_lld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1518 1519
	else
# endif
1520
		UASM_i_LL(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1521 1522 1523
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1524
		uasm_i_ld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1525 1526
	else
# endif
1527
		UASM_i_LW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1528 1529 1530
#endif
}

1531
static void __cpuinit
1532
iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
1533
	unsigned int mode)
L
Linus Torvalds 已提交
1534
{
1535 1536 1537 1538
#ifdef CONFIG_64BIT_PHYS_ADDR
	unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
#endif

1539
	uasm_i_ori(p, pte, pte, mode);
L
Linus Torvalds 已提交
1540 1541 1542
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1543
		uasm_i_scd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1544 1545
	else
# endif
1546
		UASM_i_SC(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1547 1548

	if (r10000_llsc_war())
1549
		uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1550
	else
1551
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1552 1553 1554

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
1555 1556 1557 1558 1559 1560 1561
		/* no uasm_i_nop needed */
		uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
		/* no uasm_i_nop needed */
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1562
	} else
1563
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1564
# else
1565
	uasm_i_nop(p);
L
Linus Torvalds 已提交
1566 1567 1568 1569
# endif
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1570
		uasm_i_sd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1571 1572
	else
# endif
1573
		UASM_i_SW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1574 1575 1576

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
1577 1578 1579 1580
		uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
	}
# endif
#endif
}

/*
 * Check if PTE is present, if not then jump to LABEL. PTR points to
 * the page table where this PTE is located, PTE will be re-loaded
 * with it's original value.
 */
1591
static void __cpuinit
1592
build_pte_present(u32 **p, struct uasm_reloc **r,
1593
		  int pte, int ptr, int scratch, enum label_id lid)
L
Linus Torvalds 已提交
1594
{
1595 1596
	int t = scratch >= 0 ? scratch : pte;

1597
	if (cpu_has_rixi) {
1598 1599 1600 1601
		if (use_bbit_insns()) {
			uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
			uasm_i_nop(p);
		} else {
1602 1603 1604 1605 1606
			uasm_i_andi(p, t, pte, _PAGE_PRESENT);
			uasm_il_beqz(p, r, t, lid);
			if (pte == t)
				/* You lose the SMP race :-(*/
				iPTE_LW(p, pte, ptr);
1607
		}
1608
	} else {
1609 1610 1611 1612 1613 1614
		uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
		uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
		uasm_il_bnez(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1615
	}
L
Linus Torvalds 已提交
1616 1617 1618
}

/* Make PTE valid, store result in PTR. */
1619
static void __cpuinit
1620
build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1621 1622
		 unsigned int ptr)
{
1623 1624 1625
	unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1626 1627 1628 1629 1630 1631
}

/*
 * Check if PTE can be written to, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1632
static void __cpuinit
1633
build_pte_writable(u32 **p, struct uasm_reloc **r,
1634 1635
		   unsigned int pte, unsigned int ptr, int scratch,
		   enum label_id lid)
L
Linus Torvalds 已提交
1636
{
1637 1638 1639 1640 1641 1642 1643
	int t = scratch >= 0 ? scratch : pte;

	uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_il_bnez(p, r, t, lid);
	if (pte == t)
		/* You lose the SMP race :-(*/
1644
		iPTE_LW(p, pte, ptr);
1645 1646
	else
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1647 1648 1649 1650 1651
}

/* Make PTE writable, update software status bits as well, then store
 * at PTR.
 */
1652
static void __cpuinit
1653
build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1654 1655
		 unsigned int ptr)
{
1656 1657 1658 1659
	unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
			     | _PAGE_DIRTY);

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1660 1661 1662 1663 1664 1665
}

/*
 * Check if PTE can be modified, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1666
static void __cpuinit
1667
build_pte_modifiable(u32 **p, struct uasm_reloc **r,
1668 1669
		     unsigned int pte, unsigned int ptr, int scratch,
		     enum label_id lid)
L
Linus Torvalds 已提交
1670
{
1671 1672 1673 1674
	if (use_bbit_insns()) {
		uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
		uasm_i_nop(p);
	} else {
1675 1676 1677 1678 1679 1680
		int t = scratch >= 0 ? scratch : pte;
		uasm_i_andi(p, t, pte, _PAGE_WRITE);
		uasm_il_beqz(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1681
	}
L
Linus Torvalds 已提交
1682 1683
}

1684
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1685 1686


L
Linus Torvalds 已提交
1687 1688 1689 1690
/*
 * R3000 style TLB load/store/modify handlers.
 */

1691 1692 1693 1694
/*
 * This places the pte into ENTRYLO0 and writes it with tlbwi.
 * Then it returns.
 */
1695
static void __cpuinit
1696
build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
L
Linus Torvalds 已提交
1697
{
1698 1699 1700 1701 1702
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
	uasm_i_tlbwi(p);
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1703 1704 1705
}

/*
1706 1707 1708 1709
 * This places the pte into ENTRYLO0 and writes it with tlbwi
 * or tlbwr as appropriate.  This is because the index register
 * may have the probe fail bit set as a result of a trap on a
 * kseg2 access, i.e. without refill.  Then it returns.
L
Linus Torvalds 已提交
1710
 */
1711
static void __cpuinit
1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
			     struct uasm_reloc **r, unsigned int pte,
			     unsigned int tmp)
{
	uasm_i_mfc0(p, tmp, C0_INDEX);
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
	uasm_i_tlbwi(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
	uasm_l_r3000_write_probe_fail(l, *p);
	uasm_i_tlbwr(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1727 1728
}

1729
static void __cpuinit
L
Linus Torvalds 已提交
1730 1731 1732 1733 1734
build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
				   unsigned int ptr)
{
	long pgdc = (long)pgd_current;

1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
	uasm_i_mfc0(p, pte, C0_BADVADDR);
	uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, pte, pte, 22); /* load delay */
	uasm_i_sll(p, pte, pte, 2);
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_mfc0(p, pte, C0_CONTEXT);
	uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
	uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_lw(p, pte, 0, ptr);
	uasm_i_tlbp(p); /* load delay */
L
Linus Torvalds 已提交
1747 1748
}

1749
static void __cpuinit build_r3000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1750 1751
{
	u32 *p = handle_tlbl;
1752 1753
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1754 1755 1756 1757 1758 1759

	memset(handle_tlbl, 0, sizeof(handle_tlbl));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1760
	build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
1761
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1762
	build_make_valid(&p, &r, K0, K1);
1763
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1764

1765 1766 1767
	uasm_l_nopage_tlbl(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1768 1769 1770 1771

	if ((p - handle_tlbl) > FASTPATH_SIZE)
		panic("TLB load handler fastpath space exceeded");

1772 1773 1774
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
1775

R
Ralf Baechle 已提交
1776
	dump_handler("r3000_tlb_load", handle_tlbl, ARRAY_SIZE(handle_tlbl));
L
Linus Torvalds 已提交
1777 1778
}

1779
static void __cpuinit build_r3000_tlb_store_handler(void)
L
Linus Torvalds 已提交
1780 1781
{
	u32 *p = handle_tlbs;
1782 1783
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1784 1785 1786 1787 1788 1789

	memset(handle_tlbs, 0, sizeof(handle_tlbs));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1790
	build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
1791
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1792
	build_make_write(&p, &r, K0, K1);
1793
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1794

1795 1796 1797
	uasm_l_nopage_tlbs(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1798 1799 1800 1801

	if ((p - handle_tlbs) > FASTPATH_SIZE)
		panic("TLB store handler fastpath space exceeded");

1802 1803 1804
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
1805

R
Ralf Baechle 已提交
1806
	dump_handler("r3000_tlb_store", handle_tlbs, ARRAY_SIZE(handle_tlbs));
L
Linus Torvalds 已提交
1807 1808
}

1809
static void __cpuinit build_r3000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
1810 1811
{
	u32 *p = handle_tlbm;
1812 1813
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1814 1815 1816 1817 1818 1819

	memset(handle_tlbm, 0, sizeof(handle_tlbm));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1820
	build_pte_modifiable(&p, &r, K0, K1,  -1, label_nopage_tlbm);
1821
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1822
	build_make_write(&p, &r, K0, K1);
1823
	build_r3000_pte_reload_tlbwi(&p, K0, K1);
L
Linus Torvalds 已提交
1824

1825 1826 1827
	uasm_l_nopage_tlbm(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1828 1829 1830 1831

	if ((p - handle_tlbm) > FASTPATH_SIZE)
		panic("TLB modify handler fastpath space exceeded");

1832 1833 1834
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
L
Linus Torvalds 已提交
1835

R
Ralf Baechle 已提交
1836
	dump_handler("r3000_tlb_modify", handle_tlbm, ARRAY_SIZE(handle_tlbm));
L
Linus Torvalds 已提交
1837
}
1838
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
1839 1840 1841 1842

/*
 * R4000 style TLB load/store/modify handlers.
 */
1843
static struct work_registers __cpuinit
1844
build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1845
				   struct uasm_reloc **r)
L
Linus Torvalds 已提交
1846
{
1847 1848
	struct work_registers wr = build_get_work_registers(p);

1849
#ifdef CONFIG_64BIT
1850
	build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
L
Linus Torvalds 已提交
1851
#else
1852
	build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
L
Linus Torvalds 已提交
1853 1854
#endif

1855
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1856 1857 1858 1859 1860
	/*
	 * For huge tlb entries, pmd doesn't contain an address but
	 * instead contains the tlb pte. Check the PAGE_HUGE bit and
	 * see if we need to jump to huge tlb processing.
	 */
1861
	build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
D
David Daney 已提交
1862 1863
#endif

1864 1865 1866 1867 1868
	UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
	UASM_i_LW(p, wr.r2, 0, wr.r2);
	UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
	uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
	UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
L
Linus Torvalds 已提交
1869 1870

#ifdef CONFIG_SMP
1871 1872
	uasm_l_smp_pgtable_change(l, *p);
#endif
1873
	iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
1874 1875
	if (!m4kc_tlbp_war())
		build_tlb_probe_entry(p);
1876
	return wr;
L
Linus Torvalds 已提交
1877 1878
}

1879
static void __cpuinit
1880 1881
build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
				   struct uasm_reloc **r, unsigned int tmp,
L
Linus Torvalds 已提交
1882 1883
				   unsigned int ptr)
{
1884 1885
	uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
	uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
L
Linus Torvalds 已提交
1886 1887
	build_update_entries(p, tmp, ptr);
	build_tlb_write_entry(p, l, r, tlb_indexed);
1888
	uasm_l_leave(l, *p);
1889
	build_restore_work_registers(p);
1890
	uasm_i_eret(p); /* return from trap */
L
Linus Torvalds 已提交
1891

1892
#ifdef CONFIG_64BIT
1893
	build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
L
Linus Torvalds 已提交
1894 1895 1896
#endif
}

1897
static void __cpuinit build_r4000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1898 1899
{
	u32 *p = handle_tlbl;
1900 1901
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
1902
	struct work_registers wr;
L
Linus Torvalds 已提交
1903 1904 1905 1906 1907 1908

	memset(handle_tlbl, 0, sizeof(handle_tlbl));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	if (bcm1250_m3_war()) {
1909 1910 1911 1912
		unsigned int segbits = 44;

		uasm_i_dmfc0(&p, K0, C0_BADVADDR);
		uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1913
		uasm_i_xor(&p, K0, K0, K1);
1914 1915 1916
		uasm_i_dsrl_safe(&p, K1, K0, 62);
		uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
		uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1917
		uasm_i_or(&p, K0, K0, K1);
1918 1919
		uasm_il_bnez(&p, &r, K0, label_leave);
		/* No need for uasm_i_nop */
L
Linus Torvalds 已提交
1920 1921
	}

1922 1923
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
1924 1925
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
1926

1927
	if (cpu_has_rixi) {
1928 1929 1930 1931
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
1932
		if (use_bbit_insns()) {
1933
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
1934 1935
				      label_tlbl_goaround1);
		} else {
1936 1937
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
1938
		}
1939 1940 1941 1942
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
		/* Examine  entrylo 0 or 1 based on ptr. */
1943
		if (use_bbit_insns()) {
1944
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
1945
		} else {
1946 1947
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
1948
		}
1949 1950 1951 1952
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
1953
		/*
1954
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
1955 1956
		 * XI must have triggered it.
		 */
1957
		if (use_bbit_insns()) {
1958 1959
			uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
			uasm_i_nop(&p);
1960 1961
			uasm_l_tlbl_goaround1(&l, p);
		} else {
1962 1963 1964
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
			uasm_i_nop(&p);
1965
		}
1966
		uasm_l_tlbl_goaround1(&l, p);
1967
	}
1968 1969
	build_make_valid(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
1970

1971
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1972 1973 1974 1975 1976
	/*
	 * This is the entry point when build_r4000_tlbchange_handler_head
	 * spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
1977 1978
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
D
David Daney 已提交
1979
	build_tlb_probe_entry(&p);
1980

1981
	if (cpu_has_rixi) {
1982 1983 1984 1985
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
1986
		if (use_bbit_insns()) {
1987
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
1988 1989
				      label_tlbl_goaround2);
		} else {
1990 1991
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
1992
		}
1993 1994 1995 1996
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
		/* Examine  entrylo 0 or 1 based on ptr. */
1997
		if (use_bbit_insns()) {
1998
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
1999
		} else {
2000 2001
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
2002
		}
2003 2004 2005 2006
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
2007
		/*
2008
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
2009 2010
		 * XI must have triggered it.
		 */
2011
		if (use_bbit_insns()) {
2012
			uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
2013
		} else {
2014 2015
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2016
		}
2017 2018
		if (PM_DEFAULT_MASK == 0)
			uasm_i_nop(&p);
2019 2020 2021 2022
		/*
		 * We clobbered C0_PAGEMASK, restore it.  On the other branch
		 * it is restored in build_huge_tlb_write_entry.
		 */
2023
		build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
2024 2025 2026

		uasm_l_tlbl_goaround2(&l, p);
	}
2027 2028
	uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2029 2030
#endif

2031
	uasm_l_nopage_tlbl(&l, p);
2032
	build_restore_work_registers(&p);
2033 2034
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2035 2036 2037 2038

	if ((p - handle_tlbl) > FASTPATH_SIZE)
		panic("TLB load handler fastpath space exceeded");

2039 2040 2041
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
2042

R
Ralf Baechle 已提交
2043
	dump_handler("r4000_tlb_load", handle_tlbl, ARRAY_SIZE(handle_tlbl));
L
Linus Torvalds 已提交
2044 2045
}

2046
static void __cpuinit build_r4000_tlb_store_handler(void)
L
Linus Torvalds 已提交
2047 2048
{
	u32 *p = handle_tlbs;
2049 2050
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2051
	struct work_registers wr;
L
Linus Torvalds 已提交
2052 2053 2054 2055 2056

	memset(handle_tlbs, 0, sizeof(handle_tlbs));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2057 2058
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
2059 2060
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
2061 2062
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2063

2064
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2065 2066 2067 2068 2069
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2070 2071
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
D
David Daney 已提交
2072
	build_tlb_probe_entry(&p);
2073
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2074
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2075
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2076 2077
#endif

2078
	uasm_l_nopage_tlbs(&l, p);
2079
	build_restore_work_registers(&p);
2080 2081
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2082 2083 2084 2085

	if ((p - handle_tlbs) > FASTPATH_SIZE)
		panic("TLB store handler fastpath space exceeded");

2086 2087 2088
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
2089

R
Ralf Baechle 已提交
2090
	dump_handler("r4000_tlb_store", handle_tlbs, ARRAY_SIZE(handle_tlbs));
L
Linus Torvalds 已提交
2091 2092
}

2093
static void __cpuinit build_r4000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
2094 2095
{
	u32 *p = handle_tlbm;
2096 2097
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2098
	struct work_registers wr;
L
Linus Torvalds 已提交
2099 2100 2101 2102 2103

	memset(handle_tlbm, 0, sizeof(handle_tlbm));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2104 2105
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
2106 2107
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
2108
	/* Present and writable bits set, set accessed and dirty bits. */
2109 2110
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2111

2112
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2113 2114 2115 2116 2117
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2118 2119
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2,  wr.r3, label_nopage_tlbm);
D
David Daney 已提交
2120
	build_tlb_probe_entry(&p);
2121
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2122
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2123
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2124 2125
#endif

2126
	uasm_l_nopage_tlbm(&l, p);
2127
	build_restore_work_registers(&p);
2128 2129
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2130 2131 2132 2133

	if ((p - handle_tlbm) > FASTPATH_SIZE)
		panic("TLB modify handler fastpath space exceeded");

2134 2135 2136
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
2137

R
Ralf Baechle 已提交
2138
	dump_handler("r4000_tlb_modify", handle_tlbm, ARRAY_SIZE(handle_tlbm));
L
Linus Torvalds 已提交
2139 2140
}

2141
void __cpuinit build_tlb_refill_handler(void)
L
Linus Torvalds 已提交
2142 2143 2144 2145 2146 2147 2148 2149
{
	/*
	 * The refill handler is generated per-CPU, multi-node systems
	 * may have local storage for it. The other handlers are only
	 * needed once.
	 */
	static int run_once = 0;

R
Ralf Baechle 已提交
2150 2151
	output_pgtable_bits_defines();

2152 2153 2154 2155
#ifdef CONFIG_64BIT
	check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
#endif

2156
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
2157 2158 2159 2160 2161 2162 2163
	case CPU_R2000:
	case CPU_R3000:
	case CPU_R3000A:
	case CPU_R3081E:
	case CPU_TX3912:
	case CPU_TX3922:
	case CPU_TX3927:
2164
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
L
Linus Torvalds 已提交
2165 2166 2167 2168 2169 2170 2171
		build_r3000_tlb_refill_handler();
		if (!run_once) {
			build_r3000_tlb_load_handler();
			build_r3000_tlb_store_handler();
			build_r3000_tlb_modify_handler();
			run_once++;
		}
2172 2173 2174
#else
		panic("No R3000 TLB refill handler");
#endif
L
Linus Torvalds 已提交
2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
		break;

	case CPU_R6000:
	case CPU_R6000A:
		panic("No R6000 TLB refill handler yet");
		break;

	case CPU_R8000:
		panic("No R8000 TLB refill handler yet");
		break;

	default:
		if (!run_once) {
2188
			scratch_reg = allocate_kscratch();
2189 2190 2191
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
			build_r4000_setup_pgd();
#endif
L
Linus Torvalds 已提交
2192 2193 2194 2195 2196
			build_r4000_tlb_load_handler();
			build_r4000_tlb_store_handler();
			build_r4000_tlb_modify_handler();
			run_once++;
		}
2197
		build_r4000_tlb_refill_handler();
L
Linus Torvalds 已提交
2198 2199
	}
}
2200

2201
void __cpuinit flush_tlb_handlers(void)
2202
{
2203
	local_flush_icache_range((unsigned long)handle_tlbl,
2204
			   (unsigned long)handle_tlbl + sizeof(handle_tlbl));
2205
	local_flush_icache_range((unsigned long)handle_tlbs,
2206
			   (unsigned long)handle_tlbs + sizeof(handle_tlbs));
2207
	local_flush_icache_range((unsigned long)handle_tlbm,
2208
			   (unsigned long)handle_tlbm + sizeof(handle_tlbm));
2209 2210 2211 2212
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
	local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
			   (unsigned long)tlbmiss_handler_setup_pgd + sizeof(handle_tlbm));
#endif
2213
}