tlbex.c 34.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Synthesize TLB refill handlers at runtime.
 *
8
 * Copyright (C) 2004, 2005, 2006, 2008  Thiemo Seufer
9
 * Copyright (C) 2005, 2007, 2008, 2009  Maciej W. Rozycki
10 11 12 13 14 15 16 17 18 19
 * Copyright (C) 2006  Ralf Baechle (ralf@linux-mips.org)
 *
 * ... and the days got worse and worse and now you see
 * I've gone completly out of my mind.
 *
 * They're coming to take me a away haha
 * they're coming to take me a away hoho hihi haha
 * to the funny farm where code is beautiful all the time ...
 *
 * (Condolences to Napoleon XIV)
L
Linus Torvalds 已提交
20 21
 */

22
#include <linux/bug.h>
L
Linus Torvalds 已提交
23 24 25 26 27 28 29 30
#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/string.h>
#include <linux/init.h>

#include <asm/mmu_context.h>
#include <asm/war.h>

31 32
#include "uasm.h"

33
static inline int r45k_bvahwbug(void)
L
Linus Torvalds 已提交
34 35 36 37 38
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

39
static inline int r4k_250MHZhwbug(void)
L
Linus Torvalds 已提交
40 41 42 43 44
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

45
static inline int __maybe_unused bcm1250_m3_war(void)
L
Linus Torvalds 已提交
46 47 48 49
{
	return BCM1250_M3_WAR;
}

50
static inline int __maybe_unused r10000_llsc_war(void)
L
Linus Torvalds 已提交
51 52 53 54
{
	return R10000_LLSC_WAR;
}

55 56 57 58 59 60 61 62 63
/*
 * Found by experiment: At least some revisions of the 4kc throw under
 * some circumstances a machine check exception, triggered by invalid
 * values in the index register.  Delaying the tlbp instruction until
 * after the next branch,  plus adding an additional nop in front of
 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
 * why; it's not an issue caused by the core RTL.
 *
 */
64
static int __cpuinit m4kc_tlbp_war(void)
65 66 67 68 69
{
	return (current_cpu_data.processor_id & 0xffff00) ==
	       (PRID_COMP_MIPS | PRID_IMP_4KC);
}

70
/* Handle labels (which must be positive integers). */
L
Linus Torvalds 已提交
71
enum label_id {
72
	label_second_part = 1,
L
Linus Torvalds 已提交
73
	label_leave,
74 75 76
#ifdef MODULE_START
	label_module_alloc,
#endif
L
Linus Torvalds 已提交
77 78 79 80 81 82 83 84 85 86 87
	label_vmalloc,
	label_vmalloc_done,
	label_tlbw_hazard,
	label_split,
	label_nopage_tlbl,
	label_nopage_tlbs,
	label_nopage_tlbm,
	label_smp_pgtable_change,
	label_r3000_write_probe_fail,
};

88 89
UASM_L_LA(_second_part)
UASM_L_LA(_leave)
90
#ifdef MODULE_START
91
UASM_L_LA(_module_alloc)
92
#endif
93 94 95 96 97 98 99 100 101
UASM_L_LA(_vmalloc)
UASM_L_LA(_vmalloc_done)
UASM_L_LA(_tlbw_hazard)
UASM_L_LA(_split)
UASM_L_LA(_nopage_tlbl)
UASM_L_LA(_nopage_tlbs)
UASM_L_LA(_nopage_tlbm)
UASM_L_LA(_smp_pgtable_change)
UASM_L_LA(_r3000_write_probe_fail)
102

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/*
 * For debug purposes.
 */
static inline void dump_handler(const u32 *handler, int count)
{
	int i;

	pr_debug("\t.set push\n");
	pr_debug("\t.set noreorder\n");

	for (i = 0; i < count; i++)
		pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);

	pr_debug("\t.set pop\n");
}

L
Linus Torvalds 已提交
119 120 121 122 123
/* The only general purpose registers allowed in TLB handlers. */
#define K0		26
#define K1		27

/* Some CP0 registers */
124 125 126 127 128 129 130 131 132
#define C0_INDEX	0, 0
#define C0_ENTRYLO0	2, 0
#define C0_TCBIND	2, 2
#define C0_ENTRYLO1	3, 0
#define C0_CONTEXT	4, 0
#define C0_BADVADDR	8, 0
#define C0_ENTRYHI	10, 0
#define C0_EPC		14, 0
#define C0_XCONTEXT	20, 0
L
Linus Torvalds 已提交
133

134
#ifdef CONFIG_64BIT
135
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
L
Linus Torvalds 已提交
136
#else
137
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
L
Linus Torvalds 已提交
138 139 140 141 142 143 144 145 146 147
#endif

/* The worst case length of the handler is around 18 instructions for
 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
 * Maximum space available is 32 instructions for R3000 and 64
 * instructions for R4000.
 *
 * We deliberately chose a buffer size of 128, so we won't scribble
 * over anything important on overflow before we panic.
 */
148
static u32 tlb_handler[128] __cpuinitdata;
L
Linus Torvalds 已提交
149 150

/* simply assume worst case size for labels and relocs */
151 152
static struct uasm_label labels[128] __cpuinitdata;
static struct uasm_reloc relocs[128] __cpuinitdata;
L
Linus Torvalds 已提交
153 154 155 156

/*
 * The R3000 TLB handler is simple.
 */
157
static void __cpuinit build_r3000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
158 159 160 161 162 163 164
{
	long pgdc = (long)pgd_current;
	u32 *p;

	memset(tlb_handler, 0, sizeof(tlb_handler));
	p = tlb_handler;

165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
	uasm_i_mfc0(&p, K0, C0_BADVADDR);
	uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
	uasm_i_srl(&p, K0, K0, 22); /* load delay */
	uasm_i_sll(&p, K0, K0, 2);
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_mfc0(&p, K0, C0_CONTEXT);
	uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
	uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_lw(&p, K0, 0, K1);
	uasm_i_nop(&p); /* load delay */
	uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
	uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
	uasm_i_tlbwr(&p); /* cp0 delay */
	uasm_i_jr(&p, K1);
	uasm_i_rfe(&p); /* branch delay */
L
Linus Torvalds 已提交
182 183 184 185

	if (p > tlb_handler + 32)
		panic("TLB refill handler space exceeded");

186 187
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 (unsigned int)(p - tlb_handler));
L
Linus Torvalds 已提交
188

189
	memcpy((void *)ebase, tlb_handler, 0x80);
190 191

	dump_handler((u32 *)ebase, 32);
L
Linus Torvalds 已提交
192 193 194 195 196 197 198 199 200
}

/*
 * The R4000 TLB handler is much more complicated. We have two
 * consecutive handler areas with 32 instructions space each.
 * Since they aren't used at the same time, we can overflow in the
 * other one.To keep things simple, we first assume linear space,
 * then we relocate it to the final handler layout as needed.
 */
201
static u32 final_handler[64] __cpuinitdata;
L
Linus Torvalds 已提交
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224

/*
 * Hazards
 *
 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
 * 2. A timing hazard exists for the TLBP instruction.
 *
 *      stalling_instruction
 *      TLBP
 *
 * The JTLB is being read for the TLBP throughout the stall generated by the
 * previous instruction. This is not really correct as the stalling instruction
 * can modify the address used to access the JTLB.  The failure symptom is that
 * the TLBP instruction will use an address created for the stalling instruction
 * and not the address held in C0_ENHI and thus report the wrong results.
 *
 * The software work-around is to not allow the instruction preceding the TLBP
 * to stall - make it an NOP or some other instruction guaranteed not to stall.
 *
 * Errata 2 will not be fixed.  This errata is also on the R5000.
 *
 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
 */
225
static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
L
Linus Torvalds 已提交
226
{
227
	switch (current_cpu_type()) {
228
	/* Found by experiment: R4600 v2.0/R4700 needs this, too.  */
229
	case CPU_R4600:
230
	case CPU_R4700:
L
Linus Torvalds 已提交
231 232 233
	case CPU_R5000:
	case CPU_R5000A:
	case CPU_NEVADA:
234 235
		uasm_i_nop(p);
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
236 237 238
		break;

	default:
239
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
240 241 242 243 244 245 246 247 248 249
		break;
	}
}

/*
 * Write random or indexed TLB entry, and care about the hazards from
 * the preceeding mtc0 and for the following eret.
 */
enum tlb_write_entry { tlb_random, tlb_indexed };

250
static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
251
					 struct uasm_reloc **r,
L
Linus Torvalds 已提交
252 253 254 255 256
					 enum tlb_write_entry wmode)
{
	void(*tlbw)(u32 **) = NULL;

	switch (wmode) {
257 258
	case tlb_random: tlbw = uasm_i_tlbwr; break;
	case tlb_indexed: tlbw = uasm_i_tlbwi; break;
L
Linus Torvalds 已提交
259 260
	}

261
	if (cpu_has_mips_r2) {
262 263
		if (cpu_has_mips_r2_exec_hazard)
			uasm_i_ehb(p);
264 265 266 267
		tlbw(p);
		return;
	}

268
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
269 270 271 272 273 274 275 276 277 278
	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
		/*
		 * This branch uses up a mtc0 hazard nop slot and saves
		 * two nops after the tlbw instruction.
		 */
279
		uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
L
Linus Torvalds 已提交
280
		tlbw(p);
281 282
		uasm_l_tlbw_hazard(l, *p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
283 284 285 286 287 288
		break;

	case CPU_R4600:
	case CPU_R4700:
	case CPU_R5000:
	case CPU_R5000A:
289
		uasm_i_nop(p);
290
		tlbw(p);
291
		uasm_i_nop(p);
292 293 294
		break;

	case CPU_R4300:
L
Linus Torvalds 已提交
295 296
	case CPU_5KC:
	case CPU_TX49XX:
297
	case CPU_PR4450:
298
		uasm_i_nop(p);
L
Linus Torvalds 已提交
299 300 301 302 303
		tlbw(p);
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
304
	case CPU_R14000:
L
Linus Torvalds 已提交
305
	case CPU_4KC:
306
	case CPU_4KEC:
L
Linus Torvalds 已提交
307
	case CPU_SB1:
A
Andrew Isaacson 已提交
308
	case CPU_SB1A:
L
Linus Torvalds 已提交
309 310 311
	case CPU_4KSC:
	case CPU_20KC:
	case CPU_25KF:
312 313
	case CPU_BCM3302:
	case CPU_BCM4710:
314
	case CPU_LOONGSON2:
315
	case CPU_R5500:
316
		if (m4kc_tlbp_war())
317
			uasm_i_nop(p);
318
	case CPU_ALCHEMY:
L
Linus Torvalds 已提交
319 320 321 322
		tlbw(p);
		break;

	case CPU_NEVADA:
323
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
L
Linus Torvalds 已提交
324 325 326 327
		/*
		 * This branch uses up a mtc0 hazard nop slot and saves
		 * a nop after the tlbw instruction.
		 */
328
		uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
L
Linus Torvalds 已提交
329
		tlbw(p);
330
		uasm_l_tlbw_hazard(l, *p);
L
Linus Torvalds 已提交
331 332 333
		break;

	case CPU_RM7000:
334 335 336 337
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
338 339 340 341 342 343 344 345 346 347
		tlbw(p);
		break;

	case CPU_RM9000:
		/*
		 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
		 * use of the JTLB for instructions should not occur for 4
		 * cpu cycles and use for data translations should not occur
		 * for 3 cpu cycles.
		 */
348 349 350 351
		uasm_i_ssnop(p);
		uasm_i_ssnop(p);
		uasm_i_ssnop(p);
		uasm_i_ssnop(p);
L
Linus Torvalds 已提交
352
		tlbw(p);
353 354 355 356
		uasm_i_ssnop(p);
		uasm_i_ssnop(p);
		uasm_i_ssnop(p);
		uasm_i_ssnop(p);
L
Linus Torvalds 已提交
357 358 359 360 361 362 363
		break;

	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4181:
	case CPU_VR4181A:
364 365
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
366
		tlbw(p);
367 368
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
369 370 371 372
		break;

	case CPU_VR4131:
	case CPU_VR4133:
373
	case CPU_R5432:
374 375
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
376 377 378 379 380 381 382 383 384 385
		tlbw(p);
		break;

	default:
		panic("No TLB refill handler yet (CPU type: %d)",
		      current_cpu_data.cputype);
		break;
	}
}

386
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
387 388 389 390
/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pmd entry.
 */
391
static void __cpuinit
392
build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
L
Linus Torvalds 已提交
393 394 395 396 397 398 399
		 unsigned int tmp, unsigned int ptr)
{
	long pgdc = (long)pgd_current;

	/*
	 * The vmalloc handling is not in the hotpath.
	 */
400
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
401
#ifdef MODULE_START
402
	uasm_il_bltz(p, r, tmp, label_module_alloc);
403
#else
404
	uasm_il_bltz(p, r, tmp, label_vmalloc);
405
#endif
406
	/* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
L
Linus Torvalds 已提交
407 408

#ifdef CONFIG_SMP
409 410 411 412
# ifdef  CONFIG_MIPS_MT_SMTC
	/*
	 * SMTC uses TCBind value as "CPU" index
	 */
413 414
	uasm_i_mfc0(p, ptr, C0_TCBIND);
	uasm_i_dsrl(p, ptr, ptr, 19);
415
# else
L
Linus Torvalds 已提交
416
	/*
417
	 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
L
Linus Torvalds 已提交
418 419
	 * stored in CONTEXT.
	 */
420 421
	uasm_i_dmfc0(p, ptr, C0_CONTEXT);
	uasm_i_dsrl(p, ptr, ptr, 23);
422
#endif
423 424 425 426
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_daddu(p, ptr, ptr, tmp);
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
	uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
427
#else
428 429
	UASM_i_LA_mostly(p, ptr, pgdc);
	uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
430 431
#endif

432
	uasm_l_vmalloc_done(l, *p);
R
Ralf Baechle 已提交
433 434

	if (PGDIR_SHIFT - 3 < 32)		/* get pgd offset in bytes */
435
		uasm_i_dsrl(p, tmp, tmp, PGDIR_SHIFT-3);
R
Ralf Baechle 已提交
436
	else
437 438 439 440 441 442 443 444 445
		uasm_i_dsrl32(p, tmp, tmp, PGDIR_SHIFT - 3 - 32);

	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
	uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
	uasm_i_dsrl(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
L
Linus Torvalds 已提交
446 447 448 449 450 451
}

/*
 * BVADDR is the faulting address, PTR is scratch.
 * PTR will hold the pgd for vmalloc.
 */
452
static void __cpuinit
453
build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
L
Linus Torvalds 已提交
454 455 456 457
			unsigned int bvaddr, unsigned int ptr)
{
	long swpd = (long)swapper_pg_dir;

458 459 460
#ifdef MODULE_START
	long modd = (long)module_pg_dir;

461
	uasm_l_module_alloc(l, *p);
462 463 464 465 466
	/*
	 * Assumption:
	 * VMALLOC_START >= 0xc000000000000000UL
	 * MODULE_START >= 0xe000000000000000UL
	 */
467 468
	UASM_i_SLL(p, ptr, bvaddr, 2);
	uasm_il_bgez(p, r, ptr, label_vmalloc);
469

470 471 472
	if (uasm_in_compat_space_p(MODULE_START) &&
	    !uasm_rel_lo(MODULE_START)) {
		uasm_i_lui(p, ptr, uasm_rel_hi(MODULE_START)); /* delay slot */
473 474
	} else {
		/* unlikely configuration */
475 476
		uasm_i_nop(p); /* delay slot */
		UASM_i_LA(p, ptr, MODULE_START);
477
	}
478
	uasm_i_dsubu(p, bvaddr, bvaddr, ptr);
479

480 481 482
	if (uasm_in_compat_space_p(modd) && !uasm_rel_lo(modd)) {
		uasm_il_b(p, r, label_vmalloc_done);
		uasm_i_lui(p, ptr, uasm_rel_hi(modd));
483
	} else {
484 485 486 487
		UASM_i_LA_mostly(p, ptr, modd);
		uasm_il_b(p, r, label_vmalloc_done);
		if (uasm_in_compat_space_p(modd))
			uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(modd));
488
		else
489
			uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(modd));
490 491
	}

492 493 494
	uasm_l_vmalloc(l, *p);
	if (uasm_in_compat_space_p(MODULE_START) &&
	    !uasm_rel_lo(MODULE_START) &&
495
	    MODULE_START << 32 == VMALLOC_START)
496
		uasm_i_dsll32(p, ptr, ptr, 0);	/* typical case */
497
	else
498
		UASM_i_LA(p, ptr, VMALLOC_START);
499
#else
500 501
	uasm_l_vmalloc(l, *p);
	UASM_i_LA(p, ptr, VMALLOC_START);
502
#endif
503
	uasm_i_dsubu(p, bvaddr, bvaddr, ptr);
L
Linus Torvalds 已提交
504

505 506 507
	if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
		uasm_il_b(p, r, label_vmalloc_done);
		uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
L
Linus Torvalds 已提交
508
	} else {
509 510 511 512
		UASM_i_LA_mostly(p, ptr, swpd);
		uasm_il_b(p, r, label_vmalloc_done);
		if (uasm_in_compat_space_p(swpd))
			uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
513
		else
514
			uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
L
Linus Torvalds 已提交
515 516 517
	}
}

518
#else /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
519 520 521 522 523

/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pgd entry.
 */
524
static void __cpuinit __maybe_unused
L
Linus Torvalds 已提交
525 526 527 528 529 530
build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
{
	long pgdc = (long)pgd_current;

	/* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
#ifdef CONFIG_SMP
531 532 533 534
#ifdef  CONFIG_MIPS_MT_SMTC
	/*
	 * SMTC uses TCBind value as "CPU" index
	 */
535 536 537
	uasm_i_mfc0(p, ptr, C0_TCBIND);
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_srl(p, ptr, ptr, 19);
538 539 540 541
#else
	/*
	 * smp_processor_id() << 3 is stored in CONTEXT.
         */
542 543 544
	uasm_i_mfc0(p, ptr, C0_CONTEXT);
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_srl(p, ptr, ptr, 23);
545
#endif
546
	uasm_i_addu(p, ptr, tmp, ptr);
L
Linus Torvalds 已提交
547
#else
548
	UASM_i_LA_mostly(p, ptr, pgdc);
L
Linus Torvalds 已提交
549
#endif
550 551 552 553 554
	uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
	uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
	uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
L
Linus Torvalds 已提交
555 556
}

557
#endif /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
558

559
static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
L
Linus Torvalds 已提交
560
{
R
Ralf Baechle 已提交
561
	unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
L
Linus Torvalds 已提交
562 563
	unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);

564
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
	case CPU_VR41XX:
	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4131:
	case CPU_VR4181:
	case CPU_VR4181A:
	case CPU_VR4133:
		shift += 2;
		break;

	default:
		break;
	}

	if (shift)
581 582
		UASM_i_SRL(p, ctx, ctx, shift);
	uasm_i_andi(p, ctx, ctx, mask);
L
Linus Torvalds 已提交
583 584
}

585
static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
L
Linus Torvalds 已提交
586 587 588 589 590 591 592 593
{
	/*
	 * Bug workaround for the Nevada. It seems as if under certain
	 * circumstances the move from cp0_context might produce a
	 * bogus result when the mfc0 instruction and its consumer are
	 * in a different cacheline or a load instruction, probably any
	 * memory reference, is between them.
	 */
594
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
595
	case CPU_NEVADA:
596
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
597 598 599 600 601
		GET_CONTEXT(p, tmp); /* get context reg */
		break;

	default:
		GET_CONTEXT(p, tmp); /* get context reg */
602
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
603 604 605 606
		break;
	}

	build_adjust_context(p, tmp);
607
	UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
L
Linus Torvalds 已提交
608 609
}

610
static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
L
Linus Torvalds 已提交
611 612 613 614 615 616 617 618
					unsigned int ptep)
{
	/*
	 * 64bit address support (36bit on a 32bit CPU) in a 32bit
	 * Kernel is a special case. Only a few CPUs use it.
	 */
#ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits) {
619 620 621 622 623 624
		uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
		uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
		uasm_i_dsrl(p, tmp, tmp, 6); /* convert to entrylo0 */
		uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
		uasm_i_dsrl(p, ptep, ptep, 6); /* convert to entrylo1 */
		uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
625 626 627 628 629
	} else {
		int pte_off_even = sizeof(pte_t) / 2;
		int pte_off_odd = pte_off_even + sizeof(pte_t);

		/* The pte entries are pre-shifted */
630 631 632 633
		uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
		uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
		uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
		uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
634 635
	}
#else
636 637
	UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
	UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
L
Linus Torvalds 已提交
638 639
	if (r45k_bvahwbug())
		build_tlb_probe_entry(p);
640
	UASM_i_SRL(p, tmp, tmp, 6); /* convert to entrylo0 */
L
Linus Torvalds 已提交
641
	if (r4k_250MHZhwbug())
642 643 644
		uasm_i_mtc0(p, 0, C0_ENTRYLO0);
	uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
	UASM_i_SRL(p, ptep, ptep, 6); /* convert to entrylo1 */
L
Linus Torvalds 已提交
645
	if (r45k_bvahwbug())
646
		uasm_i_mfc0(p, tmp, C0_INDEX);
L
Linus Torvalds 已提交
647
	if (r4k_250MHZhwbug())
648 649
		uasm_i_mtc0(p, 0, C0_ENTRYLO1);
	uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
650 651 652
#endif
}

653 654 655 656 657 658 659 660
/*
 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
 * because EXL == 0.  If we wrap, we can also use the 32 instruction
 * slots before the XTLB refill exception handler which belong to the
 * unused TLB refill exception.
 */
#define MIPS64_REFILL_INSNS 32

661
static void __cpuinit build_r4000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
662 663
{
	u32 *p = tlb_handler;
664 665
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
666 667 668 669 670 671 672 673 674 675 676 677
	u32 *f;
	unsigned int final_len;

	memset(tlb_handler, 0, sizeof(tlb_handler));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));
	memset(final_handler, 0, sizeof(final_handler));

	/*
	 * create the plain linear handler
	 */
	if (bcm1250_m3_war()) {
678 679 680 681 682 683
		UASM_i_MFC0(&p, K0, C0_BADVADDR);
		UASM_i_MFC0(&p, K1, C0_ENTRYHI);
		uasm_i_xor(&p, K0, K0, K1);
		UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
		uasm_il_bnez(&p, &r, K0, label_leave);
		/* No need for uasm_i_nop */
L
Linus Torvalds 已提交
684 685
	}

686
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
687 688 689 690 691 692 693 694
	build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
#else
	build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
#endif

	build_get_ptep(&p, K0, K1);
	build_update_entries(&p, K0, K1);
	build_tlb_write_entry(&p, &l, &r, tlb_random);
695 696
	uasm_l_leave(&l, p);
	uasm_i_eret(&p); /* return from trap */
L
Linus Torvalds 已提交
697

698
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
699 700 701 702 703 704 705
	build_get_pgd_vmalloc64(&p, &l, &r, K0, K1);
#endif

	/*
	 * Overflow check: For the 64bit handler, we need at least one
	 * free instruction slot for the wrap-around branch. In worst
	 * case, if the intended insertion point is a delay slot, we
M
Matt LaPlante 已提交
706
	 * need three, with the second nop'ed and the third being
L
Linus Torvalds 已提交
707 708
	 * unused.
	 */
709 710
	/* Loongson2 ebase is different than r4k, we have more space */
#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
L
Linus Torvalds 已提交
711 712 713
	if ((p - tlb_handler) > 64)
		panic("TLB refill handler space exceeded");
#else
714 715 716 717
	if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
	    || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
		&& uasm_insn_has_bdelay(relocs,
					tlb_handler + MIPS64_REFILL_INSNS - 3)))
L
Linus Torvalds 已提交
718 719 720 721 722 723
		panic("TLB refill handler space exceeded");
#endif

	/*
	 * Now fold the handler in the TLB refill handler space.
	 */
724
#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
L
Linus Torvalds 已提交
725 726
	f = final_handler;
	/* Simplest case, just copy the handler. */
727
	uasm_copy_handler(relocs, labels, tlb_handler, p, f);
L
Linus Torvalds 已提交
728
	final_len = p - tlb_handler;
729
#else /* CONFIG_64BIT */
730 731
	f = final_handler + MIPS64_REFILL_INSNS;
	if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
L
Linus Torvalds 已提交
732
		/* Just copy the handler. */
733
		uasm_copy_handler(relocs, labels, tlb_handler, p, f);
L
Linus Torvalds 已提交
734 735
		final_len = p - tlb_handler;
	} else {
736 737 738 739 740 741 742 743 744 745 746 747 748
#ifdef MODULE_START
		const enum label_id ls = label_module_alloc;
#else
		const enum label_id ls = label_vmalloc;
#endif
		u32 *split;
		int ov = 0;
		int i;

		for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
			;
		BUG_ON(i == ARRAY_SIZE(labels));
		split = labels[i].addr;
L
Linus Torvalds 已提交
749 750

		/*
751
		 * See if we have overflown one way or the other.
L
Linus Torvalds 已提交
752
		 */
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
		if (split > tlb_handler + MIPS64_REFILL_INSNS ||
		    split < p - MIPS64_REFILL_INSNS)
			ov = 1;

		if (ov) {
			/*
			 * Split two instructions before the end.  One
			 * for the branch and one for the instruction
			 * in the delay slot.
			 */
			split = tlb_handler + MIPS64_REFILL_INSNS - 2;

			/*
			 * If the branch would fall in a delay slot,
			 * we must back up an additional instruction
			 * so that it is no longer in a delay slot.
			 */
			if (uasm_insn_has_bdelay(relocs, split - 1))
				split--;
		}
L
Linus Torvalds 已提交
773
		/* Copy first part of the handler. */
774
		uasm_copy_handler(relocs, labels, tlb_handler, split, f);
L
Linus Torvalds 已提交
775 776
		f += split - tlb_handler;

777 778 779 780 781 782 783 784 785 786 787 788 789
		if (ov) {
			/* Insert branch. */
			uasm_l_split(&l, final_handler);
			uasm_il_b(&f, &r, label_split);
			if (uasm_insn_has_bdelay(relocs, split))
				uasm_i_nop(&f);
			else {
				uasm_copy_handler(relocs, labels,
						  split, split + 1, f);
				uasm_move_labels(labels, f, f + 1, -1);
				f++;
				split++;
			}
L
Linus Torvalds 已提交
790 791 792
		}

		/* Copy the rest of the handler. */
793
		uasm_copy_handler(relocs, labels, split, p, final_handler);
794 795
		final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
			    (p - split);
L
Linus Torvalds 已提交
796
	}
797
#endif /* CONFIG_64BIT */
L
Linus Torvalds 已提交
798

799 800 801
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 final_len);
L
Linus Torvalds 已提交
802

803
	memcpy((void *)ebase, final_handler, 0x100);
804 805

	dump_handler((u32 *)ebase, 64);
L
Linus Torvalds 已提交
806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
}

/*
 * TLB load/store/modify handlers.
 *
 * Only the fastpath gets synthesized at runtime, the slowpath for
 * do_page_fault remains normal asm.
 */
extern void tlb_do_page_fault_0(void);
extern void tlb_do_page_fault_1(void);

/*
 * 128 instructions for the fastpath handler is generous and should
 * never be exceeded.
 */
#define FASTPATH_SIZE 128

823 824 825
u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
L
Linus Torvalds 已提交
826

827
static void __cpuinit
828
iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
L
Linus Torvalds 已提交
829 830 831 832
{
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
833
		uasm_i_lld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
834 835
	else
# endif
836
		UASM_i_LL(p, pte, 0, ptr);
L
Linus Torvalds 已提交
837 838 839
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
840
		uasm_i_ld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
841 842
	else
# endif
843
		UASM_i_LW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
844 845 846
#endif
}

847
static void __cpuinit
848
iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
849
	unsigned int mode)
L
Linus Torvalds 已提交
850
{
851 852 853 854
#ifdef CONFIG_64BIT_PHYS_ADDR
	unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
#endif

855
	uasm_i_ori(p, pte, pte, mode);
L
Linus Torvalds 已提交
856 857 858
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
859
		uasm_i_scd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
860 861
	else
# endif
862
		UASM_i_SC(p, pte, 0, ptr);
L
Linus Torvalds 已提交
863 864

	if (r10000_llsc_war())
865
		uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
866
	else
867
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
868 869 870

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
871 872 873 874 875 876 877
		/* no uasm_i_nop needed */
		uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
		/* no uasm_i_nop needed */
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
878
	} else
879
		uasm_i_nop(p);
L
Linus Torvalds 已提交
880
# else
881
	uasm_i_nop(p);
L
Linus Torvalds 已提交
882 883 884 885
# endif
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
886
		uasm_i_sd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
887 888
	else
# endif
889
		UASM_i_SW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
890 891 892

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
893 894 895 896
		uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
897 898 899 900 901 902 903 904 905 906
	}
# endif
#endif
}

/*
 * Check if PTE is present, if not then jump to LABEL. PTR points to
 * the page table where this PTE is located, PTE will be re-loaded
 * with it's original value.
 */
907
static void __cpuinit
908
build_pte_present(u32 **p, struct uasm_reloc **r,
L
Linus Torvalds 已提交
909 910
		  unsigned int pte, unsigned int ptr, enum label_id lid)
{
911 912 913
	uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
	uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
	uasm_il_bnez(p, r, pte, lid);
914
	iPTE_LW(p, pte, ptr);
L
Linus Torvalds 已提交
915 916 917
}

/* Make PTE valid, store result in PTR. */
918
static void __cpuinit
919
build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
920 921
		 unsigned int ptr)
{
922 923 924
	unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
925 926 927 928 929 930
}

/*
 * Check if PTE can be written to, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
931
static void __cpuinit
932
build_pte_writable(u32 **p, struct uasm_reloc **r,
L
Linus Torvalds 已提交
933 934
		   unsigned int pte, unsigned int ptr, enum label_id lid)
{
935 936 937
	uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_il_bnez(p, r, pte, lid);
938
	iPTE_LW(p, pte, ptr);
L
Linus Torvalds 已提交
939 940 941 942 943
}

/* Make PTE writable, update software status bits as well, then store
 * at PTR.
 */
944
static void __cpuinit
945
build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
946 947
		 unsigned int ptr)
{
948 949 950 951
	unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
			     | _PAGE_DIRTY);

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
952 953 954 955 956 957
}

/*
 * Check if PTE can be modified, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
958
static void __cpuinit
959
build_pte_modifiable(u32 **p, struct uasm_reloc **r,
L
Linus Torvalds 已提交
960 961
		     unsigned int pte, unsigned int ptr, enum label_id lid)
{
962 963
	uasm_i_andi(p, pte, pte, _PAGE_WRITE);
	uasm_il_beqz(p, r, pte, lid);
964
	iPTE_LW(p, pte, ptr);
L
Linus Torvalds 已提交
965 966 967 968 969 970
}

/*
 * R3000 style TLB load/store/modify handlers.
 */

971 972 973 974
/*
 * This places the pte into ENTRYLO0 and writes it with tlbwi.
 * Then it returns.
 */
975
static void __cpuinit
976
build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
L
Linus Torvalds 已提交
977
{
978 979 980 981 982
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
	uasm_i_tlbwi(p);
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
983 984 985
}

/*
986 987 988 989
 * This places the pte into ENTRYLO0 and writes it with tlbwi
 * or tlbwr as appropriate.  This is because the index register
 * may have the probe fail bit set as a result of a trap on a
 * kseg2 access, i.e. without refill.  Then it returns.
L
Linus Torvalds 已提交
990
 */
991
static void __cpuinit
992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
			     struct uasm_reloc **r, unsigned int pte,
			     unsigned int tmp)
{
	uasm_i_mfc0(p, tmp, C0_INDEX);
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
	uasm_i_tlbwi(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
	uasm_l_r3000_write_probe_fail(l, *p);
	uasm_i_tlbwr(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1007 1008
}

1009
static void __cpuinit
L
Linus Torvalds 已提交
1010 1011 1012 1013 1014
build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
				   unsigned int ptr)
{
	long pgdc = (long)pgd_current;

1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	uasm_i_mfc0(p, pte, C0_BADVADDR);
	uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, pte, pte, 22); /* load delay */
	uasm_i_sll(p, pte, pte, 2);
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_mfc0(p, pte, C0_CONTEXT);
	uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
	uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_lw(p, pte, 0, ptr);
	uasm_i_tlbp(p); /* load delay */
L
Linus Torvalds 已提交
1027 1028
}

1029
static void __cpuinit build_r3000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1030 1031
{
	u32 *p = handle_tlbl;
1032 1033
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1034 1035 1036 1037 1038 1039

	memset(handle_tlbl, 0, sizeof(handle_tlbl));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1040
	build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
1041
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1042
	build_make_valid(&p, &r, K0, K1);
1043
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1044

1045 1046 1047
	uasm_l_nopage_tlbl(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1048 1049 1050 1051

	if ((p - handle_tlbl) > FASTPATH_SIZE)
		panic("TLB load handler fastpath space exceeded");

1052 1053 1054
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
1055

1056
	dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
L
Linus Torvalds 已提交
1057 1058
}

1059
static void __cpuinit build_r3000_tlb_store_handler(void)
L
Linus Torvalds 已提交
1060 1061
{
	u32 *p = handle_tlbs;
1062 1063
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1064 1065 1066 1067 1068 1069

	memset(handle_tlbs, 0, sizeof(handle_tlbs));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1070
	build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
1071
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1072
	build_make_write(&p, &r, K0, K1);
1073
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1074

1075 1076 1077
	uasm_l_nopage_tlbs(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1078 1079 1080 1081

	if ((p - handle_tlbs) > FASTPATH_SIZE)
		panic("TLB store handler fastpath space exceeded");

1082 1083 1084
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
1085

1086
	dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
L
Linus Torvalds 已提交
1087 1088
}

1089
static void __cpuinit build_r3000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
1090 1091
{
	u32 *p = handle_tlbm;
1092 1093
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1094 1095 1096 1097 1098 1099

	memset(handle_tlbm, 0, sizeof(handle_tlbm));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1100
	build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
1101
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1102
	build_make_write(&p, &r, K0, K1);
1103
	build_r3000_pte_reload_tlbwi(&p, K0, K1);
L
Linus Torvalds 已提交
1104

1105 1106 1107
	uasm_l_nopage_tlbm(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1108 1109 1110 1111

	if ((p - handle_tlbm) > FASTPATH_SIZE)
		panic("TLB modify handler fastpath space exceeded");

1112 1113 1114
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
L
Linus Torvalds 已提交
1115

1116
	dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
L
Linus Torvalds 已提交
1117 1118 1119 1120 1121
}

/*
 * R4000 style TLB load/store/modify handlers.
 */
1122
static void __cpuinit
1123 1124
build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
				   struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1125 1126
				   unsigned int ptr)
{
1127
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1128 1129 1130 1131 1132
	build_get_pmde64(p, l, r, pte, ptr); /* get pmd in ptr */
#else
	build_get_pgde32(p, pte, ptr); /* get pgd in ptr */
#endif

1133 1134 1135 1136 1137
	UASM_i_MFC0(p, pte, C0_BADVADDR);
	UASM_i_LW(p, ptr, 0, ptr);
	UASM_i_SRL(p, pte, pte, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
	uasm_i_andi(p, pte, pte, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
	UASM_i_ADDU(p, ptr, ptr, pte);
L
Linus Torvalds 已提交
1138 1139

#ifdef CONFIG_SMP
1140 1141
	uasm_l_smp_pgtable_change(l, *p);
#endif
1142
	iPTE_LW(p, pte, ptr); /* get even pte */
1143 1144
	if (!m4kc_tlbp_war())
		build_tlb_probe_entry(p);
L
Linus Torvalds 已提交
1145 1146
}

1147
static void __cpuinit
1148 1149
build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
				   struct uasm_reloc **r, unsigned int tmp,
L
Linus Torvalds 已提交
1150 1151
				   unsigned int ptr)
{
1152 1153
	uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
	uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
L
Linus Torvalds 已提交
1154 1155
	build_update_entries(p, tmp, ptr);
	build_tlb_write_entry(p, l, r, tlb_indexed);
1156 1157
	uasm_l_leave(l, *p);
	uasm_i_eret(p); /* return from trap */
L
Linus Torvalds 已提交
1158

1159
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1160 1161 1162 1163
	build_get_pgd_vmalloc64(p, l, r, tmp, ptr);
#endif
}

1164
static void __cpuinit build_r4000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1165 1166
{
	u32 *p = handle_tlbl;
1167 1168
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1169 1170 1171 1172 1173 1174

	memset(handle_tlbl, 0, sizeof(handle_tlbl));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	if (bcm1250_m3_war()) {
1175 1176 1177 1178 1179 1180
		UASM_i_MFC0(&p, K0, C0_BADVADDR);
		UASM_i_MFC0(&p, K1, C0_ENTRYHI);
		uasm_i_xor(&p, K0, K0, K1);
		UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
		uasm_il_bnez(&p, &r, K0, label_leave);
		/* No need for uasm_i_nop */
L
Linus Torvalds 已提交
1181 1182 1183
	}

	build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1184
	build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
1185 1186
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
1187 1188 1189
	build_make_valid(&p, &r, K0, K1);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);

1190 1191 1192
	uasm_l_nopage_tlbl(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1193 1194 1195 1196

	if ((p - handle_tlbl) > FASTPATH_SIZE)
		panic("TLB load handler fastpath space exceeded");

1197 1198 1199
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
1200

1201
	dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
L
Linus Torvalds 已提交
1202 1203
}

1204
static void __cpuinit build_r4000_tlb_store_handler(void)
L
Linus Torvalds 已提交
1205 1206
{
	u32 *p = handle_tlbs;
1207 1208
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1209 1210 1211 1212 1213 1214

	memset(handle_tlbs, 0, sizeof(handle_tlbs));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1215
	build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
1216 1217
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
1218 1219 1220
	build_make_write(&p, &r, K0, K1);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);

1221 1222 1223
	uasm_l_nopage_tlbs(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1224 1225 1226 1227

	if ((p - handle_tlbs) > FASTPATH_SIZE)
		panic("TLB store handler fastpath space exceeded");

1228 1229 1230
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
1231

1232
	dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
L
Linus Torvalds 已提交
1233 1234
}

1235
static void __cpuinit build_r4000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
1236 1237
{
	u32 *p = handle_tlbm;
1238 1239
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1240 1241 1242 1243 1244 1245

	memset(handle_tlbm, 0, sizeof(handle_tlbm));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1246
	build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
1247 1248
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
1249 1250 1251 1252
	/* Present and writable bits set, set accessed and dirty bits. */
	build_make_write(&p, &r, K0, K1);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);

1253 1254 1255
	uasm_l_nopage_tlbm(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1256 1257 1258 1259

	if ((p - handle_tlbm) > FASTPATH_SIZE)
		panic("TLB modify handler fastpath space exceeded");

1260 1261 1262
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
1263

1264
	dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
L
Linus Torvalds 已提交
1265 1266
}

1267
void __cpuinit build_tlb_refill_handler(void)
L
Linus Torvalds 已提交
1268 1269 1270 1271 1272 1273 1274 1275
{
	/*
	 * The refill handler is generated per-CPU, multi-node systems
	 * may have local storage for it. The other handlers are only
	 * needed once.
	 */
	static int run_once = 0;

1276
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
	case CPU_R2000:
	case CPU_R3000:
	case CPU_R3000A:
	case CPU_R3081E:
	case CPU_TX3912:
	case CPU_TX3922:
	case CPU_TX3927:
		build_r3000_tlb_refill_handler();
		if (!run_once) {
			build_r3000_tlb_load_handler();
			build_r3000_tlb_store_handler();
			build_r3000_tlb_modify_handler();
			run_once++;
		}
		break;

	case CPU_R6000:
	case CPU_R6000A:
		panic("No R6000 TLB refill handler yet");
		break;

	case CPU_R8000:
		panic("No R8000 TLB refill handler yet");
		break;

	default:
		build_r4000_tlb_refill_handler();
		if (!run_once) {
			build_r4000_tlb_load_handler();
			build_r4000_tlb_store_handler();
			build_r4000_tlb_modify_handler();
			run_once++;
		}
	}
}
1312

1313
void __cpuinit flush_tlb_handlers(void)
1314
{
1315
	local_flush_icache_range((unsigned long)handle_tlbl,
1316
			   (unsigned long)handle_tlbl + sizeof(handle_tlbl));
1317
	local_flush_icache_range((unsigned long)handle_tlbs,
1318
			   (unsigned long)handle_tlbs + sizeof(handle_tlbs));
1319
	local_flush_icache_range((unsigned long)handle_tlbm,
1320 1321
			   (unsigned long)handle_tlbm + sizeof(handle_tlbm));
}