broadcom.c 19.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 *	drivers/net/phy/broadcom.c
 *
 *	Broadcom BCM5411, BCM5421 and BCM5461 Gigabit Ethernet
 *	transceivers.
 *
 *	Copyright (c) 2006  Maciej W. Rozycki
 *
 *	Inspired by code written by Amy Fong.
 *
 *	This program is free software; you can redistribute it and/or
 *	modify it under the terms of the GNU General Public License
 *	as published by the Free Software Foundation; either version
 *	2 of the License, or (at your option) any later version.
 */

17
#include "bcm-phy-lib.h"
18 19
#include <linux/module.h>
#include <linux/phy.h>
20
#include <linux/brcmphy.h>
21
#include <linux/of.h>
22 23 24 25

#define BRCM_PHY_MODEL(phydev) \
	((phydev)->drv->phy_id & (phydev)->drv->phy_id_mask)

26 27 28
#define BRCM_PHY_REV(phydev) \
	((phydev)->drv->phy_id & ~((phydev)->drv->phy_id_mask))

29 30 31 32
MODULE_DESCRIPTION("Broadcom PHY driver");
MODULE_AUTHOR("Maciej W. Rozycki");
MODULE_LICENSE("GPL");

33 34 35 36 37 38 39 40 41 42 43 44 45
static int bcm54210e_config_init(struct phy_device *phydev)
{
	int val;

	val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
	val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
	val |= MII_BCM54XX_AUXCTL_MISC_WREN;
	bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC, val);

	val = bcm_phy_read_shadow(phydev, BCM54810_SHD_CLK_CTL);
	val &= ~BCM54810_SHD_CLK_CTL_GTXCLK_EN;
	bcm_phy_write_shadow(phydev, BCM54810_SHD_CLK_CTL, val);

46 47 48 49 50 51
	if (phydev->dev_flags & PHY_BRCM_EN_MASTER_MODE) {
		val = phy_read(phydev, MII_CTRL1000);
		val |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
		phy_write(phydev, MII_CTRL1000, val);
	}

52 53 54
	return 0;
}

55 56
static int bcm54612e_config_init(struct phy_device *phydev)
{
57 58
	int reg;

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
	/* Clear TX internal delay unless requested. */
	if ((phydev->interface != PHY_INTERFACE_MODE_RGMII_ID) &&
	    (phydev->interface != PHY_INTERFACE_MODE_RGMII_TXID)) {
		/* Disable TXD to GTXCLK clock delay (default set) */
		/* Bit 9 is the only field in shadow register 00011 */
		bcm_phy_write_shadow(phydev, 0x03, 0);
	}

	/* Clear RX internal delay unless requested. */
	if ((phydev->interface != PHY_INTERFACE_MODE_RGMII_ID) &&
	    (phydev->interface != PHY_INTERFACE_MODE_RGMII_RXID)) {
		reg = bcm54xx_auxctl_read(phydev,
					  MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
		/* Disable RXD to RXC delay (default set) */
		reg &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
		/* Clear shadow selector field */
		reg &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MASK;
		bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
				     MII_BCM54XX_AUXCTL_MISC_WREN | reg);
	}

80 81 82 83 84 85 86 87 88 89 90 91
	/* Enable CLK125 MUX on LED4 if ref clock is enabled. */
	if (!(phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED)) {
		int err;

		reg = bcm_phy_read_exp(phydev, BCM54612E_EXP_SPARE0);
		err = bcm_phy_write_exp(phydev, BCM54612E_EXP_SPARE0,
					BCM54612E_LED4_CLK125OUT_EN | reg);

		if (err < 0)
			return err;
	}

92 93 94
	return 0;
}

95
static int bcm5481x_config(struct phy_device *phydev)
96 97 98
{
	int rc, val;

99
	/* handling PHY's internal RX clock delay */
100 101
	val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
	val |= MII_BCM54XX_AUXCTL_MISC_WREN;
102 103 104 105 106 107 108 109 110 111
	if (phydev->interface == PHY_INTERFACE_MODE_RGMII ||
	    phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
		/* Disable RGMII RXC-RXD skew */
		val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
	}
	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
	    phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
		/* Enable RGMII RXC-RXD skew */
		val |= MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
	}
112 113 114 115 116
	rc = bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
				  val);
	if (rc < 0)
		return rc;

117
	/* handling PHY's internal TX clock delay */
118
	val = bcm_phy_read_shadow(phydev, BCM54810_SHD_CLK_CTL);
119 120 121 122 123 124 125 126 127 128
	if (phydev->interface == PHY_INTERFACE_MODE_RGMII ||
	    phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
		/* Disable internal TX clock delay */
		val &= ~BCM54810_SHD_CLK_CTL_GTXCLK_EN;
	}
	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
	    phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
		/* Enable internal TX clock delay */
		val |= BCM54810_SHD_CLK_CTL_GTXCLK_EN;
	}
129 130 131 132 133 134 135
	rc = bcm_phy_write_shadow(phydev, BCM54810_SHD_CLK_CTL, val);
	if (rc < 0)
		return rc;

	return 0;
}

M
Matt Carlson 已提交
136
/* Needs SMDSP clock enabled via bcm54xx_phydsp_config() */
M
Matt Carlson 已提交
137 138 139 140
static int bcm50610_a0_workaround(struct phy_device *phydev)
{
	int err;

141
	err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_AADJ1CH0,
M
Matt Carlson 已提交
142 143 144
				MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN |
				MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF);
	if (err < 0)
M
Matt Carlson 已提交
145
		return err;
M
Matt Carlson 已提交
146

147 148
	err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_AADJ1CH3,
				MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ);
M
Matt Carlson 已提交
149
	if (err < 0)
M
Matt Carlson 已提交
150
		return err;
M
Matt Carlson 已提交
151

152
	err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP75,
M
Matt Carlson 已提交
153 154
				MII_BCM54XX_EXP_EXP75_VDACCTRL);
	if (err < 0)
M
Matt Carlson 已提交
155
		return err;
M
Matt Carlson 已提交
156

157
	err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP96,
M
Matt Carlson 已提交
158 159
				MII_BCM54XX_EXP_EXP96_MYST);
	if (err < 0)
M
Matt Carlson 已提交
160
		return err;
M
Matt Carlson 已提交
161

162
	err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP97,
M
Matt Carlson 已提交
163 164
				MII_BCM54XX_EXP_EXP97_MYST);

M
Matt Carlson 已提交
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
	return err;
}

static int bcm54xx_phydsp_config(struct phy_device *phydev)
{
	int err, err2;

	/* Enable the SMDSP clock */
	err = bcm54xx_auxctl_write(phydev,
				   MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
				   MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA |
				   MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
	if (err < 0)
		return err;

M
Matt Carlson 已提交
180 181 182
	if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
	    BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) {
		/* Clear bit 9 to fix a phy interop issue. */
183
		err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP08,
M
Matt Carlson 已提交
184 185 186 187 188 189 190 191 192 193
					MII_BCM54XX_EXP_EXP08_RJCT_2MHZ);
		if (err < 0)
			goto error;

		if (phydev->drv->phy_id == PHY_ID_BCM50610) {
			err = bcm50610_a0_workaround(phydev);
			if (err < 0)
				goto error;
		}
	}
M
Matt Carlson 已提交
194 195 196 197

	if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM57780) {
		int val;

198
		val = bcm_phy_read_exp(phydev, MII_BCM54XX_EXP_EXP75);
M
Matt Carlson 已提交
199 200 201 202
		if (val < 0)
			goto error;

		val |= MII_BCM54XX_EXP_EXP75_CM_OSC;
203
		err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP75, val);
M
Matt Carlson 已提交
204 205
	}

M
Matt Carlson 已提交
206
error:
M
Matt Carlson 已提交
207 208 209 210
	/* Disable the SMDSP clock */
	err2 = bcm54xx_auxctl_write(phydev,
				    MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
				    MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
M
Matt Carlson 已提交
211

M
Matt Carlson 已提交
212 213
	/* Return the first error reported. */
	return err ? err : err2;
M
Matt Carlson 已提交
214 215
}

216 217
static void bcm54xx_adjust_rxrefclk(struct phy_device *phydev)
{
218 219
	u32 orig;
	int val;
220
	bool clk125en = true;
221 222

	/* Abort if we are using an untested phy. */
223 224
	if (BRCM_PHY_MODEL(phydev) != PHY_ID_BCM57780 &&
	    BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610 &&
225 226 227
	    BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610M)
		return;

228
	val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR3);
229 230 231 232 233
	if (val < 0)
		return;

	orig = val;

234 235 236 237 238 239 240 241 242 243
	if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
	     BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
	    BRCM_PHY_REV(phydev) >= 0x3) {
		/*
		 * Here, bit 0 _disables_ CLK125 when set.
		 * This bit is set by default.
		 */
		clk125en = false;
	} else {
		if (phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) {
244 245
			/* Here, bit 0 _enables_ CLK125 when set */
			val &= ~BCM54XX_SHD_SCR3_DEF_CLK125;
246
			clk125en = false;
247 248 249
		}
	}

250
	if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
251 252 253 254
		val &= ~BCM54XX_SHD_SCR3_DLLAPD_DIS;
	else
		val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;

255 256 257
	if (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY)
		val |= BCM54XX_SHD_SCR3_TRDDAPD;

258
	if (orig != val)
259
		bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR3, val);
260

261
	val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_APD);
262 263 264 265 266
	if (val < 0)
		return;

	orig = val;

267
	if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
268 269 270 271 272
		val |= BCM54XX_SHD_APD_EN;
	else
		val &= ~BCM54XX_SHD_APD_EN;

	if (orig != val)
273
		bcm_phy_write_shadow(phydev, BCM54XX_SHD_APD, val);
274 275
}

276 277
static int bcm54xx_config_init(struct phy_device *phydev)
{
278
	int reg, err, val;
279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296

	reg = phy_read(phydev, MII_BCM54XX_ECR);
	if (reg < 0)
		return reg;

	/* Mask interrupts globally.  */
	reg |= MII_BCM54XX_ECR_IM;
	err = phy_write(phydev, MII_BCM54XX_ECR, reg);
	if (err < 0)
		return err;

	/* Unmask events we are interested in.  */
	reg = ~(MII_BCM54XX_INT_DUPLEX |
		MII_BCM54XX_INT_SPEED |
		MII_BCM54XX_INT_LINK);
	err = phy_write(phydev, MII_BCM54XX_IMR, reg);
	if (err < 0)
		return err;
M
Matt Carlson 已提交
297

298 299 300
	if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
	     BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
	    (phydev->dev_flags & PHY_BRCM_CLEAR_RGMII_MODE))
301
		bcm_phy_write_shadow(phydev, BCM54XX_SHD_RGMII_MODE, 0);
302

303
	if ((phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) ||
304
	    (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY) ||
305
	    (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
306 307
		bcm54xx_adjust_rxrefclk(phydev);

308 309 310 311
	if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54210E) {
		err = bcm54210e_config_init(phydev);
		if (err)
			return err;
312 313 314 315
	} else if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54612E) {
		err = bcm54612e_config_init(phydev);
		if (err)
			return err;
316
	} else if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54810) {
317 318 319 320 321 322 323 324
		/* For BCM54810, we need to disable BroadR-Reach function */
		val = bcm_phy_read_exp(phydev,
				       BCM54810_EXP_BROADREACH_LRE_MISC_CTL);
		val &= ~BCM54810_EXP_BROADREACH_LRE_MISC_CTL_EN;
		err = bcm_phy_write_exp(phydev,
					BCM54810_EXP_BROADREACH_LRE_MISC_CTL,
					val);
		if (err < 0)
325 326 327
			return err;
	}

M
Matt Carlson 已提交
328
	bcm54xx_phydsp_config(phydev);
329

330 331 332
	return 0;
}

333 334 335 336 337 338 339 340 341 342
static int bcm5482_config_init(struct phy_device *phydev)
{
	int err, reg;

	err = bcm54xx_config_init(phydev);

	if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
		/*
		 * Enable secondary SerDes and its use as an LED source
		 */
343 344
		reg = bcm_phy_read_shadow(phydev, BCM5482_SHD_SSD);
		bcm_phy_write_shadow(phydev, BCM5482_SHD_SSD,
345 346 347 348 349 350 351
				     reg |
				     BCM5482_SHD_SSD_LEDM |
				     BCM5482_SHD_SSD_EN);

		/*
		 * Enable SGMII slave mode and auto-detection
		 */
352
		reg = BCM5482_SSD_SGMII_SLAVE | MII_BCM54XX_EXP_SEL_SSD;
353
		err = bcm_phy_read_exp(phydev, reg);
354 355
		if (err < 0)
			return err;
356
		err = bcm_phy_write_exp(phydev, reg, err |
357 358 359 360
					BCM5482_SSD_SGMII_SLAVE_EN |
					BCM5482_SSD_SGMII_SLAVE_AD);
		if (err < 0)
			return err;
361 362 363 364

		/*
		 * Disable secondary SerDes powerdown
		 */
365
		reg = BCM5482_SSD_1000BX_CTL | MII_BCM54XX_EXP_SEL_SSD;
366
		err = bcm_phy_read_exp(phydev, reg);
367 368
		if (err < 0)
			return err;
369
		err = bcm_phy_write_exp(phydev, reg,
370 371 372
					err & ~BCM5482_SSD_1000BX_CTL_PWRDOWN);
		if (err < 0)
			return err;
373 374 375 376

		/*
		 * Select 1000BASE-X register set (primary SerDes)
		 */
377 378
		reg = bcm_phy_read_shadow(phydev, BCM5482_SHD_MODE);
		bcm_phy_write_shadow(phydev, BCM5482_SHD_MODE,
379 380 381 382 383 384
				     reg | BCM5482_SHD_MODE_1000BX);

		/*
		 * LED1=ACTIVITYLED, LED3=LINKSPD[2]
		 * (Use LED1 as secondary SerDes ACTIVITY LED)
		 */
385
		bcm_phy_write_shadow(phydev, BCM5482_SHD_LEDS1,
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
			BCM5482_SHD_LEDS1_LED1(BCM_LED_SRC_ACTIVITYLED) |
			BCM5482_SHD_LEDS1_LED3(BCM_LED_SRC_LINKSPD2));

		/*
		 * Auto-negotiation doesn't seem to work quite right
		 * in this mode, so we disable it and force it to the
		 * right speed/duplex setting.  Only 'link status'
		 * is important.
		 */
		phydev->autoneg = AUTONEG_DISABLE;
		phydev->speed = SPEED_1000;
		phydev->duplex = DUPLEX_FULL;
	}

	return err;
}

static int bcm5482_read_status(struct phy_device *phydev)
{
	int err;

	err = genphy_read_status(phydev);

	if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
		/*
		 * Only link status matters for 1000Base-X mode, so force
		 * 1000 Mbit/s full-duplex status
		 */
		if (phydev->link) {
			phydev->speed = SPEED_1000;
			phydev->duplex = DUPLEX_FULL;
		}
	}

	return err;
}

423 424
static int bcm5481_config_aneg(struct phy_device *phydev)
{
425
	struct device_node *np = phydev->mdio.dev.of_node;
426 427 428 429 430 431
	int ret;

	/* Aneg firsly. */
	ret = genphy_config_aneg(phydev);

	/* Then we can set up the delay. */
432
	bcm5481x_config(phydev);
433

434 435 436 437 438 439 440 441
	if (of_property_read_bool(np, "enet-phy-lane-swap")) {
		/* Lane Swap - Undocumented register...magic! */
		ret = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_SEL_ER + 0x9,
					0x11B);
		if (ret < 0)
			return ret;
	}

442 443 444
	return ret;
}

M
Matt Carlson 已提交
445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
static int brcm_phy_setbits(struct phy_device *phydev, int reg, int set)
{
	int val;

	val = phy_read(phydev, reg);
	if (val < 0)
		return val;

	return phy_write(phydev, reg, val | set);
}

static int brcm_fet_config_init(struct phy_device *phydev)
{
	int reg, err, err2, brcmtest;

	/* Reset the PHY to bring it to a known state. */
	err = phy_write(phydev, MII_BMCR, BMCR_RESET);
	if (err < 0)
		return err;

	reg = phy_read(phydev, MII_BRCM_FET_INTREG);
	if (reg < 0)
		return reg;

	/* Unmask events we are interested in and mask interrupts globally. */
	reg = MII_BRCM_FET_IR_DUPLEX_EN |
	      MII_BRCM_FET_IR_SPEED_EN |
	      MII_BRCM_FET_IR_LINK_EN |
	      MII_BRCM_FET_IR_ENABLE |
	      MII_BRCM_FET_IR_MASK;

	err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
	if (err < 0)
		return err;

	/* Enable shadow register access */
	brcmtest = phy_read(phydev, MII_BRCM_FET_BRCMTEST);
	if (brcmtest < 0)
		return brcmtest;

	reg = brcmtest | MII_BRCM_FET_BT_SRE;

	err = phy_write(phydev, MII_BRCM_FET_BRCMTEST, reg);
	if (err < 0)
		return err;

	/* Set the LED mode */
	reg = phy_read(phydev, MII_BRCM_FET_SHDW_AUXMODE4);
	if (reg < 0) {
		err = reg;
		goto done;
	}

	reg &= ~MII_BRCM_FET_SHDW_AM4_LED_MASK;
	reg |= MII_BRCM_FET_SHDW_AM4_LED_MODE1;

	err = phy_write(phydev, MII_BRCM_FET_SHDW_AUXMODE4, reg);
	if (err < 0)
		goto done;

	/* Enable auto MDIX */
	err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_MISCCTRL,
				       MII_BRCM_FET_SHDW_MC_FAME);
	if (err < 0)
		goto done;

511 512 513 514 515
	if (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE) {
		/* Enable auto power down */
		err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_AUXSTAT2,
					       MII_BRCM_FET_SHDW_AS2_APDE);
	}
M
Matt Carlson 已提交
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554

done:
	/* Disable shadow register access */
	err2 = phy_write(phydev, MII_BRCM_FET_BRCMTEST, brcmtest);
	if (!err)
		err = err2;

	return err;
}

static int brcm_fet_ack_interrupt(struct phy_device *phydev)
{
	int reg;

	/* Clear pending interrupts.  */
	reg = phy_read(phydev, MII_BRCM_FET_INTREG);
	if (reg < 0)
		return reg;

	return 0;
}

static int brcm_fet_config_intr(struct phy_device *phydev)
{
	int reg, err;

	reg = phy_read(phydev, MII_BRCM_FET_INTREG);
	if (reg < 0)
		return reg;

	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
		reg &= ~MII_BRCM_FET_IR_MASK;
	else
		reg |= MII_BRCM_FET_IR_MASK;

	err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
	return err;
}

555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
struct bcm53xx_phy_priv {
	u64	*stats;
};

static int bcm53xx_phy_probe(struct phy_device *phydev)
{
	struct bcm53xx_phy_priv *priv;

	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
	if (!priv)
		return -ENOMEM;

	phydev->priv = priv;

	priv->stats = devm_kcalloc(&phydev->mdio.dev,
				   bcm_phy_get_sset_count(phydev), sizeof(u64),
				   GFP_KERNEL);
	if (!priv->stats)
		return -ENOMEM;

	return 0;
}

static void bcm53xx_phy_get_stats(struct phy_device *phydev,
				  struct ethtool_stats *stats, u64 *data)
{
	struct bcm53xx_phy_priv *priv = phydev->priv;

	bcm_phy_get_stats(phydev, priv->stats, stats, data);
}

586 587
static struct phy_driver broadcom_drivers[] = {
{
588
	.phy_id		= PHY_ID_BCM5411,
589 590
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5411",
591
	.features	= PHY_GBIT_FEATURES,
592
	.flags		= PHY_HAS_INTERRUPT,
593
	.config_init	= bcm54xx_config_init,
594 595
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
596
}, {
597
	.phy_id		= PHY_ID_BCM5421,
598 599
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5421",
600
	.features	= PHY_GBIT_FEATURES,
601
	.flags		= PHY_HAS_INTERRUPT,
602
	.config_init	= bcm54xx_config_init,
603 604
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
605 606 607 608 609
}, {
	.phy_id		= PHY_ID_BCM54210E,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM54210E",
	.features	= PHY_GBIT_FEATURES,
610
	.flags		= PHY_HAS_INTERRUPT,
611 612 613
	.config_init	= bcm54xx_config_init,
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
614
}, {
615
	.phy_id		= PHY_ID_BCM5461,
616 617
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5461",
618
	.features	= PHY_GBIT_FEATURES,
619
	.flags		= PHY_HAS_INTERRUPT,
620
	.config_init	= bcm54xx_config_init,
621 622
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
623 624 625 626
}, {
	.phy_id		= PHY_ID_BCM54612E,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM54612E",
627
	.features	= PHY_GBIT_FEATURES,
628
	.flags		= PHY_HAS_INTERRUPT,
629 630 631
	.config_init	= bcm54xx_config_init,
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
632 633 634 635
}, {
	.phy_id		= PHY_ID_BCM54616S,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM54616S",
636
	.features	= PHY_GBIT_FEATURES,
637
	.flags		= PHY_HAS_INTERRUPT,
638
	.config_init	= bcm54xx_config_init,
639 640
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
641
}, {
642
	.phy_id		= PHY_ID_BCM5464,
643 644
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5464",
645
	.features	= PHY_GBIT_FEATURES,
646
	.flags		= PHY_HAS_INTERRUPT,
647
	.config_init	= bcm54xx_config_init,
648 649
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
650
}, {
651
	.phy_id		= PHY_ID_BCM5481,
652 653
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5481",
654
	.features	= PHY_GBIT_FEATURES,
655
	.flags		= PHY_HAS_INTERRUPT,
656
	.config_init	= bcm54xx_config_init,
657
	.config_aneg	= bcm5481_config_aneg,
658 659
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
660 661 662 663
}, {
	.phy_id         = PHY_ID_BCM54810,
	.phy_id_mask    = 0xfffffff0,
	.name           = "Broadcom BCM54810",
664
	.features       = PHY_GBIT_FEATURES,
665
	.flags          = PHY_HAS_INTERRUPT,
666
	.config_init    = bcm54xx_config_init,
667
	.config_aneg    = bcm5481_config_aneg,
668 669
	.ack_interrupt  = bcm_phy_ack_intr,
	.config_intr    = bcm_phy_config_intr,
670
}, {
671
	.phy_id		= PHY_ID_BCM5482,
N
Nate Case 已提交
672 673
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5482",
674
	.features	= PHY_GBIT_FEATURES,
675
	.flags		= PHY_HAS_INTERRUPT,
676
	.config_init	= bcm5482_config_init,
677
	.read_status	= bcm5482_read_status,
678 679
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
680
}, {
M
Matt Carlson 已提交
681 682 683
	.phy_id		= PHY_ID_BCM50610,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM50610",
684
	.features	= PHY_GBIT_FEATURES,
685
	.flags		= PHY_HAS_INTERRUPT,
M
Matt Carlson 已提交
686
	.config_init	= bcm54xx_config_init,
687 688
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
689
}, {
M
Matt Carlson 已提交
690 691 692
	.phy_id		= PHY_ID_BCM50610M,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM50610M",
693
	.features	= PHY_GBIT_FEATURES,
694
	.flags		= PHY_HAS_INTERRUPT,
M
Matt Carlson 已提交
695
	.config_init	= bcm54xx_config_init,
696 697
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
698
}, {
699
	.phy_id		= PHY_ID_BCM57780,
M
Matt Carlson 已提交
700 701
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM57780",
702
	.features	= PHY_GBIT_FEATURES,
703
	.flags		= PHY_HAS_INTERRUPT,
M
Matt Carlson 已提交
704
	.config_init	= bcm54xx_config_init,
705 706
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
707
}, {
708
	.phy_id		= PHY_ID_BCMAC131,
M
Matt Carlson 已提交
709 710
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCMAC131",
711
	.features	= PHY_BASIC_FEATURES,
712
	.flags		= PHY_HAS_INTERRUPT,
M
Matt Carlson 已提交
713 714 715
	.config_init	= brcm_fet_config_init,
	.ack_interrupt	= brcm_fet_ack_interrupt,
	.config_intr	= brcm_fet_config_intr,
716
}, {
D
Dmitry Baryshkov 已提交
717 718 719
	.phy_id		= PHY_ID_BCM5241,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5241",
720
	.features	= PHY_BASIC_FEATURES,
721
	.flags		= PHY_HAS_INTERRUPT,
D
Dmitry Baryshkov 已提交
722 723 724
	.config_init	= brcm_fet_config_init,
	.ack_interrupt	= brcm_fet_ack_interrupt,
	.config_intr	= brcm_fet_config_intr,
725 726 727 728 729 730 731 732 733 734
}, {
	.phy_id		= PHY_ID_BCM5395,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5395",
	.flags		= PHY_IS_INTERNAL,
	.features	= PHY_GBIT_FEATURES,
	.get_sset_count	= bcm_phy_get_sset_count,
	.get_strings	= bcm_phy_get_strings,
	.get_stats	= bcm53xx_phy_get_stats,
	.probe		= bcm53xx_phy_probe,
735 736 737 738 739 740 741 742 743
}, {
	.phy_id         = PHY_ID_BCM89610,
	.phy_id_mask    = 0xfffffff0,
	.name           = "Broadcom BCM89610",
	.features       = PHY_GBIT_FEATURES,
	.flags          = PHY_HAS_INTERRUPT,
	.config_init    = bcm54xx_config_init,
	.ack_interrupt  = bcm_phy_ack_intr,
	.config_intr    = bcm_phy_config_intr,
744
} };
D
Dmitry Baryshkov 已提交
745

746
module_phy_driver(broadcom_drivers);
747

748
static struct mdio_device_id __maybe_unused broadcom_tbl[] = {
749 750
	{ PHY_ID_BCM5411, 0xfffffff0 },
	{ PHY_ID_BCM5421, 0xfffffff0 },
751
	{ PHY_ID_BCM54210E, 0xfffffff0 },
752
	{ PHY_ID_BCM5461, 0xfffffff0 },
753
	{ PHY_ID_BCM54612E, 0xfffffff0 },
754
	{ PHY_ID_BCM54616S, 0xfffffff0 },
755
	{ PHY_ID_BCM5464, 0xfffffff0 },
756
	{ PHY_ID_BCM5481, 0xfffffff0 },
757
	{ PHY_ID_BCM54810, 0xfffffff0 },
758
	{ PHY_ID_BCM5482, 0xfffffff0 },
759 760 761 762
	{ PHY_ID_BCM50610, 0xfffffff0 },
	{ PHY_ID_BCM50610M, 0xfffffff0 },
	{ PHY_ID_BCM57780, 0xfffffff0 },
	{ PHY_ID_BCMAC131, 0xfffffff0 },
D
Dmitry Baryshkov 已提交
763
	{ PHY_ID_BCM5241, 0xfffffff0 },
764
	{ PHY_ID_BCM5395, 0xfffffff0 },
765
	{ PHY_ID_BCM89610, 0xfffffff0 },
766 767 768 769
	{ }
};

MODULE_DEVICE_TABLE(mdio, broadcom_tbl);