broadcom.c 19.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 *	drivers/net/phy/broadcom.c
 *
 *	Broadcom BCM5411, BCM5421 and BCM5461 Gigabit Ethernet
 *	transceivers.
 *
 *	Copyright (c) 2006  Maciej W. Rozycki
 *
 *	Inspired by code written by Amy Fong.
 *
 *	This program is free software; you can redistribute it and/or
 *	modify it under the terms of the GNU General Public License
 *	as published by the Free Software Foundation; either version
 *	2 of the License, or (at your option) any later version.
 */

17
#include "bcm-phy-lib.h"
18 19
#include <linux/module.h>
#include <linux/phy.h>
20
#include <linux/brcmphy.h>
21
#include <linux/of.h>
22 23 24 25

#define BRCM_PHY_MODEL(phydev) \
	((phydev)->drv->phy_id & (phydev)->drv->phy_id_mask)

26 27 28
#define BRCM_PHY_REV(phydev) \
	((phydev)->drv->phy_id & ~((phydev)->drv->phy_id_mask))

29 30 31 32
MODULE_DESCRIPTION("Broadcom PHY driver");
MODULE_AUTHOR("Maciej W. Rozycki");
MODULE_LICENSE("GPL");

33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
static int bcm54210e_config_init(struct phy_device *phydev)
{
	int val;

	val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
	val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
	val |= MII_BCM54XX_AUXCTL_MISC_WREN;
	bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC, val);

	val = bcm_phy_read_shadow(phydev, BCM54810_SHD_CLK_CTL);
	val &= ~BCM54810_SHD_CLK_CTL_GTXCLK_EN;
	bcm_phy_write_shadow(phydev, BCM54810_SHD_CLK_CTL, val);

	return 0;
}

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
static int bcm54612e_config_init(struct phy_device *phydev)
{
	/* Clear TX internal delay unless requested. */
	if ((phydev->interface != PHY_INTERFACE_MODE_RGMII_ID) &&
	    (phydev->interface != PHY_INTERFACE_MODE_RGMII_TXID)) {
		/* Disable TXD to GTXCLK clock delay (default set) */
		/* Bit 9 is the only field in shadow register 00011 */
		bcm_phy_write_shadow(phydev, 0x03, 0);
	}

	/* Clear RX internal delay unless requested. */
	if ((phydev->interface != PHY_INTERFACE_MODE_RGMII_ID) &&
	    (phydev->interface != PHY_INTERFACE_MODE_RGMII_RXID)) {
		u16 reg;

		reg = bcm54xx_auxctl_read(phydev,
					  MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
		/* Disable RXD to RXC delay (default set) */
		reg &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
		/* Clear shadow selector field */
		reg &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MASK;
		bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
				     MII_BCM54XX_AUXCTL_MISC_WREN | reg);
	}

	return 0;
}

77
static int bcm5481x_config(struct phy_device *phydev)
78 79 80
{
	int rc, val;

81
	/* handling PHY's internal RX clock delay */
82 83
	val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
	val |= MII_BCM54XX_AUXCTL_MISC_WREN;
84 85 86 87 88 89 90 91 92 93
	if (phydev->interface == PHY_INTERFACE_MODE_RGMII ||
	    phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
		/* Disable RGMII RXC-RXD skew */
		val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
	}
	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
	    phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
		/* Enable RGMII RXC-RXD skew */
		val |= MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
	}
94 95 96 97 98
	rc = bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
				  val);
	if (rc < 0)
		return rc;

99
	/* handling PHY's internal TX clock delay */
100
	val = bcm_phy_read_shadow(phydev, BCM54810_SHD_CLK_CTL);
101 102 103 104 105 106 107 108 109 110
	if (phydev->interface == PHY_INTERFACE_MODE_RGMII ||
	    phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
		/* Disable internal TX clock delay */
		val &= ~BCM54810_SHD_CLK_CTL_GTXCLK_EN;
	}
	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
	    phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
		/* Enable internal TX clock delay */
		val |= BCM54810_SHD_CLK_CTL_GTXCLK_EN;
	}
111 112 113 114 115 116 117
	rc = bcm_phy_write_shadow(phydev, BCM54810_SHD_CLK_CTL, val);
	if (rc < 0)
		return rc;

	return 0;
}

M
Matt Carlson 已提交
118
/* Needs SMDSP clock enabled via bcm54xx_phydsp_config() */
M
Matt Carlson 已提交
119 120 121 122
static int bcm50610_a0_workaround(struct phy_device *phydev)
{
	int err;

123
	err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_AADJ1CH0,
M
Matt Carlson 已提交
124 125 126
				MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN |
				MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF);
	if (err < 0)
M
Matt Carlson 已提交
127
		return err;
M
Matt Carlson 已提交
128

129 130
	err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_AADJ1CH3,
				MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ);
M
Matt Carlson 已提交
131
	if (err < 0)
M
Matt Carlson 已提交
132
		return err;
M
Matt Carlson 已提交
133

134
	err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP75,
M
Matt Carlson 已提交
135 136
				MII_BCM54XX_EXP_EXP75_VDACCTRL);
	if (err < 0)
M
Matt Carlson 已提交
137
		return err;
M
Matt Carlson 已提交
138

139
	err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP96,
M
Matt Carlson 已提交
140 141
				MII_BCM54XX_EXP_EXP96_MYST);
	if (err < 0)
M
Matt Carlson 已提交
142
		return err;
M
Matt Carlson 已提交
143

144
	err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP97,
M
Matt Carlson 已提交
145 146
				MII_BCM54XX_EXP_EXP97_MYST);

M
Matt Carlson 已提交
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
	return err;
}

static int bcm54xx_phydsp_config(struct phy_device *phydev)
{
	int err, err2;

	/* Enable the SMDSP clock */
	err = bcm54xx_auxctl_write(phydev,
				   MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
				   MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA |
				   MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
	if (err < 0)
		return err;

M
Matt Carlson 已提交
162 163 164
	if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
	    BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) {
		/* Clear bit 9 to fix a phy interop issue. */
165
		err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP08,
M
Matt Carlson 已提交
166 167 168 169 170 171 172 173 174 175
					MII_BCM54XX_EXP_EXP08_RJCT_2MHZ);
		if (err < 0)
			goto error;

		if (phydev->drv->phy_id == PHY_ID_BCM50610) {
			err = bcm50610_a0_workaround(phydev);
			if (err < 0)
				goto error;
		}
	}
M
Matt Carlson 已提交
176 177 178 179

	if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM57780) {
		int val;

180
		val = bcm_phy_read_exp(phydev, MII_BCM54XX_EXP_EXP75);
M
Matt Carlson 已提交
181 182 183 184
		if (val < 0)
			goto error;

		val |= MII_BCM54XX_EXP_EXP75_CM_OSC;
185
		err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP75, val);
M
Matt Carlson 已提交
186 187
	}

M
Matt Carlson 已提交
188
error:
M
Matt Carlson 已提交
189 190 191 192
	/* Disable the SMDSP clock */
	err2 = bcm54xx_auxctl_write(phydev,
				    MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
				    MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
M
Matt Carlson 已提交
193

M
Matt Carlson 已提交
194 195
	/* Return the first error reported. */
	return err ? err : err2;
M
Matt Carlson 已提交
196 197
}

198 199
static void bcm54xx_adjust_rxrefclk(struct phy_device *phydev)
{
200 201
	u32 orig;
	int val;
202
	bool clk125en = true;
203 204

	/* Abort if we are using an untested phy. */
205 206
	if (BRCM_PHY_MODEL(phydev) != PHY_ID_BCM57780 &&
	    BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610 &&
207 208 209
	    BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610M)
		return;

210
	val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR3);
211 212 213 214 215
	if (val < 0)
		return;

	orig = val;

216 217 218 219 220 221 222 223 224 225
	if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
	     BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
	    BRCM_PHY_REV(phydev) >= 0x3) {
		/*
		 * Here, bit 0 _disables_ CLK125 when set.
		 * This bit is set by default.
		 */
		clk125en = false;
	} else {
		if (phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) {
226 227
			/* Here, bit 0 _enables_ CLK125 when set */
			val &= ~BCM54XX_SHD_SCR3_DEF_CLK125;
228
			clk125en = false;
229 230 231
		}
	}

232
	if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
233 234 235 236
		val &= ~BCM54XX_SHD_SCR3_DLLAPD_DIS;
	else
		val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;

237 238 239
	if (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY)
		val |= BCM54XX_SHD_SCR3_TRDDAPD;

240
	if (orig != val)
241
		bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR3, val);
242

243
	val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_APD);
244 245 246 247 248
	if (val < 0)
		return;

	orig = val;

249
	if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
250 251 252 253 254
		val |= BCM54XX_SHD_APD_EN;
	else
		val &= ~BCM54XX_SHD_APD_EN;

	if (orig != val)
255
		bcm_phy_write_shadow(phydev, BCM54XX_SHD_APD, val);
256 257
}

258 259
static int bcm54xx_config_init(struct phy_device *phydev)
{
260
	int reg, err, val;
261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278

	reg = phy_read(phydev, MII_BCM54XX_ECR);
	if (reg < 0)
		return reg;

	/* Mask interrupts globally.  */
	reg |= MII_BCM54XX_ECR_IM;
	err = phy_write(phydev, MII_BCM54XX_ECR, reg);
	if (err < 0)
		return err;

	/* Unmask events we are interested in.  */
	reg = ~(MII_BCM54XX_INT_DUPLEX |
		MII_BCM54XX_INT_SPEED |
		MII_BCM54XX_INT_LINK);
	err = phy_write(phydev, MII_BCM54XX_IMR, reg);
	if (err < 0)
		return err;
M
Matt Carlson 已提交
279

280 281 282
	if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
	     BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
	    (phydev->dev_flags & PHY_BRCM_CLEAR_RGMII_MODE))
283
		bcm_phy_write_shadow(phydev, BCM54XX_SHD_RGMII_MODE, 0);
284

285
	if ((phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) ||
286
	    (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY) ||
287
	    (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
288 289
		bcm54xx_adjust_rxrefclk(phydev);

290 291 292 293
	if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54210E) {
		err = bcm54210e_config_init(phydev);
		if (err)
			return err;
294 295 296 297
	} else if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54612E) {
		err = bcm54612e_config_init(phydev);
		if (err)
			return err;
298
	} else if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54810) {
299 300 301 302 303 304 305 306
		/* For BCM54810, we need to disable BroadR-Reach function */
		val = bcm_phy_read_exp(phydev,
				       BCM54810_EXP_BROADREACH_LRE_MISC_CTL);
		val &= ~BCM54810_EXP_BROADREACH_LRE_MISC_CTL_EN;
		err = bcm_phy_write_exp(phydev,
					BCM54810_EXP_BROADREACH_LRE_MISC_CTL,
					val);
		if (err < 0)
307 308 309
			return err;
	}

M
Matt Carlson 已提交
310
	bcm54xx_phydsp_config(phydev);
311

312 313 314
	return 0;
}

315 316 317 318 319 320 321 322 323 324
static int bcm5482_config_init(struct phy_device *phydev)
{
	int err, reg;

	err = bcm54xx_config_init(phydev);

	if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
		/*
		 * Enable secondary SerDes and its use as an LED source
		 */
325 326
		reg = bcm_phy_read_shadow(phydev, BCM5482_SHD_SSD);
		bcm_phy_write_shadow(phydev, BCM5482_SHD_SSD,
327 328 329 330 331 332 333
				     reg |
				     BCM5482_SHD_SSD_LEDM |
				     BCM5482_SHD_SSD_EN);

		/*
		 * Enable SGMII slave mode and auto-detection
		 */
334
		reg = BCM5482_SSD_SGMII_SLAVE | MII_BCM54XX_EXP_SEL_SSD;
335
		err = bcm_phy_read_exp(phydev, reg);
336 337
		if (err < 0)
			return err;
338
		err = bcm_phy_write_exp(phydev, reg, err |
339 340 341 342
					BCM5482_SSD_SGMII_SLAVE_EN |
					BCM5482_SSD_SGMII_SLAVE_AD);
		if (err < 0)
			return err;
343 344 345 346

		/*
		 * Disable secondary SerDes powerdown
		 */
347
		reg = BCM5482_SSD_1000BX_CTL | MII_BCM54XX_EXP_SEL_SSD;
348
		err = bcm_phy_read_exp(phydev, reg);
349 350
		if (err < 0)
			return err;
351
		err = bcm_phy_write_exp(phydev, reg,
352 353 354
					err & ~BCM5482_SSD_1000BX_CTL_PWRDOWN);
		if (err < 0)
			return err;
355 356 357 358

		/*
		 * Select 1000BASE-X register set (primary SerDes)
		 */
359 360
		reg = bcm_phy_read_shadow(phydev, BCM5482_SHD_MODE);
		bcm_phy_write_shadow(phydev, BCM5482_SHD_MODE,
361 362 363 364 365 366
				     reg | BCM5482_SHD_MODE_1000BX);

		/*
		 * LED1=ACTIVITYLED, LED3=LINKSPD[2]
		 * (Use LED1 as secondary SerDes ACTIVITY LED)
		 */
367
		bcm_phy_write_shadow(phydev, BCM5482_SHD_LEDS1,
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
			BCM5482_SHD_LEDS1_LED1(BCM_LED_SRC_ACTIVITYLED) |
			BCM5482_SHD_LEDS1_LED3(BCM_LED_SRC_LINKSPD2));

		/*
		 * Auto-negotiation doesn't seem to work quite right
		 * in this mode, so we disable it and force it to the
		 * right speed/duplex setting.  Only 'link status'
		 * is important.
		 */
		phydev->autoneg = AUTONEG_DISABLE;
		phydev->speed = SPEED_1000;
		phydev->duplex = DUPLEX_FULL;
	}

	return err;
}

static int bcm5482_read_status(struct phy_device *phydev)
{
	int err;

	err = genphy_read_status(phydev);

	if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
		/*
		 * Only link status matters for 1000Base-X mode, so force
		 * 1000 Mbit/s full-duplex status
		 */
		if (phydev->link) {
			phydev->speed = SPEED_1000;
			phydev->duplex = DUPLEX_FULL;
		}
	}

	return err;
}

405 406
static int bcm5481_config_aneg(struct phy_device *phydev)
{
407
	struct device_node *np = phydev->mdio.dev.of_node;
408 409 410 411 412 413
	int ret;

	/* Aneg firsly. */
	ret = genphy_config_aneg(phydev);

	/* Then we can set up the delay. */
414
	bcm5481x_config(phydev);
415

416 417 418 419 420 421 422 423
	if (of_property_read_bool(np, "enet-phy-lane-swap")) {
		/* Lane Swap - Undocumented register...magic! */
		ret = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_SEL_ER + 0x9,
					0x11B);
		if (ret < 0)
			return ret;
	}

424 425 426
	return ret;
}

M
Matt Carlson 已提交
427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
static int brcm_phy_setbits(struct phy_device *phydev, int reg, int set)
{
	int val;

	val = phy_read(phydev, reg);
	if (val < 0)
		return val;

	return phy_write(phydev, reg, val | set);
}

static int brcm_fet_config_init(struct phy_device *phydev)
{
	int reg, err, err2, brcmtest;

	/* Reset the PHY to bring it to a known state. */
	err = phy_write(phydev, MII_BMCR, BMCR_RESET);
	if (err < 0)
		return err;

	reg = phy_read(phydev, MII_BRCM_FET_INTREG);
	if (reg < 0)
		return reg;

	/* Unmask events we are interested in and mask interrupts globally. */
	reg = MII_BRCM_FET_IR_DUPLEX_EN |
	      MII_BRCM_FET_IR_SPEED_EN |
	      MII_BRCM_FET_IR_LINK_EN |
	      MII_BRCM_FET_IR_ENABLE |
	      MII_BRCM_FET_IR_MASK;

	err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
	if (err < 0)
		return err;

	/* Enable shadow register access */
	brcmtest = phy_read(phydev, MII_BRCM_FET_BRCMTEST);
	if (brcmtest < 0)
		return brcmtest;

	reg = brcmtest | MII_BRCM_FET_BT_SRE;

	err = phy_write(phydev, MII_BRCM_FET_BRCMTEST, reg);
	if (err < 0)
		return err;

	/* Set the LED mode */
	reg = phy_read(phydev, MII_BRCM_FET_SHDW_AUXMODE4);
	if (reg < 0) {
		err = reg;
		goto done;
	}

	reg &= ~MII_BRCM_FET_SHDW_AM4_LED_MASK;
	reg |= MII_BRCM_FET_SHDW_AM4_LED_MODE1;

	err = phy_write(phydev, MII_BRCM_FET_SHDW_AUXMODE4, reg);
	if (err < 0)
		goto done;

	/* Enable auto MDIX */
	err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_MISCCTRL,
				       MII_BRCM_FET_SHDW_MC_FAME);
	if (err < 0)
		goto done;

493 494 495 496 497
	if (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE) {
		/* Enable auto power down */
		err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_AUXSTAT2,
					       MII_BRCM_FET_SHDW_AS2_APDE);
	}
M
Matt Carlson 已提交
498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536

done:
	/* Disable shadow register access */
	err2 = phy_write(phydev, MII_BRCM_FET_BRCMTEST, brcmtest);
	if (!err)
		err = err2;

	return err;
}

static int brcm_fet_ack_interrupt(struct phy_device *phydev)
{
	int reg;

	/* Clear pending interrupts.  */
	reg = phy_read(phydev, MII_BRCM_FET_INTREG);
	if (reg < 0)
		return reg;

	return 0;
}

static int brcm_fet_config_intr(struct phy_device *phydev)
{
	int reg, err;

	reg = phy_read(phydev, MII_BRCM_FET_INTREG);
	if (reg < 0)
		return reg;

	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
		reg &= ~MII_BRCM_FET_IR_MASK;
	else
		reg |= MII_BRCM_FET_IR_MASK;

	err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
	return err;
}

537 538
static struct phy_driver broadcom_drivers[] = {
{
539
	.phy_id		= PHY_ID_BCM5411,
540 541
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5411",
542
	.features	= PHY_GBIT_FEATURES,
543 544 545 546
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= bcm54xx_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
547 548
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
549
}, {
550
	.phy_id		= PHY_ID_BCM5421,
551 552
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5421",
553
	.features	= PHY_GBIT_FEATURES,
554 555 556 557
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= bcm54xx_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
558 559
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
560 561 562 563 564 565 566 567 568 569 570
}, {
	.phy_id		= PHY_ID_BCM54210E,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM54210E",
	.features	= PHY_GBIT_FEATURES,
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= bcm54xx_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
571
}, {
572
	.phy_id		= PHY_ID_BCM5461,
573 574
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5461",
575
	.features	= PHY_GBIT_FEATURES,
576 577 578 579
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= bcm54xx_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
580 581
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
582 583 584 585
}, {
	.phy_id		= PHY_ID_BCM54612E,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM54612E",
586
	.features	= PHY_GBIT_FEATURES,
587 588
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= bcm54xx_config_init,
589
	.config_aneg	= genphy_config_aneg,
590 591 592
	.read_status	= genphy_read_status,
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
593 594 595 596
}, {
	.phy_id		= PHY_ID_BCM54616S,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM54616S",
597
	.features	= PHY_GBIT_FEATURES,
598 599 600 601
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= bcm54xx_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
602 603
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
604
}, {
605
	.phy_id		= PHY_ID_BCM5464,
606 607
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5464",
608
	.features	= PHY_GBIT_FEATURES,
609 610 611 612
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= bcm54xx_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
613 614
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
615
}, {
616
	.phy_id		= PHY_ID_BCM5481,
617 618
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5481",
619
	.features	= PHY_GBIT_FEATURES,
620 621 622 623
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= bcm54xx_config_init,
	.config_aneg	= bcm5481_config_aneg,
	.read_status	= genphy_read_status,
624 625
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
626 627 628 629
}, {
	.phy_id         = PHY_ID_BCM54810,
	.phy_id_mask    = 0xfffffff0,
	.name           = "Broadcom BCM54810",
630
	.features       = PHY_GBIT_FEATURES,
631 632 633 634 635 636
	.flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init    = bcm54xx_config_init,
	.config_aneg    = bcm5481_config_aneg,
	.read_status    = genphy_read_status,
	.ack_interrupt  = bcm_phy_ack_intr,
	.config_intr    = bcm_phy_config_intr,
637
}, {
638
	.phy_id		= PHY_ID_BCM5482,
N
Nate Case 已提交
639 640
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5482",
641
	.features	= PHY_GBIT_FEATURES,
N
Nate Case 已提交
642
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
643
	.config_init	= bcm5482_config_init,
N
Nate Case 已提交
644
	.config_aneg	= genphy_config_aneg,
645
	.read_status	= bcm5482_read_status,
646 647
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
648
}, {
M
Matt Carlson 已提交
649 650 651
	.phy_id		= PHY_ID_BCM50610,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM50610",
652
	.features	= PHY_GBIT_FEATURES,
M
Matt Carlson 已提交
653 654 655 656
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= bcm54xx_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
657 658
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
659
}, {
M
Matt Carlson 已提交
660 661 662
	.phy_id		= PHY_ID_BCM50610M,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM50610M",
663
	.features	= PHY_GBIT_FEATURES,
M
Matt Carlson 已提交
664 665 666 667
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= bcm54xx_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
668 669
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
670
}, {
671
	.phy_id		= PHY_ID_BCM57780,
M
Matt Carlson 已提交
672 673
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM57780",
674
	.features	= PHY_GBIT_FEATURES,
M
Matt Carlson 已提交
675 676 677 678
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= bcm54xx_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
679 680
	.ack_interrupt	= bcm_phy_ack_intr,
	.config_intr	= bcm_phy_config_intr,
681
}, {
682
	.phy_id		= PHY_ID_BCMAC131,
M
Matt Carlson 已提交
683 684
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCMAC131",
685
	.features	= PHY_BASIC_FEATURES,
M
Matt Carlson 已提交
686 687 688 689 690 691
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= brcm_fet_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= brcm_fet_ack_interrupt,
	.config_intr	= brcm_fet_config_intr,
692
}, {
D
Dmitry Baryshkov 已提交
693 694 695
	.phy_id		= PHY_ID_BCM5241,
	.phy_id_mask	= 0xfffffff0,
	.name		= "Broadcom BCM5241",
696
	.features	= PHY_BASIC_FEATURES,
D
Dmitry Baryshkov 已提交
697 698 699 700 701 702
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= brcm_fet_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= brcm_fet_ack_interrupt,
	.config_intr	= brcm_fet_config_intr,
703
} };
D
Dmitry Baryshkov 已提交
704

705
module_phy_driver(broadcom_drivers);
706

707
static struct mdio_device_id __maybe_unused broadcom_tbl[] = {
708 709
	{ PHY_ID_BCM5411, 0xfffffff0 },
	{ PHY_ID_BCM5421, 0xfffffff0 },
710
	{ PHY_ID_BCM54210E, 0xfffffff0 },
711
	{ PHY_ID_BCM5461, 0xfffffff0 },
712
	{ PHY_ID_BCM54612E, 0xfffffff0 },
713
	{ PHY_ID_BCM54616S, 0xfffffff0 },
714
	{ PHY_ID_BCM5464, 0xfffffff0 },
715
	{ PHY_ID_BCM5481, 0xfffffff0 },
716
	{ PHY_ID_BCM54810, 0xfffffff0 },
717
	{ PHY_ID_BCM5482, 0xfffffff0 },
718 719 720 721
	{ PHY_ID_BCM50610, 0xfffffff0 },
	{ PHY_ID_BCM50610M, 0xfffffff0 },
	{ PHY_ID_BCM57780, 0xfffffff0 },
	{ PHY_ID_BCMAC131, 0xfffffff0 },
D
Dmitry Baryshkov 已提交
722
	{ PHY_ID_BCM5241, 0xfffffff0 },
723 724 725 726
	{ }
};

MODULE_DEVICE_TABLE(mdio, broadcom_tbl);