i915_gem.c 122.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43 44 45 46 47 48
static __must_check int
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking);
49 50
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
51
				struct drm_i915_gem_pwrite *args,
52
				struct drm_file *file);
53

54 55 56 57 58 59
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

60 61 62 63
static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
					     struct shrink_control *sc);
static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
					    struct shrink_control *sc);
C
Chris Wilson 已提交
64
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
65
static long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
66
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
67

68 69 70 71 72 73
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

74 75 76 77 78 79 80 81
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

82 83 84 85 86 87 88 89
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
90
	obj->fence_dirty = false;
91 92 93
	obj->fence_reg = I915_FENCE_REG_NONE;
}

94 95 96 97
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
98
	spin_lock(&dev_priv->mm.object_stat_lock);
99 100
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
101
	spin_unlock(&dev_priv->mm.object_stat_lock);
102 103 104 105 106
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
107
	spin_lock(&dev_priv->mm.object_stat_lock);
108 109
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
110
	spin_unlock(&dev_priv->mm.object_stat_lock);
111 112
}

113
static int
114
i915_gem_wait_for_error(struct i915_gpu_error *error)
115 116 117
{
	int ret;

118 119
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
120
	if (EXIT_COND)
121 122
		return 0;

123 124 125 126 127
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
128 129 130
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
131 132 133 134
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
135
		return ret;
136
	}
137
#undef EXIT_COND
138

139
	return 0;
140 141
}

142
int i915_mutex_lock_interruptible(struct drm_device *dev)
143
{
144
	struct drm_i915_private *dev_priv = dev->dev_private;
145 146
	int ret;

147
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
148 149 150 151 152 153 154
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

155
	WARN_ON(i915_verify_lists(dev));
156 157
	return 0;
}
158

159
static inline bool
160
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
161
{
162
	return i915_gem_obj_bound_any(obj) && !obj->active;
163 164
}

J
Jesse Barnes 已提交
165 166
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
167
		    struct drm_file *file)
J
Jesse Barnes 已提交
168
{
169
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
170
	struct drm_i915_gem_init *args = data;
171

172 173 174
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

175 176 177
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
178

179 180 181 182
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
183
	mutex_lock(&dev->struct_mutex);
184 185
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
186
	dev_priv->gtt.mappable_end = args->gtt_end;
187 188
	mutex_unlock(&dev->struct_mutex);

189
	return 0;
190 191
}

192 193
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
194
			    struct drm_file *file)
195
{
196
	struct drm_i915_private *dev_priv = dev->dev_private;
197
	struct drm_i915_gem_get_aperture *args = data;
198 199
	struct drm_i915_gem_object *obj;
	size_t pinned;
200

201
	pinned = 0;
202
	mutex_lock(&dev->struct_mutex);
203
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
204
		if (obj->pin_count)
205
			pinned += i915_gem_obj_ggtt_size(obj);
206
	mutex_unlock(&dev->struct_mutex);
207

208
	args->aper_size = dev_priv->gtt.base.total;
209
	args->aper_available_size = args->aper_size - pinned;
210

211 212 213
	return 0;
}

214 215 216 217 218 219 220 221 222 223 224 225
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

226 227 228 229 230
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
231
{
232
	struct drm_i915_gem_object *obj;
233 234
	int ret;
	u32 handle;
235

236
	size = roundup(size, PAGE_SIZE);
237 238
	if (size == 0)
		return -EINVAL;
239 240

	/* Allocate the new object */
241
	obj = i915_gem_alloc_object(dev, size);
242 243 244
	if (obj == NULL)
		return -ENOMEM;

245
	ret = drm_gem_handle_create(file, &obj->base, &handle);
246
	/* drop reference from allocate - handle holds it now */
247 248 249
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
250

251
	*handle_p = handle;
252 253 254
	return 0;
}

255 256 257 258 259 260
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
261
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
262 263 264 265 266 267 268 269 270 271 272 273 274
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
275

276 277 278 279
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

306
static inline int
307 308
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

332 333 334
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
335
static int
336 337 338 339 340 341 342
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

343
	if (unlikely(page_do_bit17_swizzling))
344 345 346 347 348 349 350 351 352 353 354
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

355
	return ret ? -EFAULT : 0;
356 357
}

358 359 360 361
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
362
	if (unlikely(swizzled)) {
363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

380 381 382 383 384 385 386 387 388 389 390 391
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
392 393 394
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
395 396 397 398 399 400 401 402 403 404 405

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

406
	return ret ? - EFAULT : 0;
407 408
}

409
static int
410 411 412 413
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
414
{
415
	char __user *user_data;
416
	ssize_t remain;
417
	loff_t offset;
418
	int shmem_page_offset, page_length, ret = 0;
419
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
420
	int prefaulted = 0;
421
	int needs_clflush = 0;
422
	struct sg_page_iter sg_iter;
423

V
Ville Syrjälä 已提交
424
	user_data = to_user_ptr(args->data_ptr);
425 426
	remain = args->size;

427
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
428

429 430 431 432 433
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
434
		needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
435
		if (i915_gem_obj_bound_any(obj)) {
C
Chris Wilson 已提交
436 437 438 439
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
440
	}
441

442 443 444 445 446 447
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

448
	offset = args->offset;
449

450 451
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
452
		struct page *page = sg_page_iter_page(&sg_iter);
453 454 455 456

		if (remain <= 0)
			break;

457 458 459 460 461
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
462
		shmem_page_offset = offset_in_page(offset);
463 464 465 466
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

467 468 469
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

470 471 472 473 474
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
475 476 477

		mutex_unlock(&dev->struct_mutex);

478
		if (likely(!i915_prefault_disable) && !prefaulted) {
479
			ret = fault_in_multipages_writeable(user_data, remain);
480 481 482 483 484 485 486
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
487

488 489 490
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
491

492
		mutex_lock(&dev->struct_mutex);
493

494
next_page:
495 496
		mark_page_accessed(page);

497
		if (ret)
498 499
			goto out;

500
		remain -= page_length;
501
		user_data += page_length;
502 503 504
		offset += page_length;
	}

505
out:
506 507
	i915_gem_object_unpin_pages(obj);

508 509 510
	return ret;
}

511 512 513 514 515 516 517
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
518
		     struct drm_file *file)
519 520
{
	struct drm_i915_gem_pread *args = data;
521
	struct drm_i915_gem_object *obj;
522
	int ret = 0;
523

524 525 526 527
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
528
		       to_user_ptr(args->data_ptr),
529 530 531
		       args->size))
		return -EFAULT;

532
	ret = i915_mutex_lock_interruptible(dev);
533
	if (ret)
534
		return ret;
535

536
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
537
	if (&obj->base == NULL) {
538 539
		ret = -ENOENT;
		goto unlock;
540
	}
541

542
	/* Bounds check source.  */
543 544
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
545
		ret = -EINVAL;
546
		goto out;
C
Chris Wilson 已提交
547 548
	}

549 550 551 552 553 554 555 556
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
557 558
	trace_i915_gem_object_pread(obj, args->offset, args->size);

559
	ret = i915_gem_shmem_pread(dev, obj, args, file);
560

561
out:
562
	drm_gem_object_unreference(&obj->base);
563
unlock:
564
	mutex_unlock(&dev->struct_mutex);
565
	return ret;
566 567
}

568 569
/* This is the fast write path which cannot handle
 * page faults in the source data
570
 */
571 572 573 574 575 576

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
577
{
578 579
	void __iomem *vaddr_atomic;
	void *vaddr;
580
	unsigned long unwritten;
581

P
Peter Zijlstra 已提交
582
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
583 584 585
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
586
						      user_data, length);
P
Peter Zijlstra 已提交
587
	io_mapping_unmap_atomic(vaddr_atomic);
588
	return unwritten;
589 590
}

591 592 593 594
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
595
static int
596 597
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
598
			 struct drm_i915_gem_pwrite *args,
599
			 struct drm_file *file)
600
{
601
	drm_i915_private_t *dev_priv = dev->dev_private;
602
	ssize_t remain;
603
	loff_t offset, page_base;
604
	char __user *user_data;
D
Daniel Vetter 已提交
605 606
	int page_offset, page_length, ret;

B
Ben Widawsky 已提交
607
	ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
608 609 610 611 612 613 614 615 616 617
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
618

V
Ville Syrjälä 已提交
619
	user_data = to_user_ptr(args->data_ptr);
620 621
	remain = args->size;

622
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
623 624 625 626

	while (remain > 0) {
		/* Operation in this page
		 *
627 628 629
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
630
		 */
631 632
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
633 634 635 636 637
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
638 639
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
640
		 */
B
Ben Widawsky 已提交
641
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
642 643 644 645
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
646

647 648 649
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
650 651
	}

D
Daniel Vetter 已提交
652 653 654
out_unpin:
	i915_gem_object_unpin(obj);
out:
655
	return ret;
656 657
}

658 659 660 661
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
662
static int
663 664 665 666 667
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
668
{
669
	char *vaddr;
670
	int ret;
671

672
	if (unlikely(page_do_bit17_swizzling))
673
		return -EINVAL;
674

675 676 677 678 679 680 681 682 683 684 685
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
686

687
	return ret ? -EFAULT : 0;
688 689
}

690 691
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
692
static int
693 694 695 696 697
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
698
{
699 700
	char *vaddr;
	int ret;
701

702
	vaddr = kmap(page);
703
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
704 705 706
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
707 708
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
709 710
						user_data,
						page_length);
711 712 713 714 715
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
716 717 718
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
719
	kunmap(page);
720

721
	return ret ? -EFAULT : 0;
722 723 724
}

static int
725 726 727 728
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
729 730
{
	ssize_t remain;
731 732
	loff_t offset;
	char __user *user_data;
733
	int shmem_page_offset, page_length, ret = 0;
734
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
735
	int hit_slowpath = 0;
736 737
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
738
	struct sg_page_iter sg_iter;
739

V
Ville Syrjälä 已提交
740
	user_data = to_user_ptr(args->data_ptr);
741 742
	remain = args->size;

743
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
744

745 746 747 748 749
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
750
		needs_clflush_after = cpu_write_needs_clflush(obj);
751
		if (i915_gem_obj_bound_any(obj)) {
C
Chris Wilson 已提交
752 753 754 755
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
756
	}
757 758 759 760 761
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
762

763 764 765 766 767 768
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

769
	offset = args->offset;
770
	obj->dirty = 1;
771

772 773
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
774
		struct page *page = sg_page_iter_page(&sg_iter);
775
		int partial_cacheline_write;
776

777 778 779
		if (remain <= 0)
			break;

780 781 782 783 784
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
785
		shmem_page_offset = offset_in_page(offset);
786 787 788 789 790

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

791 792 793 794 795 796 797
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

798 799 800
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

801 802 803 804 805 806
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
807 808 809

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
810 811 812 813
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
814

815
		mutex_lock(&dev->struct_mutex);
816

817
next_page:
818 819 820
		set_page_dirty(page);
		mark_page_accessed(page);

821
		if (ret)
822 823
			goto out;

824
		remain -= page_length;
825
		user_data += page_length;
826
		offset += page_length;
827 828
	}

829
out:
830 831
	i915_gem_object_unpin_pages(obj);

832
	if (hit_slowpath) {
833 834 835 836 837 838 839
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
840 841
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
842
		}
843
	}
844

845
	if (needs_clflush_after)
846
		i915_gem_chipset_flush(dev);
847

848
	return ret;
849 850 851 852 853 854 855 856 857
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
858
		      struct drm_file *file)
859 860
{
	struct drm_i915_gem_pwrite *args = data;
861
	struct drm_i915_gem_object *obj;
862 863 864 865 866 867
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
868
		       to_user_ptr(args->data_ptr),
869 870 871
		       args->size))
		return -EFAULT;

872 873 874 875 876 877
	if (likely(!i915_prefault_disable)) {
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
878

879
	ret = i915_mutex_lock_interruptible(dev);
880
	if (ret)
881
		return ret;
882

883
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
884
	if (&obj->base == NULL) {
885 886
		ret = -ENOENT;
		goto unlock;
887
	}
888

889
	/* Bounds check destination. */
890 891
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
892
		ret = -EINVAL;
893
		goto out;
C
Chris Wilson 已提交
894 895
	}

896 897 898 899 900 901 902 903
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
904 905
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
906
	ret = -EFAULT;
907 908 909 910 911 912
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
913
	if (obj->phys_obj) {
914
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
915 916 917
		goto out;
	}

918 919 920
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
921
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
922 923 924
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
925
	}
926

927
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
928
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
929

930
out:
931
	drm_gem_object_unreference(&obj->base);
932
unlock:
933
	mutex_unlock(&dev->struct_mutex);
934 935 936
	return ret;
}

937
int
938
i915_gem_check_wedge(struct i915_gpu_error *error,
939 940
		     bool interruptible)
{
941
	if (i915_reset_in_progress(error)) {
942 943 944 945 946
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

947 948
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
970
		ret = i915_add_request(ring, NULL);
971 972 973 974 975 976 977 978

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
979
 * @reset_counter: reset sequence associated with the given seqno
980 981 982
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
983 984 985 986 987 988 989
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
990 991 992 993
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
994
			unsigned reset_counter,
995 996 997 998 999 1000 1001 1002 1003
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

1004 1005
	WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

1016
	timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
1017 1018 1019 1020 1021 1022 1023 1024 1025

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1026 1027
	 i915_reset_in_progress(&dev_priv->gpu_error) || \
	 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1028 1029 1030 1031 1032 1033 1034 1035 1036
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

1037 1038 1039 1040 1041 1042 1043
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
			end = -EAGAIN;

		/* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
		 * gone. */
1044
		ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1058 1059
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1090
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1091 1092 1093 1094 1095 1096 1097
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1098 1099 1100
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
			    interruptible, NULL);
1101 1102
}

1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1142
	return i915_gem_object_wait_rendering__tail(obj, ring);
1143 1144
}

1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1155
	unsigned reset_counter;
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1166
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1167 1168 1169 1170 1171 1172 1173
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1174
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1175
	mutex_unlock(&dev->struct_mutex);
1176
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
1177
	mutex_lock(&dev->struct_mutex);
1178 1179
	if (ret)
		return ret;
1180

1181
	return i915_gem_object_wait_rendering__tail(obj, ring);
1182 1183
}

1184
/**
1185 1186
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1187 1188 1189
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1190
			  struct drm_file *file)
1191 1192
{
	struct drm_i915_gem_set_domain *args = data;
1193
	struct drm_i915_gem_object *obj;
1194 1195
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1196 1197
	int ret;

1198
	/* Only handle setting domains to types used by the CPU. */
1199
	if (write_domain & I915_GEM_GPU_DOMAINS)
1200 1201
		return -EINVAL;

1202
	if (read_domains & I915_GEM_GPU_DOMAINS)
1203 1204 1205 1206 1207 1208 1209 1210
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1211
	ret = i915_mutex_lock_interruptible(dev);
1212
	if (ret)
1213
		return ret;
1214

1215
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1216
	if (&obj->base == NULL) {
1217 1218
		ret = -ENOENT;
		goto unlock;
1219
	}
1220

1221 1222 1223 1224 1225 1226 1227 1228
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1229 1230
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1231 1232 1233 1234 1235 1236 1237

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1238
	} else {
1239
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1240 1241
	}

1242
unref:
1243
	drm_gem_object_unreference(&obj->base);
1244
unlock:
1245 1246 1247 1248 1249 1250 1251 1252 1253
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1254
			 struct drm_file *file)
1255 1256
{
	struct drm_i915_gem_sw_finish *args = data;
1257
	struct drm_i915_gem_object *obj;
1258 1259
	int ret = 0;

1260
	ret = i915_mutex_lock_interruptible(dev);
1261
	if (ret)
1262
		return ret;
1263

1264
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1265
	if (&obj->base == NULL) {
1266 1267
		ret = -ENOENT;
		goto unlock;
1268 1269 1270
	}

	/* Pinned buffers may be scanout, so flush the cache */
1271 1272
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1273

1274
	drm_gem_object_unreference(&obj->base);
1275
unlock:
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1289
		    struct drm_file *file)
1290 1291 1292 1293 1294
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1295
	obj = drm_gem_object_lookup(dev, file, args->handle);
1296
	if (obj == NULL)
1297
		return -ENOENT;
1298

1299 1300 1301 1302 1303 1304 1305 1306
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1307
	addr = vm_mmap(obj->filp, 0, args->size,
1308 1309
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1310
	drm_gem_object_unreference_unlocked(obj);
1311 1312 1313 1314 1315 1316 1317 1318
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1337 1338
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1339
	drm_i915_private_t *dev_priv = dev->dev_private;
1340 1341 1342
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1343
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1344 1345 1346 1347 1348

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1349 1350 1351
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1352

C
Chris Wilson 已提交
1353 1354
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1355 1356 1357 1358 1359 1360
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1361
	/* Now bind it into the GTT if needed */
B
Ben Widawsky 已提交
1362
	ret = i915_gem_obj_ggtt_pin(obj,  0, true, false);
1363 1364
	if (ret)
		goto unlock;
1365

1366 1367 1368
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1369

1370
	ret = i915_gem_object_get_fence(obj);
1371
	if (ret)
1372
		goto unpin;
1373

1374 1375
	obj->fault_mappable = true;

1376 1377 1378
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1379 1380 1381

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1382 1383
unpin:
	i915_gem_object_unpin(obj);
1384
unlock:
1385
	mutex_unlock(&dev->struct_mutex);
1386
out:
1387
	switch (ret) {
1388
	case -EIO:
1389 1390 1391
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1392
		if (i915_terminally_wedged(&dev_priv->gpu_error))
1393
			return VM_FAULT_SIGBUS;
1394
	case -EAGAIN:
1395 1396 1397 1398 1399 1400 1401
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1402
		set_need_resched();
1403 1404
	case 0:
	case -ERESTARTSYS:
1405
	case -EINTR:
1406 1407 1408 1409 1410
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1411
		return VM_FAULT_NOPAGE;
1412 1413
	case -ENOMEM:
		return VM_FAULT_OOM;
1414 1415
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1416
	default:
1417
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1418
		return VM_FAULT_SIGBUS;
1419 1420 1421
	}
}

1422 1423 1424 1425
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1426
 * Preserve the reservation of the mmapping with the DRM core code, but
1427 1428 1429 1430 1431 1432 1433 1434 1435
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1436
void
1437
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1438
{
1439 1440
	if (!obj->fault_mappable)
		return;
1441

1442
	drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
1443
	obj->fault_mappable = false;
1444 1445
}

1446
uint32_t
1447
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1448
{
1449
	uint32_t gtt_size;
1450 1451

	if (INTEL_INFO(dev)->gen >= 4 ||
1452 1453
	    tiling_mode == I915_TILING_NONE)
		return size;
1454 1455 1456

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1457
		gtt_size = 1024*1024;
1458
	else
1459
		gtt_size = 512*1024;
1460

1461 1462
	while (gtt_size < size)
		gtt_size <<= 1;
1463

1464
	return gtt_size;
1465 1466
}

1467 1468 1469 1470 1471
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1472
 * potential fence register mapping.
1473
 */
1474 1475 1476
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1477 1478 1479 1480 1481
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1482
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1483
	    tiling_mode == I915_TILING_NONE)
1484 1485
		return 4096;

1486 1487 1488 1489
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1490
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1491 1492
}

1493 1494 1495 1496 1497
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1498
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1499 1500
		return 0;

1501 1502
	dev_priv->mm.shrinker_no_lock_stealing = true;

1503 1504
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1505
		goto out;
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1517
		goto out;
1518 1519

	i915_gem_shrink_all(dev_priv);
1520 1521 1522 1523 1524
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1525 1526 1527 1528 1529 1530 1531
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1532
int
1533 1534 1535 1536
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1537
{
1538
	struct drm_i915_private *dev_priv = dev->dev_private;
1539
	struct drm_i915_gem_object *obj;
1540 1541
	int ret;

1542
	ret = i915_mutex_lock_interruptible(dev);
1543
	if (ret)
1544
		return ret;
1545

1546
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1547
	if (&obj->base == NULL) {
1548 1549 1550
		ret = -ENOENT;
		goto unlock;
	}
1551

B
Ben Widawsky 已提交
1552
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1553
		ret = -E2BIG;
1554
		goto out;
1555 1556
	}

1557
	if (obj->madv != I915_MADV_WILLNEED) {
1558
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1559 1560
		ret = -EINVAL;
		goto out;
1561 1562
	}

1563 1564 1565
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1566

1567
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1568

1569
out:
1570
	drm_gem_object_unreference(&obj->base);
1571
unlock:
1572
	mutex_unlock(&dev->struct_mutex);
1573
	return ret;
1574 1575
}

1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1600 1601 1602
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1603 1604 1605
{
	struct inode *inode;

1606
	i915_gem_object_free_mmap_offset(obj);
1607

1608 1609
	if (obj->base.filp == NULL)
		return;
1610

D
Daniel Vetter 已提交
1611 1612 1613 1614 1615
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1616
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1617
	shmem_truncate_range(inode, 0, (loff_t)-1);
1618

D
Daniel Vetter 已提交
1619 1620
	obj->madv = __I915_MADV_PURGED;
}
1621

D
Daniel Vetter 已提交
1622 1623 1624 1625
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1626 1627
}

1628
static void
1629
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1630
{
1631 1632
	struct sg_page_iter sg_iter;
	int ret;
1633

1634
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1635

C
Chris Wilson 已提交
1636 1637 1638 1639 1640 1641
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1642
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1643 1644 1645
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1646
	if (i915_gem_object_needs_bit17_swizzle(obj))
1647 1648
		i915_gem_object_save_bit_17_swizzle(obj);

1649 1650
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1651

1652
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1653
		struct page *page = sg_page_iter_page(&sg_iter);
1654

1655
		if (obj->dirty)
1656
			set_page_dirty(page);
1657

1658
		if (obj->madv == I915_MADV_WILLNEED)
1659
			mark_page_accessed(page);
1660

1661
		page_cache_release(page);
1662
	}
1663
	obj->dirty = 0;
1664

1665 1666
	sg_free_table(obj->pages);
	kfree(obj->pages);
1667
}
C
Chris Wilson 已提交
1668

1669
int
1670 1671 1672 1673
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1674
	if (obj->pages == NULL)
1675 1676
		return 0;

1677 1678 1679
	if (obj->pages_pin_count)
		return -EBUSY;

1680
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1681

1682 1683 1684
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1685
	list_del(&obj->global_list);
1686

1687
	ops->put_pages(obj);
1688
	obj->pages = NULL;
1689

C
Chris Wilson 已提交
1690 1691 1692 1693 1694 1695 1696
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
1697 1698
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1699 1700 1701 1702 1703 1704
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1705
				 global_list) {
1706
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1707
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1708 1709 1710 1711 1712 1713
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1714 1715 1716
	list_for_each_entry_safe(obj, next, &dev_priv->mm.bound_list,
				 global_list) {
		struct i915_vma *vma, *v;
1717 1718 1719 1720

		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1721 1722 1723
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1724 1725

		if (!i915_gem_object_put_pages(obj)) {
C
Chris Wilson 已提交
1726 1727 1728 1729 1730 1731 1732 1733 1734
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

1735 1736 1737 1738 1739 1740
static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

1741
static long
C
Chris Wilson 已提交
1742 1743 1744
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;
1745
	long freed = 0;
C
Chris Wilson 已提交
1746 1747 1748

	i915_gem_evict_everything(dev_priv->dev);

1749
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1750 1751 1752
				 global_list) {
		if (obj->pages_pin_count == 0)
			freed += obj->base.size >> PAGE_SHIFT;
1753
		i915_gem_object_put_pages(obj);
1754 1755
	}
	return freed;
D
Daniel Vetter 已提交
1756 1757
}

1758
static int
C
Chris Wilson 已提交
1759
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1760
{
C
Chris Wilson 已提交
1761
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1762 1763
	int page_count, i;
	struct address_space *mapping;
1764 1765
	struct sg_table *st;
	struct scatterlist *sg;
1766
	struct sg_page_iter sg_iter;
1767
	struct page *page;
1768
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1769
	gfp_t gfp;
1770

C
Chris Wilson 已提交
1771 1772 1773 1774 1775 1776 1777
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1778 1779 1780 1781
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1782
	page_count = obj->base.size / PAGE_SIZE;
1783 1784 1785
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		sg_free_table(st);
		kfree(st);
1786
		return -ENOMEM;
1787
	}
1788

1789 1790 1791 1792 1793
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1794
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1795
	gfp = mapping_gfp_mask(mapping);
1796
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1797
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1798 1799 1800
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1811
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1812 1813 1814 1815 1816 1817 1818
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1819
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1820 1821
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1822 1823 1824 1825 1826 1827 1828 1829
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1830 1831 1832 1833 1834 1835 1836 1837 1838
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1839
	}
1840 1841 1842 1843
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1844 1845
	obj->pages = st;

1846
	if (i915_gem_object_needs_bit17_swizzle(obj))
1847 1848 1849 1850 1851
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1852 1853
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1854
		page_cache_release(sg_page_iter_page(&sg_iter));
1855 1856
	sg_free_table(st);
	kfree(st);
1857
	return PTR_ERR(page);
1858 1859
}

1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1874
	if (obj->pages)
1875 1876
		return 0;

1877 1878 1879 1880 1881
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1882 1883
	BUG_ON(obj->pages_pin_count);

1884 1885 1886 1887
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

1888
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
1889
	return 0;
1890 1891
}

1892
void
1893
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1894
			       struct intel_ring_buffer *ring)
1895
{
1896
	struct drm_device *dev = obj->base.dev;
1897
	struct drm_i915_private *dev_priv = dev->dev_private;
1898
	u32 seqno = intel_ring_get_seqno(ring);
1899

1900
	BUG_ON(ring == NULL);
1901 1902 1903 1904
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
1905
	obj->ring = ring;
1906 1907

	/* Add a reference if we're newly entering the active list. */
1908 1909 1910
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1911
	}
1912

1913
	list_move_tail(&obj->ring_list, &ring->active_list);
1914

1915
	obj->last_read_seqno = seqno;
1916

1917
	if (obj->fenced_gpu_access) {
1918 1919
		obj->last_fenced_seqno = seqno;

1920 1921 1922 1923 1924 1925 1926 1927
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1928 1929 1930 1931 1932
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1933
{
B
Ben Widawsky 已提交
1934 1935 1936
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
	struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1937

1938
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1939
	BUG_ON(!obj->active);
1940

B
Ben Widawsky 已提交
1941
	list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
1942

1943
	list_del_init(&obj->ring_list);
1944 1945
	obj->ring = NULL;

1946 1947 1948 1949 1950
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1951 1952 1953 1954 1955 1956
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1957
}
1958

1959
static int
1960
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
1961
{
1962 1963 1964
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
1965

1966
	/* Carefully retire all requests without writing to the rings */
1967
	for_each_ring(ring, dev_priv, i) {
1968 1969 1970
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
1971 1972
	}
	i915_gem_retire_requests(dev);
1973 1974

	/* Finally reset hw state */
1975
	for_each_ring(ring, dev_priv, i) {
1976
		intel_ring_init_seqno(ring, seqno);
1977

1978 1979 1980
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
1981

1982
	return 0;
1983 1984
}

1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2011 2012
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2013
{
2014 2015 2016 2017
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2018
		int ret = i915_gem_init_seqno(dev, 0);
2019 2020
		if (ret)
			return ret;
2021

2022 2023
		dev_priv->next_seqno = 1;
	}
2024

2025
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2026
	return 0;
2027 2028
}

2029 2030
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2031
		       struct drm_i915_gem_object *obj,
2032
		       u32 *out_seqno)
2033
{
C
Chris Wilson 已提交
2034
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2035
	struct drm_i915_gem_request *request;
2036
	u32 request_ring_position, request_start;
2037
	int was_empty;
2038 2039
	int ret;

2040
	request_start = intel_ring_get_tail(ring);
2041 2042 2043 2044 2045 2046 2047
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2048 2049 2050
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2051

2052 2053 2054
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
2055

2056

2057 2058 2059 2060 2061 2062 2063
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2064
	ret = ring->add_request(ring);
2065 2066 2067 2068
	if (ret) {
		kfree(request);
		return ret;
	}
2069

2070
	request->seqno = intel_ring_get_seqno(ring);
2071
	request->ring = ring;
2072
	request->head = request_start;
2073
	request->tail = request_ring_position;
2074
	request->ctx = ring->last_context;
2075 2076 2077 2078 2079 2080 2081 2082
	request->batch_obj = obj;

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2083 2084 2085 2086

	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2087
	request->emitted_jiffies = jiffies;
2088 2089
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2090
	request->file_priv = NULL;
2091

C
Chris Wilson 已提交
2092 2093 2094
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2095
		spin_lock(&file_priv->mm.lock);
2096
		request->file_priv = file_priv;
2097
		list_add_tail(&request->client_list,
2098
			      &file_priv->mm.request_list);
2099
		spin_unlock(&file_priv->mm.lock);
2100
	}
2101

2102
	trace_i915_gem_request_add(ring, request->seqno);
2103
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
2104

2105
	if (!dev_priv->ums.mm_suspended) {
2106 2107
		i915_queue_hangcheck(ring->dev);

2108
		if (was_empty) {
2109
			queue_delayed_work(dev_priv->wq,
2110 2111
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2112 2113
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2114
	}
2115

2116
	if (out_seqno)
2117
		*out_seqno = request->seqno;
2118
	return 0;
2119 2120
}

2121 2122
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2123
{
2124
	struct drm_i915_file_private *file_priv = request->file_priv;
2125

2126 2127
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2128

2129
	spin_lock(&file_priv->mm.lock);
2130 2131 2132 2133
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2134
	spin_unlock(&file_priv->mm.lock);
2135 2136
}

2137 2138
static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
				    struct i915_address_space *vm)
2139
{
2140 2141
	if (acthd >= i915_gem_obj_offset(obj, vm) &&
	    acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
		return true;

	return false;
}

static bool i915_head_inside_request(const u32 acthd_unmasked,
				     const u32 request_start,
				     const u32 request_end)
{
	const u32 acthd = acthd_unmasked & HEAD_ADDR;

	if (request_start < request_end) {
		if (acthd >= request_start && acthd < request_end)
			return true;
	} else if (request_start > request_end) {
		if (acthd >= request_start || acthd < request_end)
			return true;
	}

	return false;
}

2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
static struct i915_address_space *
request_to_vm(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
	struct i915_address_space *vm;

	vm = &dev_priv->gtt.base;

	return vm;
}

2175 2176 2177 2178 2179 2180 2181 2182
static bool i915_request_guilty(struct drm_i915_gem_request *request,
				const u32 acthd, bool *inside)
{
	/* There is a possibility that unmasked head address
	 * pointing inside the ring, matches the batch_obj address range.
	 * However this is extremely unlikely.
	 */
	if (request->batch_obj) {
2183 2184
		if (i915_head_inside_object(acthd, request->batch_obj,
					    request_to_vm(request))) {
2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203
			*inside = true;
			return true;
		}
	}

	if (i915_head_inside_request(acthd, request->head, request->tail)) {
		*inside = false;
		return true;
	}

	return false;
}

static void i915_set_reset_status(struct intel_ring_buffer *ring,
				  struct drm_i915_gem_request *request,
				  u32 acthd)
{
	struct i915_ctx_hang_stats *hs = NULL;
	bool inside, guilty;
2204
	unsigned long offset = 0;
2205 2206 2207 2208

	/* Innocent until proven guilty */
	guilty = false;

2209 2210 2211 2212
	if (request->batch_obj)
		offset = i915_gem_obj_offset(request->batch_obj,
					     request_to_vm(request));

2213
	if (ring->hangcheck.action != HANGCHECK_WAIT &&
2214
	    i915_request_guilty(request, acthd, &inside)) {
2215
		DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
2216 2217
			  ring->name,
			  inside ? "inside" : "flushing",
2218
			  offset,
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
			  request->ctx ? request->ctx->id : 0,
			  acthd);

		guilty = true;
	}

	/* If contexts are disabled or this is the default context, use
	 * file_priv->reset_state
	 */
	if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
		hs = &request->ctx->hang_stats;
	else if (request->file_priv)
		hs = &request->file_priv->hang_stats;

	if (hs) {
		if (guilty)
			hs->batch_active++;
		else
			hs->batch_pending++;
	}
}

2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2252 2253
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2254
{
2255 2256 2257 2258 2259 2260
	u32 completed_seqno;
	u32 acthd;

	acthd = intel_ring_get_active_head(ring);
	completed_seqno = ring->get_seqno(ring, false);

2261 2262
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2263

2264 2265 2266
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2267

2268 2269 2270
		if (request->seqno > completed_seqno)
			i915_set_reset_status(ring, request, acthd);

2271
		i915_gem_free_request(request);
2272
	}
2273

2274
	while (!list_empty(&ring->active_list)) {
2275
		struct drm_i915_gem_object *obj;
2276

2277 2278 2279
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2280

2281
		i915_gem_object_move_to_inactive(obj);
2282 2283 2284
	}
}

2285
void i915_gem_restore_fences(struct drm_device *dev)
2286 2287 2288 2289
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2290
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2291
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2292

2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2303 2304 2305
	}
}

2306
void i915_gem_reset(struct drm_device *dev)
2307
{
2308
	struct drm_i915_private *dev_priv = dev->dev_private;
2309
	struct intel_ring_buffer *ring;
2310
	int i;
2311

2312 2313
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2314

2315
	i915_gem_restore_fences(dev);
2316 2317 2318 2319 2320
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2321
void
C
Chris Wilson 已提交
2322
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2323 2324 2325
{
	uint32_t seqno;

C
Chris Wilson 已提交
2326
	if (list_empty(&ring->request_list))
2327 2328
		return;

C
Chris Wilson 已提交
2329
	WARN_ON(i915_verify_lists(ring->dev));
2330

2331
	seqno = ring->get_seqno(ring, true);
2332

2333
	while (!list_empty(&ring->request_list)) {
2334 2335
		struct drm_i915_gem_request *request;

2336
		request = list_first_entry(&ring->request_list,
2337 2338 2339
					   struct drm_i915_gem_request,
					   list);

2340
		if (!i915_seqno_passed(seqno, request->seqno))
2341 2342
			break;

C
Chris Wilson 已提交
2343
		trace_i915_gem_request_retire(ring, request->seqno);
2344 2345 2346 2347 2348 2349
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2350

2351
		i915_gem_free_request(request);
2352
	}
2353

2354 2355 2356 2357
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2358
		struct drm_i915_gem_object *obj;
2359

2360
		obj = list_first_entry(&ring->active_list,
2361 2362
				      struct drm_i915_gem_object,
				      ring_list);
2363

2364
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2365
			break;
2366

2367
		i915_gem_object_move_to_inactive(obj);
2368
	}
2369

C
Chris Wilson 已提交
2370 2371
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2372
		ring->irq_put(ring);
C
Chris Wilson 已提交
2373
		ring->trace_irq_seqno = 0;
2374
	}
2375

C
Chris Wilson 已提交
2376
	WARN_ON(i915_verify_lists(ring->dev));
2377 2378
}

2379 2380 2381 2382
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2383
	struct intel_ring_buffer *ring;
2384
	int i;
2385

2386 2387
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2388 2389
}

2390
static void
2391 2392 2393 2394
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2395
	struct intel_ring_buffer *ring;
2396 2397
	bool idle;
	int i;
2398 2399 2400 2401 2402

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2403 2404
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2405 2406
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2407 2408
		return;
	}
2409

2410
	i915_gem_retire_requests(dev);
2411

2412 2413
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2414
	 */
2415
	idle = true;
2416
	for_each_ring(ring, dev_priv, i) {
2417
		if (ring->gpu_caches_dirty)
2418
			i915_add_request(ring, NULL);
2419 2420

		idle &= list_empty(&ring->request_list);
2421 2422
	}

2423
	if (!dev_priv->ums.mm_suspended && !idle)
2424 2425
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2426 2427
	if (idle)
		intel_mark_idle(dev);
2428

2429 2430 2431
	mutex_unlock(&dev->struct_mutex);
}

2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2443
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2444 2445 2446 2447 2448 2449 2450 2451 2452
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2478
	drm_i915_private_t *dev_priv = dev->dev_private;
2479 2480 2481
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2482
	struct timespec timeout_stack, *timeout = NULL;
2483
	unsigned reset_counter;
2484 2485 2486
	u32 seqno = 0;
	int ret = 0;

2487 2488 2489 2490
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2502 2503
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2504 2505 2506 2507
	if (ret)
		goto out;

	if (obj->active) {
2508
		seqno = obj->last_read_seqno;
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2524
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2525 2526
	mutex_unlock(&dev->struct_mutex);

2527
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
2528
	if (timeout)
2529
		args->timeout_ns = timespec_to_ns(timeout);
2530 2531 2532 2533 2534 2535 2536 2537
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2561
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2562
		return i915_gem_object_wait_rendering(obj, false);
2563 2564 2565

	idx = intel_ring_sync_index(from, to);

2566
	seqno = obj->last_read_seqno;
2567 2568 2569
	if (seqno <= from->sync_seqno[idx])
		return 0;

2570 2571 2572
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2573

2574
	ret = to->sync_to(to, from, seqno);
2575
	if (!ret)
2576 2577 2578 2579 2580
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2581

2582
	return ret;
2583 2584
}

2585 2586 2587 2588 2589 2590 2591
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2592 2593 2594
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2595 2596 2597
	/* Wait for any direct GTT access to complete */
	mb();

2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2609
int i915_vma_unbind(struct i915_vma *vma)
2610
{
2611
	struct drm_i915_gem_object *obj = vma->obj;
2612
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2613
	int ret;
2614

2615
	if (list_empty(&vma->vma_link))
2616 2617
		return 0;

2618 2619 2620
	if (!drm_mm_node_allocated(&vma->node))
		goto destroy;

2621 2622
	if (obj->pin_count)
		return -EBUSY;
2623

2624 2625
	BUG_ON(obj->pages == NULL);

2626
	ret = i915_gem_object_finish_gpu(obj);
2627
	if (ret)
2628 2629 2630 2631 2632 2633
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2634
	i915_gem_object_finish_gtt(obj);
2635

2636
	/* release the fence reg _after_ flushing */
2637
	ret = i915_gem_object_put_fence(obj);
2638
	if (ret)
2639
		return ret;
2640

2641
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2642

2643 2644
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2645 2646 2647 2648
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2649
	i915_gem_gtt_finish_object(obj);
B
Ben Widawsky 已提交
2650
	i915_gem_object_unpin_pages(obj);
2651

B
Ben Widawsky 已提交
2652
	list_del(&vma->mm_list);
2653
	/* Avoid an unnecessary call to unbind on rebind. */
2654 2655
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2656

B
Ben Widawsky 已提交
2657
	drm_mm_remove_node(&vma->node);
2658 2659

destroy:
B
Ben Widawsky 已提交
2660 2661 2662 2663 2664 2665 2666 2667
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
	 * no more VMAs exist.
	 * NB: Until we have real VMAs there will only ever be one */
	WARN_ON(!list_empty(&obj->vma_list));
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2668

2669
	return 0;
2670 2671
}

2672 2673 2674 2675 2676 2677 2678 2679 2680
/**
 * Unbinds an object from the global GTT aperture.
 */
int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt = &dev_priv->gtt.base;

2681
	if (!i915_gem_obj_ggtt_bound(obj))
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691
		return 0;

	if (obj->pin_count)
		return -EBUSY;

	BUG_ON(obj->pages == NULL);

	return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
}

2692
int i915_gpu_idle(struct drm_device *dev)
2693 2694
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2695
	struct intel_ring_buffer *ring;
2696
	int ret, i;
2697 2698

	/* Flush everything onto the inactive list. */
2699
	for_each_ring(ring, dev_priv, i) {
2700 2701 2702 2703
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2704
		ret = intel_ring_idle(ring);
2705 2706 2707
		if (ret)
			return ret;
	}
2708

2709
	return 0;
2710 2711
}

2712 2713
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2714 2715
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2716 2717
	int fence_reg;
	int fence_pitch_shift;
2718

2719 2720 2721 2722 2723 2724 2725 2726
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2741
	if (obj) {
2742
		u32 size = i915_gem_obj_ggtt_size(obj);
2743
		uint64_t val;
2744

2745
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2746
				 0xfffff000) << 32;
2747
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2748
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2749 2750 2751
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2752

2753 2754 2755 2756 2757 2758 2759 2760 2761
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2762 2763
}

2764 2765
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2766 2767
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2768
	u32 val;
2769

2770
	if (obj) {
2771
		u32 size = i915_gem_obj_ggtt_size(obj);
2772 2773
		int pitch_val;
		int tile_width;
2774

2775
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2776
		     (size & -size) != size ||
2777 2778 2779
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2780

2781 2782 2783 2784 2785 2786 2787 2788 2789
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2790
		val = i915_gem_obj_ggtt_offset(obj);
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2806 2807
}

2808 2809
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2810 2811 2812 2813
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2814
	if (obj) {
2815
		u32 size = i915_gem_obj_ggtt_size(obj);
2816
		uint32_t pitch_val;
2817

2818
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2819
		     (size & -size) != size ||
2820 2821 2822
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2823

2824 2825
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2826

2827
		val = i915_gem_obj_ggtt_offset(obj);
2828 2829 2830 2831 2832 2833 2834
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2835

2836 2837 2838 2839
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2840 2841 2842 2843 2844
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2845 2846 2847
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2848 2849 2850 2851 2852 2853 2854 2855
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2856 2857 2858 2859
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2860 2861
	switch (INTEL_INFO(dev)->gen) {
	case 7:
2862
	case 6:
2863 2864 2865 2866
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2867
	default: BUG();
2868
	}
2869 2870 2871 2872 2873 2874

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2875 2876
}

2877 2878 2879 2880 2881 2882 2883 2884 2885 2886
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2887
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2888 2889 2890
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2891 2892

	if (enable) {
2893
		obj->fence_reg = reg;
2894 2895 2896 2897 2898 2899 2900
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
2901
	obj->fence_dirty = false;
2902 2903
}

2904
static int
2905
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
2906
{
2907
	if (obj->last_fenced_seqno) {
2908
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2909 2910
		if (ret)
			return ret;
2911 2912 2913 2914

		obj->last_fenced_seqno = 0;
	}

2915
	obj->fenced_gpu_access = false;
2916 2917 2918 2919 2920 2921
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2922
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2923
	struct drm_i915_fence_reg *fence;
2924 2925
	int ret;

2926
	ret = i915_gem_object_wait_fence(obj);
2927 2928 2929
	if (ret)
		return ret;

2930 2931
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2932

2933 2934
	fence = &dev_priv->fence_regs[obj->fence_reg];

2935
	i915_gem_object_fence_lost(obj);
2936
	i915_gem_object_update_fence(obj, fence, false);
2937 2938 2939 2940 2941

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2942
i915_find_fence_reg(struct drm_device *dev)
2943 2944
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2945
	struct drm_i915_fence_reg *reg, *avail;
2946
	int i;
2947 2948

	/* First try to find a free reg */
2949
	avail = NULL;
2950 2951 2952
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2953
			return reg;
2954

2955
		if (!reg->pin_count)
2956
			avail = reg;
2957 2958
	}

2959 2960
	if (avail == NULL)
		return NULL;
2961 2962

	/* None available, try to steal one or wait for a user to finish */
2963
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2964
		if (reg->pin_count)
2965 2966
			continue;

C
Chris Wilson 已提交
2967
		return reg;
2968 2969
	}

C
Chris Wilson 已提交
2970
	return NULL;
2971 2972
}

2973
/**
2974
 * i915_gem_object_get_fence - set up fencing for an object
2975 2976 2977 2978 2979 2980 2981 2982 2983
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2984 2985
 *
 * For an untiled surface, this removes any existing fence.
2986
 */
2987
int
2988
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2989
{
2990
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2991
	struct drm_i915_private *dev_priv = dev->dev_private;
2992
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2993
	struct drm_i915_fence_reg *reg;
2994
	int ret;
2995

2996 2997 2998
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2999
	if (obj->fence_dirty) {
3000
		ret = i915_gem_object_wait_fence(obj);
3001 3002 3003
		if (ret)
			return ret;
	}
3004

3005
	/* Just update our place in the LRU if our fence is getting reused. */
3006 3007
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3008
		if (!obj->fence_dirty) {
3009 3010 3011 3012 3013 3014 3015 3016
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
3017

3018 3019 3020
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3021
			ret = i915_gem_object_wait_fence(old);
3022 3023 3024
			if (ret)
				return ret;

3025
			i915_gem_object_fence_lost(old);
3026
		}
3027
	} else
3028 3029
		return 0;

3030 3031
	i915_gem_object_update_fence(obj, reg, enable);

3032
	return 0;
3033 3034
}

3035 3036 3037 3038 3039 3040 3041 3042
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3043
	 * crossing memory domains and dying.
3044 3045 3046 3047
	 */
	if (HAS_LLC(dev))
		return true;

3048
	if (!drm_mm_node_allocated(gtt_space))
3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3072
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3073 3074 3075 3076 3077 3078 3079 3080
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3081 3082
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3083 3084 3085 3086 3087 3088 3089 3090 3091 3092
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3093 3094
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3095 3096 3097 3098 3099 3100 3101 3102 3103 3104
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3105 3106 3107 3108
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
3109 3110 3111 3112 3113
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking)
3114
{
3115
	struct drm_device *dev = obj->base.dev;
3116
	drm_i915_private_t *dev_priv = dev->dev_private;
3117
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3118 3119
	size_t gtt_max =
		map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3120
	struct i915_vma *vma;
3121
	int ret;
3122

3123 3124 3125 3126 3127
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3128
						     obj->tiling_mode, true);
3129
	unfenced_alignment =
3130
		i915_gem_get_gtt_alignment(dev,
3131
						    obj->base.size,
3132
						    obj->tiling_mode, false);
3133

3134
	if (alignment == 0)
3135 3136
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
3137
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
3138 3139 3140 3141
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

3142
	size = map_and_fenceable ? fence_size : obj->base.size;
3143

3144 3145 3146
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3147
	if (obj->base.size > gtt_max) {
3148
		DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3149 3150
			  obj->base.size,
			  map_and_fenceable ? "mappable" : "total",
3151
			  gtt_max);
3152 3153 3154
		return -E2BIG;
	}

3155
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3156 3157 3158
	if (ret)
		return ret;

3159 3160
	i915_gem_object_pin_pages(obj);

3161 3162
	BUG_ON(!i915_is_ggtt(vm));

3163
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3164
	if (IS_ERR(vma)) {
3165 3166
		ret = PTR_ERR(vma);
		goto err_unpin;
B
Ben Widawsky 已提交
3167 3168
	}

3169 3170 3171
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

3172
search_free:
3173
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3174
						  size, alignment,
3175 3176
						  obj->cache_level, 0, gtt_max,
						  DRM_MM_SEARCH_DEFAULT);
3177
	if (ret) {
3178
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3179
					       obj->cache_level,
3180 3181
					       map_and_fenceable,
					       nonblocking);
3182 3183
		if (ret == 0)
			goto search_free;
3184

3185
		goto err_free_vma;
3186
	}
B
Ben Widawsky 已提交
3187
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3188
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3189
		ret = -EINVAL;
3190
		goto err_remove_node;
3191 3192
	}

3193
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3194
	if (ret)
3195
		goto err_remove_node;
3196

3197
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3198
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3199

3200 3201
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3202

3203 3204
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3205

3206 3207
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3208

3209
		obj->map_and_fenceable = mappable && fenceable;
3210
	}
3211

3212
	WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
3213

3214
	trace_i915_vma_bind(vma, map_and_fenceable);
3215
	i915_gem_verify_gtt(dev);
3216
	return 0;
B
Ben Widawsky 已提交
3217

3218
err_remove_node:
3219
	drm_mm_remove_node(&vma->node);
3220
err_free_vma:
B
Ben Widawsky 已提交
3221
	i915_gem_vma_destroy(vma);
3222
err_unpin:
B
Ben Widawsky 已提交
3223 3224
	i915_gem_object_unpin_pages(obj);
	return ret;
3225 3226
}

3227
bool
3228 3229
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3230 3231 3232 3233 3234
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3235
	if (obj->pages == NULL)
3236
		return false;
3237

3238 3239 3240 3241 3242
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3243
		return false;
3244

3245 3246 3247 3248 3249 3250 3251 3252
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3253
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3254
		return false;
3255

C
Chris Wilson 已提交
3256
	trace_i915_gem_object_clflush(obj);
3257
	drm_clflush_sg(obj->pages);
3258 3259

	return true;
3260 3261 3262 3263
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3264
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3265
{
C
Chris Wilson 已提交
3266 3267
	uint32_t old_write_domain;

3268
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3269 3270
		return;

3271
	/* No actual flushing is required for the GTT write domain.  Writes
3272 3273
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3274 3275 3276 3277
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3278
	 */
3279 3280
	wmb();

3281 3282
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3283 3284

	trace_i915_gem_object_change_domain(obj,
3285
					    obj->base.read_domains,
C
Chris Wilson 已提交
3286
					    old_write_domain);
3287 3288 3289 3290
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3291 3292
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3293
{
C
Chris Wilson 已提交
3294
	uint32_t old_write_domain;
3295

3296
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3297 3298
		return;

3299 3300 3301
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3302 3303
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3304 3305

	trace_i915_gem_object_change_domain(obj,
3306
					    obj->base.read_domains,
C
Chris Wilson 已提交
3307
					    old_write_domain);
3308 3309
}

3310 3311 3312 3313 3314 3315
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3316
int
3317
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3318
{
3319
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3320
	uint32_t old_write_domain, old_read_domains;
3321
	int ret;
3322

3323
	/* Not valid to be called on unbound objects. */
3324
	if (!i915_gem_obj_bound_any(obj))
3325 3326
		return -EINVAL;

3327 3328 3329
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3330
	ret = i915_gem_object_wait_rendering(obj, !write);
3331 3332 3333
	if (ret)
		return ret;

3334
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3335

3336 3337 3338 3339 3340 3341 3342
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3343 3344
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3345

3346 3347 3348
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3349 3350
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3351
	if (write) {
3352 3353 3354
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3355 3356
	}

C
Chris Wilson 已提交
3357 3358 3359 3360
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3361
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3362 3363 3364 3365 3366 3367 3368 3369
	if (i915_gem_object_is_inactive(obj)) {
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3370

3371 3372 3373
	return 0;
}

3374 3375 3376
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3377 3378
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3379
	struct i915_vma *vma;
3380 3381 3382 3383 3384 3385 3386 3387 3388 3389
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3390 3391
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3392
			ret = i915_vma_unbind(vma);
3393 3394 3395 3396 3397
			if (ret)
				return ret;

			break;
		}
3398 3399
	}

3400
	if (i915_gem_obj_bound_any(obj)) {
3401 3402 3403 3404 3405 3406 3407 3408 3409 3410
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3411
		if (INTEL_INFO(dev)->gen < 6) {
3412 3413 3414 3415 3416
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3417 3418
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3419 3420 3421
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3422 3423
	}

3424 3425 3426 3427 3428
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3450
	i915_gem_verify_gtt(dev);
3451 3452 3453
	return 0;
}

B
Ben Widawsky 已提交
3454 3455
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3456
{
B
Ben Widawsky 已提交
3457
	struct drm_i915_gem_caching *args = data;
3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3471 3472 3473 3474 3475 3476
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3477 3478 3479 3480
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3481 3482 3483 3484
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3485 3486 3487 3488 3489 3490 3491

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3492 3493
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3494
{
B
Ben Widawsky 已提交
3495
	struct drm_i915_gem_caching *args = data;
3496 3497 3498 3499
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3500 3501
	switch (args->caching) {
	case I915_CACHING_NONE:
3502 3503
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3504
	case I915_CACHING_CACHED:
3505 3506
		level = I915_CACHE_LLC;
		break;
3507 3508 3509
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3510 3511 3512 3513
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3514 3515 3516 3517
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
	return obj->pin_count - !!obj->user_pin_count;
}

3548
/*
3549 3550 3551
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3552 3553
 */
int
3554 3555
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3556
				     struct intel_ring_buffer *pipelined)
3557
{
3558
	u32 old_read_domains, old_write_domain;
3559 3560
	int ret;

3561
	if (pipelined != obj->ring) {
3562 3563
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3564 3565 3566
			return ret;
	}

3567 3568 3569 3570 3571
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3572 3573 3574 3575 3576 3577 3578 3579 3580
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3581 3582
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3583
	if (ret)
3584
		goto err_unpin_display;
3585

3586 3587 3588 3589
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
B
Ben Widawsky 已提交
3590
	ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
3591
	if (ret)
3592
		goto err_unpin_display;
3593

3594
	i915_gem_object_flush_cpu_write_domain(obj, true);
3595

3596
	old_write_domain = obj->base.write_domain;
3597
	old_read_domains = obj->base.read_domains;
3598 3599 3600 3601

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3602
	obj->base.write_domain = 0;
3603
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3604 3605 3606

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3607
					    old_write_domain);
3608 3609

	return 0;
3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin(obj);
	obj->pin_display = is_pin_display(obj);
3621 3622
}

3623
int
3624
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3625
{
3626 3627
	int ret;

3628
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3629 3630
		return 0;

3631
	ret = i915_gem_object_wait_rendering(obj, false);
3632 3633 3634
	if (ret)
		return ret;

3635 3636
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3637
	return 0;
3638 3639
}

3640 3641 3642 3643 3644 3645
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3646
int
3647
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3648
{
C
Chris Wilson 已提交
3649
	uint32_t old_write_domain, old_read_domains;
3650 3651
	int ret;

3652 3653 3654
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3655
	ret = i915_gem_object_wait_rendering(obj, !write);
3656 3657 3658
	if (ret)
		return ret;

3659
	i915_gem_object_flush_gtt_write_domain(obj);
3660

3661 3662
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3663

3664
	/* Flush the CPU cache if it's still invalid. */
3665
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3666
		i915_gem_clflush_object(obj, false);
3667

3668
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3669 3670 3671 3672 3673
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3674
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3675 3676 3677 3678 3679

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3680 3681
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3682
	}
3683

C
Chris Wilson 已提交
3684 3685 3686 3687
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3688 3689 3690
	return 0;
}

3691 3692 3693
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3694 3695 3696 3697
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3698 3699 3700
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3701
static int
3702
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3703
{
3704 3705
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3706
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3707 3708
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3709
	unsigned reset_counter;
3710 3711
	u32 seqno = 0;
	int ret;
3712

3713 3714 3715 3716 3717 3718 3719
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3720

3721
	spin_lock(&file_priv->mm.lock);
3722
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3723 3724
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3725

3726 3727
		ring = request->ring;
		seqno = request->seqno;
3728
	}
3729
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3730
	spin_unlock(&file_priv->mm.lock);
3731

3732 3733
	if (seqno == 0)
		return 0;
3734

3735
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
3736 3737
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3738 3739 3740 3741

	return ret;
}

3742
int
3743
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3744
		    struct i915_address_space *vm,
3745
		    uint32_t alignment,
3746 3747
		    bool map_and_fenceable,
		    bool nonblocking)
3748
{
3749
	struct i915_vma *vma;
3750 3751
	int ret;

3752 3753
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3754

3755 3756 3757 3758 3759 3760 3761
	WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));

	vma = i915_gem_obj_to_vma(obj, vm);

	if (vma) {
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3762 3763
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3764
			     "bo is already pinned with incorrect alignment:"
3765
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3766
			     " obj->map_and_fenceable=%d\n",
3767
			     i915_gem_obj_offset(obj, vm), alignment,
3768
			     map_and_fenceable,
3769
			     obj->map_and_fenceable);
3770
			ret = i915_vma_unbind(vma);
3771 3772 3773 3774 3775
			if (ret)
				return ret;
		}
	}

3776
	if (!i915_gem_obj_bound(obj, vm)) {
3777 3778
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3779 3780 3781
		ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
						 map_and_fenceable,
						 nonblocking);
3782
		if (ret)
3783
			return ret;
3784 3785 3786

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3787
	}
J
Jesse Barnes 已提交
3788

3789 3790 3791
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3792
	obj->pin_count++;
3793
	obj->pin_mappable |= map_and_fenceable;
3794 3795 3796 3797 3798

	return 0;
}

void
3799
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3800
{
3801
	BUG_ON(obj->pin_count == 0);
3802
	BUG_ON(!i915_gem_obj_bound_any(obj));
3803

3804
	if (--obj->pin_count == 0)
3805
		obj->pin_mappable = false;
3806 3807 3808 3809
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3810
		   struct drm_file *file)
3811 3812
{
	struct drm_i915_gem_pin *args = data;
3813
	struct drm_i915_gem_object *obj;
3814 3815
	int ret;

3816 3817 3818
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3819

3820
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3821
	if (&obj->base == NULL) {
3822 3823
		ret = -ENOENT;
		goto unlock;
3824 3825
	}

3826
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3827
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3828 3829
		ret = -EINVAL;
		goto out;
3830 3831
	}

3832
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3833 3834
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3835 3836
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3837 3838
	}

3839
	if (obj->user_pin_count == 0) {
B
Ben Widawsky 已提交
3840
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
3841 3842
		if (ret)
			goto out;
3843 3844
	}

3845 3846 3847
	obj->user_pin_count++;
	obj->pin_filp = file;

3848
	args->offset = i915_gem_obj_ggtt_offset(obj);
3849
out:
3850
	drm_gem_object_unreference(&obj->base);
3851
unlock:
3852
	mutex_unlock(&dev->struct_mutex);
3853
	return ret;
3854 3855 3856 3857
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3858
		     struct drm_file *file)
3859 3860
{
	struct drm_i915_gem_pin *args = data;
3861
	struct drm_i915_gem_object *obj;
3862
	int ret;
3863

3864 3865 3866
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3867

3868
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3869
	if (&obj->base == NULL) {
3870 3871
		ret = -ENOENT;
		goto unlock;
3872
	}
3873

3874
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3875 3876
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3877 3878
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3879
	}
3880 3881 3882
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3883 3884
		i915_gem_object_unpin(obj);
	}
3885

3886
out:
3887
	drm_gem_object_unreference(&obj->base);
3888
unlock:
3889
	mutex_unlock(&dev->struct_mutex);
3890
	return ret;
3891 3892 3893 3894
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3895
		    struct drm_file *file)
3896 3897
{
	struct drm_i915_gem_busy *args = data;
3898
	struct drm_i915_gem_object *obj;
3899 3900
	int ret;

3901
	ret = i915_mutex_lock_interruptible(dev);
3902
	if (ret)
3903
		return ret;
3904

3905
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3906
	if (&obj->base == NULL) {
3907 3908
		ret = -ENOENT;
		goto unlock;
3909
	}
3910

3911 3912 3913 3914
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3915
	 */
3916
	ret = i915_gem_object_flush_active(obj);
3917

3918
	args->busy = obj->active;
3919 3920 3921 3922
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3923

3924
	drm_gem_object_unreference(&obj->base);
3925
unlock:
3926
	mutex_unlock(&dev->struct_mutex);
3927
	return ret;
3928 3929 3930 3931 3932 3933
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3934
	return i915_gem_ring_throttle(dev, file_priv);
3935 3936
}

3937 3938 3939 3940 3941
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3942
	struct drm_i915_gem_object *obj;
3943
	int ret;
3944 3945 3946 3947 3948 3949 3950 3951 3952

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3953 3954 3955 3956
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3957
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3958
	if (&obj->base == NULL) {
3959 3960
		ret = -ENOENT;
		goto unlock;
3961 3962
	}

3963
	if (obj->pin_count) {
3964 3965
		ret = -EINVAL;
		goto out;
3966 3967
	}

3968 3969
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3970

C
Chris Wilson 已提交
3971 3972
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3973 3974
		i915_gem_object_truncate(obj);

3975
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3976

3977
out:
3978
	drm_gem_object_unreference(&obj->base);
3979
unlock:
3980
	mutex_unlock(&dev->struct_mutex);
3981
	return ret;
3982 3983
}

3984 3985
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
3986
{
3987
	INIT_LIST_HEAD(&obj->global_list);
3988 3989
	INIT_LIST_HEAD(&obj->ring_list);
	INIT_LIST_HEAD(&obj->exec_list);
3990
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
3991
	INIT_LIST_HEAD(&obj->vma_list);
3992

3993 3994
	obj->ops = ops;

3995 3996 3997 3998 3999 4000 4001 4002
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4003 4004 4005 4006 4007
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4008 4009
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4010
{
4011
	struct drm_i915_gem_object *obj;
4012
	struct address_space *mapping;
D
Daniel Vetter 已提交
4013
	gfp_t mask;
4014

4015
	obj = i915_gem_object_alloc(dev);
4016 4017
	if (obj == NULL)
		return NULL;
4018

4019
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4020
		i915_gem_object_free(obj);
4021 4022
		return NULL;
	}
4023

4024 4025 4026 4027 4028 4029 4030
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4031
	mapping = file_inode(obj->base.filp)->i_mapping;
4032
	mapping_set_gfp_mask(mapping, mask);
4033

4034
	i915_gem_object_init(obj, &i915_gem_object_ops);
4035

4036 4037
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4038

4039 4040
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4056 4057
	trace_i915_gem_object_create(obj);

4058
	return obj;
4059 4060 4061 4062 4063
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
4064

4065 4066 4067
	return 0;
}

4068
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4069
{
4070
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4071
	struct drm_device *dev = obj->base.dev;
4072
	drm_i915_private_t *dev_priv = dev->dev_private;
4073
	struct i915_vma *vma, *next;
4074

4075 4076
	trace_i915_gem_object_destroy(obj);

4077 4078 4079 4080
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
4081 4082 4083 4084 4085 4086 4087
	/* NB: 0 or 1 elements */
	WARN_ON(!list_empty(&obj->vma_list) &&
		!list_is_singular(&obj->vma_list));
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
		int ret = i915_vma_unbind(vma);
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4088

4089 4090
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4091

4092
			WARN_ON(i915_vma_unbind(vma));
4093

4094 4095
			dev_priv->mm.interruptible = was_interruptible;
		}
4096 4097
	}

B
Ben Widawsky 已提交
4098 4099 4100 4101 4102
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4103 4104
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4105
	i915_gem_object_put_pages(obj);
4106
	i915_gem_object_free_mmap_offset(obj);
4107
	i915_gem_object_release_stolen(obj);
4108

4109 4110
	BUG_ON(obj->pages);

4111 4112
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4113

4114 4115
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4116

4117
	kfree(obj->bit_17);
4118
	i915_gem_object_free(obj);
4119 4120
}

B
Ben Widawsky 已提交
4121 4122 4123 4124 4125 4126 4127 4128
struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm)
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
B
Ben Widawsky 已提交
4129
	INIT_LIST_HEAD(&vma->mm_list);
4130
	INIT_LIST_HEAD(&vma->exec_list);
B
Ben Widawsky 已提交
4131 4132 4133
	vma->vm = vm;
	vma->obj = obj;

4134 4135 4136 4137 4138 4139
	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);

B
Ben Widawsky 已提交
4140 4141 4142 4143 4144 4145
	return vma;
}

void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4146
	list_del(&vma->vma_link);
B
Ben Widawsky 已提交
4147 4148 4149
	kfree(vma);
}

4150 4151 4152 4153 4154
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
4155

4156
	if (dev_priv->ums.mm_suspended) {
4157 4158
		mutex_unlock(&dev->struct_mutex);
		return 0;
4159 4160
	}

4161
	ret = i915_gpu_idle(dev);
4162 4163
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4164
		return ret;
4165
	}
4166
	i915_gem_retire_requests(dev);
4167

4168
	/* Under UMS, be paranoid and evict. */
4169
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4170
		i915_gem_evict_everything(dev);
4171

4172
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4173 4174

	i915_kernel_lost_context(dev);
4175
	i915_gem_cleanup_ringbuffer(dev);
4176 4177 4178 4179

	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

4180 4181 4182
	return 0;
}

B
Ben Widawsky 已提交
4183 4184 4185 4186 4187 4188
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

4189
	if (!HAS_L3_GPU_CACHE(dev))
B
Ben Widawsky 已提交
4190 4191
		return;

4192
	if (!dev_priv->l3_parity.remap_info)
B
Ben Widawsky 已提交
4193 4194 4195 4196 4197 4198 4199 4200
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
4201
		if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
4202 4203
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
4204
		if (remap && !dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
4205
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
4206
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
B
Ben Widawsky 已提交
4207 4208 4209 4210 4211 4212 4213 4214
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

4215 4216 4217 4218
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4219
	if (INTEL_INFO(dev)->gen < 5 ||
4220 4221 4222 4223 4224 4225
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4226 4227 4228
	if (IS_GEN5(dev))
		return;

4229 4230
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4231
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4232
	else if (IS_GEN7(dev))
4233
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
4234 4235
	else
		BUG();
4236
}
D
Daniel Vetter 已提交
4237

4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4254
static int i915_gem_init_rings(struct drm_device *dev)
4255
{
4256
	struct drm_i915_private *dev_priv = dev->dev_private;
4257
	int ret;
4258

4259
	ret = intel_init_render_ring_buffer(dev);
4260
	if (ret)
4261
		return ret;
4262 4263

	if (HAS_BSD(dev)) {
4264
		ret = intel_init_bsd_ring_buffer(dev);
4265 4266
		if (ret)
			goto cleanup_render_ring;
4267
	}
4268

4269
	if (intel_enable_blt(dev)) {
4270 4271 4272 4273 4274
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4275 4276 4277 4278 4279 4280 4281
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4282
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4283
	if (ret)
B
Ben Widawsky 已提交
4284
		goto cleanup_vebox_ring;
4285 4286 4287

	return 0;

B
Ben Widawsky 已提交
4288 4289
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4309
	if (dev_priv->ellc_size)
4310
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4311

4312 4313 4314 4315 4316 4317
	if (HAS_PCH_NOP(dev)) {
		u32 temp = I915_READ(GEN7_MSG_CTL);
		temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
		I915_WRITE(GEN7_MSG_CTL, temp);
	}

4318 4319 4320 4321 4322
	i915_gem_l3_remap(dev);

	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4323 4324 4325
	if (ret)
		return ret;

4326 4327 4328 4329 4330
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
4331 4332 4333 4334 4335 4336 4337
	if (dev_priv->mm.aliasing_ppgtt) {
		ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
		if (ret) {
			i915_gem_cleanup_aliasing_ppgtt(dev);
			DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
		}
	}
D
Daniel Vetter 已提交
4338

4339
	return 0;
4340 4341
}

4342 4343 4344 4345 4346 4347
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4348 4349 4350 4351 4352 4353 4354 4355

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4356
	i915_gem_init_global_gtt(dev);
4357

4358 4359 4360 4361 4362 4363 4364
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

4365 4366 4367
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4368 4369 4370
	return 0;
}

4371 4372 4373 4374
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4375
	struct intel_ring_buffer *ring;
4376
	int i;
4377

4378 4379
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4380 4381
}

4382 4383 4384 4385
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4386
	struct drm_i915_private *dev_priv = dev->dev_private;
4387
	int ret;
4388

J
Jesse Barnes 已提交
4389 4390 4391
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4392
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4393
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4394
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4395 4396 4397
	}

	mutex_lock(&dev->struct_mutex);
4398
	dev_priv->ums.mm_suspended = 0;
4399

4400
	ret = i915_gem_init_hw(dev);
4401 4402
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4403
		return ret;
4404
	}
4405

4406
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4407
	mutex_unlock(&dev->struct_mutex);
4408

4409 4410 4411
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4412

4413
	return 0;
4414 4415 4416 4417

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4418
	dev_priv->ums.mm_suspended = 1;
4419 4420 4421
	mutex_unlock(&dev->struct_mutex);

	return ret;
4422 4423 4424 4425 4426 4427
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4428 4429 4430
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

J
Jesse Barnes 已提交
4431 4432 4433
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4434
	drm_irq_uninstall(dev);
4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447

	mutex_lock(&dev->struct_mutex);
	ret =  i915_gem_idle(dev);

	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	if (ret != 0)
		dev_priv->ums.mm_suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4448 4449 4450 4451 4452 4453 4454
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4455 4456 4457
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4458
	mutex_lock(&dev->struct_mutex);
4459 4460 4461
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4462
	mutex_unlock(&dev->struct_mutex);
4463 4464
}

4465 4466 4467 4468 4469 4470 4471
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

B
Ben Widawsky 已提交
4472 4473 4474 4475 4476 4477 4478 4479 4480 4481
static void i915_init_vm(struct drm_i915_private *dev_priv,
			 struct i915_address_space *vm)
{
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
	list_add(&vm->global_link, &dev_priv->vm_list);
}

4482 4483 4484 4485
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4486 4487 4488 4489 4490 4491 4492
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4493

B
Ben Widawsky 已提交
4494 4495 4496
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

C
Chris Wilson 已提交
4497 4498
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4499
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4500 4501
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4502
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4503
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4504 4505
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4506
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4507

4508 4509
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4510 4511
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4512 4513
	}

4514 4515
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4516
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4517 4518
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4519

4520 4521 4522
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4523 4524 4525 4526
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4527
	/* Initialize fence registers to zero */
4528 4529
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4530

4531
	i915_gem_detect_bit_6_swizzle(dev);
4532
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4533

4534 4535
	dev_priv->mm.interruptible = true;

4536 4537
	dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
	dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
4538 4539
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4540
}
4541 4542 4543 4544 4545

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4546 4547
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4548 4549 4550 4551 4552 4553 4554 4555
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4556
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4557 4558 4559 4560 4561
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4562
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4575
	kfree(phys_obj);
4576 4577 4578
	return ret;
}

4579
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4604
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4605 4606 4607 4608
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4609
				 struct drm_i915_gem_object *obj)
4610
{
A
Al Viro 已提交
4611
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4612
	char *vaddr;
4613 4614 4615
	int i;
	int page_count;

4616
	if (!obj->phys_obj)
4617
		return;
4618
	vaddr = obj->phys_obj->handle->vaddr;
4619

4620
	page_count = obj->base.size / PAGE_SIZE;
4621
	for (i = 0; i < page_count; i++) {
4622
		struct page *page = shmem_read_mapping_page(mapping, i);
4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4634
	}
4635
	i915_gem_chipset_flush(dev);
4636

4637 4638
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4639 4640 4641 4642
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4643
			    struct drm_i915_gem_object *obj,
4644 4645
			    int id,
			    int align)
4646
{
A
Al Viro 已提交
4647
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4648 4649 4650 4651 4652 4653 4654 4655
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4656 4657
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4658 4659 4660 4661 4662 4663 4664
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4665
						obj->base.size, align);
4666
		if (ret) {
4667 4668
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4669
			return ret;
4670 4671 4672 4673
		}
	}

	/* bind to the object */
4674 4675
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4676

4677
	page_count = obj->base.size / PAGE_SIZE;
4678 4679

	for (i = 0; i < page_count; i++) {
4680 4681 4682
		struct page *page;
		char *dst, *src;

4683
		page = shmem_read_mapping_page(mapping, i);
4684 4685
		if (IS_ERR(page))
			return PTR_ERR(page);
4686

4687
		src = kmap_atomic(page);
4688
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4689
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4690
		kunmap_atomic(src);
4691

4692 4693 4694
		mark_page_accessed(page);
		page_cache_release(page);
	}
4695

4696 4697 4698 4699
	return 0;
}

static int
4700 4701
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4702 4703 4704
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4705
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4706
	char __user *user_data = to_user_ptr(args->data_ptr);
4707

4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4721

4722
	i915_gem_chipset_flush(dev);
4723 4724
	return 0;
}
4725

4726
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4727
{
4728
	struct drm_i915_file_private *file_priv = file->driver_priv;
4729 4730 4731 4732 4733

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4734
	spin_lock(&file_priv->mm.lock);
4735 4736 4737 4738 4739 4740 4741 4742 4743
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4744
	spin_unlock(&file_priv->mm.lock);
4745
}
4746

4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4760 4761
static unsigned long
i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
4762
{
4763 4764 4765 4766 4767
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4768
	struct drm_i915_gem_object *obj;
4769
	bool unlock = true;
4770
	unsigned long count;
4771

4772 4773 4774 4775
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return 0;

4776 4777 4778
		if (dev_priv->mm.shrinker_no_lock_stealing)
			return 0;

4779 4780
		unlock = false;
	}
4781

4782
	count = 0;
4783
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4784
		if (obj->pages_pin_count == 0)
4785
			count += obj->base.size >> PAGE_SHIFT;
4786 4787 4788 4789 4790

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

4791
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
4792
			count += obj->base.size >> PAGE_SHIFT;
4793
	}
4794

4795 4796
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
4797
	return count;
4798
}
4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
4825
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_address_space *vm;

	list_for_each_entry(vm, &dev_priv->vm_list, global_link)
		if (i915_gem_obj_bound(o, vm))
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894
static unsigned long
i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
{
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	int nr_to_scan = sc->nr_to_scan;
	unsigned long freed;
	bool unlock = true;

	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return 0;

		if (dev_priv->mm.shrinker_no_lock_stealing)
			return 0;

		unlock = false;
	}

	freed = i915_gem_purge(dev_priv, nr_to_scan);
	if (freed < nr_to_scan)
		freed += __i915_gem_shrink(dev_priv, nr_to_scan,
							false);
	if (freed < nr_to_scan)
		freed += i915_gem_shrink_all(dev_priv);

	if (unlock)
		mutex_unlock(&dev->struct_mutex);
	return freed;
}

4895 4896 4897 4898 4899 4900 4901 4902 4903 4904
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm)
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}
4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917

struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = i915_gem_vma_create(obj, vm);

	return vma;
}