amdgpu_vm.c 39.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

53 54 55
/* Special value that no flush is necessary */
#define AMDGPU_VM_NO_FLUSH (~0ll)

56 57 58 59 60 61 62 63 64 65 66 67
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
struct amdgpu_vm_update_params {
	/* address where to copy page table entries from */
	uint64_t src;
	/* DMA addresses to use for mapping */
	dma_addr_t *pages_addr;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
};

A
Alex Deucher 已提交
68 69 70 71 72
/**
 * amdgpu_vm_num_pde - return the number of page directory entries
 *
 * @adev: amdgpu_device pointer
 *
73
 * Calculate the number of page directory entries.
A
Alex Deucher 已提交
74 75 76 77 78 79 80 81 82 83 84
 */
static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
{
	return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
}

/**
 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
 *
 * @adev: amdgpu_device pointer
 *
85
 * Calculate the size of the page directory in bytes.
A
Alex Deucher 已提交
86 87 88 89 90 91 92
 */
static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
{
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
}

/**
93
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
94 95
 *
 * @vm: vm providing the BOs
96
 * @validated: head of validation list
97
 * @entry: entry to add
A
Alex Deucher 已提交
98 99
 *
 * Add the page directory to the list of BOs to
100
 * validate for command submission.
A
Alex Deucher 已提交
101
 */
102 103 104
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
105
{
106 107 108 109
	entry->robj = vm->page_directory;
	entry->priority = 0;
	entry->tv.bo = &vm->page_directory->tbo;
	entry->tv.shared = true;
110
	entry->user_pages = NULL;
111 112
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
113

114
/**
115
 * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
116 117
 *
 * @vm: vm providing the BOs
118
 * @duplicates: head of duplicates list
A
Alex Deucher 已提交
119
 *
120 121
 * Add the page directory to the BO duplicates list
 * for command submission.
A
Alex Deucher 已提交
122
 */
123
void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates)
A
Alex Deucher 已提交
124
{
125
	unsigned i;
A
Alex Deucher 已提交
126 127

	/* add the vm page table to the list */
128 129 130 131
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
A
Alex Deucher 已提交
132 133
			continue;

134
		list_add(&entry->tv.head, duplicates);
A
Alex Deucher 已提交
135
	}
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162

}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
			continue;

		ttm_bo_move_to_lru_tail(&entry->robj->tbo);
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
163 164 165 166 167 168
}

/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
169 170
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
171
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
172
 *
173
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
174
 */
175
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
176 177
		      struct amdgpu_sync *sync, struct fence *fence,
		      unsigned *vm_id, uint64_t *vm_pd_addr)
A
Alex Deucher 已提交
178
{
179
	uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
A
Alex Deucher 已提交
180
	struct amdgpu_device *adev = ring->adev;
181
	struct fence *updates = sync->last_vm_update;
182 183
	struct amdgpu_vm_id *id;
	unsigned i = ring->idx;
184
	int r;
A
Alex Deucher 已提交
185

186 187
	mutex_lock(&adev->vm_manager.lock);

188 189 190
	/* Check if we can use a VMID already assigned to this VM */
	do {
		struct fence *flushed;
191

192 193 194
		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
195

196 197 198 199
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;

200
		if (atomic64_read(&id->owner) != vm->client_id)
201 202 203 204 205
			continue;

		if (pd_addr != id->pd_gpu_addr)
			continue;

206
		if (id->last_user != ring &&
207 208 209 210 211 212
		    (!id->last_flush || !fence_is_signaled(id->last_flush)))
			continue;

		flushed  = id->flushed_updates;
		if (updates && (!flushed || fence_is_later(updates, flushed)))
			continue;
213

214
		/* Good we can use this VMID */
215
		if (id->last_user == ring) {
216 217
			r = amdgpu_sync_fence(ring->adev, sync,
					      id->first);
218 219
			if (r)
				goto error;
220 221 222 223 224 225
		}

		/* And remember this submission as user of the VMID */
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
226

227 228
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
229

230 231 232
		*vm_id = id - adev->vm_manager.ids;
		*vm_pd_addr = AMDGPU_VM_NO_FLUSH;
		trace_amdgpu_vm_grab_id(vm, ring->idx, *vm_id, *vm_pd_addr);
A
Alex Deucher 已提交
233

234 235 236 237
		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	} while (i != ring->idx);
A
Alex Deucher 已提交
238

239 240 241
	id = list_first_entry(&adev->vm_manager.ids_lru,
			      struct amdgpu_vm_id,
			      list);
242

243
	if (!amdgpu_sync_is_idle(&id->active)) {
244
		struct list_head *head = &adev->vm_manager.ids_lru;
245
		struct amdgpu_vm_id *tmp;
246 247 248

		list_for_each_entry_safe(id, tmp, &adev->vm_manager.ids_lru,
					 list) {
249
			if (amdgpu_sync_is_idle(&id->active)) {
250 251
				list_move(&id->list, head);
				head = &id->list;
252 253
			}
		}
254 255 256
		id = list_first_entry(&adev->vm_manager.ids_lru,
				      struct amdgpu_vm_id,
				      list);
257 258
	}

259 260 261
	r = amdgpu_sync_cycle_fences(sync, &id->active, fence);
	if (r)
		goto error;
262

263 264
	fence_put(id->first);
	id->first = fence_get(fence);
265

266 267 268
	fence_put(id->last_flush);
	id->last_flush = NULL;

269 270
	fence_put(id->flushed_updates);
	id->flushed_updates = fence_get(updates);
271

272
	id->pd_gpu_addr = pd_addr;
273

274
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
275
	id->last_user = ring;
276
	atomic64_set(&id->owner, vm->client_id);
277
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
278

279 280 281 282 283
	*vm_id = id - adev->vm_manager.ids;
	*vm_pd_addr = pd_addr;
	trace_amdgpu_vm_grab_id(vm, ring->idx, *vm_id, *vm_pd_addr);

error:
284
	mutex_unlock(&adev->vm_manager.lock);
285
	return r;
A
Alex Deucher 已提交
286 287 288 289 290 291
}

/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
292
 * @vm_id: vmid number to use
293
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
294
 *
295
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
296
 */
297 298 299 300
int amdgpu_vm_flush(struct amdgpu_ring *ring,
		    unsigned vm_id, uint64_t pd_addr,
		    uint32_t gds_base, uint32_t gds_size,
		    uint32_t gws_base, uint32_t gws_size,
301
		    uint32_t oa_base, uint32_t oa_size)
A
Alex Deucher 已提交
302
{
303
	struct amdgpu_device *adev = ring->adev;
304
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];
305
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
306 307 308 309 310 311
		id->gds_base != gds_base ||
		id->gds_size != gds_size ||
		id->gws_base != gws_base ||
		id->gws_size != gws_size ||
		id->oa_base != oa_base ||
		id->oa_size != oa_size);
312
	int r;
313 314

	if (ring->funcs->emit_pipeline_sync && (
315 316
	    pd_addr != AMDGPU_VM_NO_FLUSH || gds_switch_needed ||
		    ring->type == AMDGPU_RING_TYPE_COMPUTE))
317
		amdgpu_ring_emit_pipeline_sync(ring);
318

319 320
	if (ring->funcs->emit_vm_flush &&
	    pd_addr != AMDGPU_VM_NO_FLUSH) {
321 322
		struct fence *fence;

323 324
		trace_amdgpu_vm_flush(pd_addr, ring->idx, vm_id);
		amdgpu_ring_emit_vm_flush(ring, vm_id, pd_addr);
325 326

		mutex_lock(&adev->vm_manager.lock);
327 328 329 330 331 332 333 334 335
		if ((id->pd_gpu_addr == pd_addr) && (id->last_user == ring)) {
			r = amdgpu_fence_emit(ring, &fence);
			if (r) {
				mutex_unlock(&adev->vm_manager.lock);
				return r;
			}
			fence_put(id->last_flush);
			id->last_flush = fence;
		}
336
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
337
	}
338

339
	if (gds_switch_needed) {
340 341 342 343 344 345
		id->gds_base = gds_base;
		id->gds_size = gds_size;
		id->gws_base = gws_base;
		id->gws_size = gws_size;
		id->oa_base = oa_base;
		id->oa_size = oa_size;
346 347 348 349
		amdgpu_ring_emit_gds_switch(ring, vm_id,
					    gds_base, gds_size,
					    gws_base, gws_size,
					    oa_base, oa_size);
350
	}
351 352

	return 0;
353 354 355 356 357 358 359 360 361 362 363 364
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
365 366 367 368 369 370 371 372
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
373 374 375 376 377 378 379 380
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
381
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
 * amdgpu_vm_update_pages - helper to call the right asic function
 *
 * @adev: amdgpu_device pointer
404
 * @vm_update_params: see amdgpu_vm_update_params definition
A
Alex Deucher 已提交
405 406 407 408 409 410 411 412 413 414
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
415 416
				   struct amdgpu_vm_update_params
					*vm_update_params,
A
Alex Deucher 已提交
417 418
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
419
				   uint32_t flags)
A
Alex Deucher 已提交
420 421 422
{
	trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);

423 424 425
	if (vm_update_params->src) {
		amdgpu_vm_copy_pte(adev, vm_update_params->ib,
			pe, (vm_update_params->src + (addr >> 12) * 8), count);
A
Alex Deucher 已提交
426

427 428 429 430
	} else if (vm_update_params->pages_addr) {
		amdgpu_vm_write_pte(adev, vm_update_params->ib,
			vm_update_params->pages_addr,
			pe, addr, count, incr, flags);
431 432

	} else if (count < 3) {
433
		amdgpu_vm_write_pte(adev, vm_update_params->ib, NULL, pe, addr,
434
				    count, incr, flags);
A
Alex Deucher 已提交
435 436

	} else {
437
		amdgpu_vm_set_pte_pde(adev, vm_update_params->ib, pe, addr,
A
Alex Deucher 已提交
438 439 440 441 442 443 444 445 446
				      count, incr, flags);
	}
}

/**
 * amdgpu_vm_clear_bo - initially clear the page dir/table
 *
 * @adev: amdgpu_device pointer
 * @bo: bo to clear
447 448
 *
 * need to reserve bo first before calling it.
A
Alex Deucher 已提交
449 450
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
451
			      struct amdgpu_vm *vm,
A
Alex Deucher 已提交
452 453
			      struct amdgpu_bo *bo)
{
454
	struct amdgpu_ring *ring;
455
	struct fence *fence = NULL;
456
	struct amdgpu_job *job;
457
	struct amdgpu_vm_update_params vm_update_params;
A
Alex Deucher 已提交
458 459 460 461
	unsigned entries;
	uint64_t addr;
	int r;

462
	memset(&vm_update_params, 0, sizeof(vm_update_params));
463 464
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

M
monk.liu 已提交
465 466 467 468
	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

A
Alex Deucher 已提交
469 470
	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
	if (r)
471
		goto error;
A
Alex Deucher 已提交
472 473 474 475

	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

476 477
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
478
		goto error;
A
Alex Deucher 已提交
479

480 481
	vm_update_params.ib = &job->ibs[0];
	amdgpu_vm_update_pages(adev, &vm_update_params, addr, 0, entries,
482 483 484 485
			       0, 0);
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
486 487
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
A
Alex Deucher 已提交
488 489 490
	if (r)
		goto error_free;

491
	amdgpu_bo_fence(bo, fence, true);
492
	fence_put(fence);
493
	return 0;
494

A
Alex Deucher 已提交
495
error_free:
496
	amdgpu_job_free(job);
A
Alex Deucher 已提交
497

498
error:
A
Alex Deucher 已提交
499 500 501 502
	return r;
}

/**
503
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
504
 *
505
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
506 507 508
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
509
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
510
 */
511
uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
512 513 514
{
	uint64_t result;

515 516 517 518 519 520 521 522 523 524 525
	if (pages_addr) {
		/* page table offset */
		result = pages_addr[addr >> PAGE_SHIFT];

		/* in case cpu page size != gpu page size*/
		result |= addr & (~PAGE_MASK);

	} else {
		/* No mapping required */
		result = addr;
	}
A
Alex Deucher 已提交
526

527
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
528 529 530 531 532 533 534 535 536 537 538 539 540

	return result;
}

/**
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
541
 * and updates the page directory.
A
Alex Deucher 已提交
542 543 544 545 546
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
{
547
	struct amdgpu_ring *ring;
A
Alex Deucher 已提交
548 549 550 551 552
	struct amdgpu_bo *pd = vm->page_directory;
	uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
	uint64_t last_pde = ~0, last_pt = ~0;
	unsigned count = 0, pt_idx, ndw;
553
	struct amdgpu_job *job;
554
	struct amdgpu_vm_update_params vm_update_params;
555
	struct fence *fence = NULL;
C
Chunming Zhou 已提交
556

A
Alex Deucher 已提交
557 558
	int r;

559
	memset(&vm_update_params, 0, sizeof(vm_update_params));
560 561
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
562 563 564 565 566 567
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
	ndw += vm->max_pde_used * 6;

568 569
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
570
		return r;
571

572
	vm_update_params.ib = &job->ibs[0];
A
Alex Deucher 已提交
573 574 575

	/* walk over the address space and update the page directory */
	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
576
		struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
577 578 579 580 581 582 583 584 585 586 587 588 589 590 591
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

		pt = amdgpu_bo_gpu_offset(bo);
		if (vm->page_tables[pt_idx].addr == pt)
			continue;
		vm->page_tables[pt_idx].addr = pt;

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
		    ((last_pt + incr * count) != pt)) {

			if (count) {
592
				amdgpu_vm_update_pages(adev, &vm_update_params,
593 594 595
						       last_pde, last_pt,
						       count, incr,
						       AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
596 597 598 599 600 601 602 603 604 605 606
			}

			count = 1;
			last_pde = pde;
			last_pt = pt;
		} else {
			++count;
		}
	}

	if (count)
607 608 609
		amdgpu_vm_update_pages(adev, &vm_update_params,
					last_pde, last_pt,
					count, incr, AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
610

611 612
	if (vm_update_params.ib->length_dw != 0) {
		amdgpu_ring_pad_ib(ring, vm_update_params.ib);
613 614
		amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM);
615
		WARN_ON(vm_update_params.ib->length_dw > ndw);
616 617
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
618 619
		if (r)
			goto error_free;
620

621
		amdgpu_bo_fence(pd, fence, true);
622 623
		fence_put(vm->page_directory_fence);
		vm->page_directory_fence = fence_get(fence);
624
		fence_put(fence);
C
Chunming Zhou 已提交
625

626 627
	} else {
		amdgpu_job_free(job);
C
Chunming Zhou 已提交
628
	}
A
Alex Deucher 已提交
629 630

	return 0;
C
Chunming Zhou 已提交
631 632

error_free:
633
	amdgpu_job_free(job);
634
	return r;
A
Alex Deucher 已提交
635 636 637 638 639 640
}

/**
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @adev: amdgpu_device pointer
641
 * @vm_update_params: see amdgpu_vm_update_params definition
A
Alex Deucher 已提交
642 643 644 645 646 647
 * @pe_start: first PTE to handle
 * @pe_end: last PTE to handle
 * @addr: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
648 649
				struct amdgpu_vm_update_params
					*vm_update_params,
A
Alex Deucher 已提交
650
				uint64_t pe_start, uint64_t pe_end,
651
				uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
	uint64_t frag_align = 0x80;

	uint64_t frag_start = ALIGN(pe_start, frag_align);
	uint64_t frag_end = pe_end & ~(frag_align - 1);

	unsigned count;

681 682 683 684
	/* Abort early if there isn't anything to do */
	if (pe_start == pe_end)
		return;

A
Alex Deucher 已提交
685
	/* system pages are non continuously */
686 687
	if (vm_update_params->src || vm_update_params->pages_addr ||
		!(flags & AMDGPU_PTE_VALID) || (frag_start >= frag_end)) {
A
Alex Deucher 已提交
688 689

		count = (pe_end - pe_start) / 8;
690
		amdgpu_vm_update_pages(adev, vm_update_params, pe_start,
691 692
				       addr, count, AMDGPU_GPU_PAGE_SIZE,
				       flags);
A
Alex Deucher 已提交
693 694 695 696 697 698
		return;
	}

	/* handle the 4K area at the beginning */
	if (pe_start != frag_start) {
		count = (frag_start - pe_start) / 8;
699
		amdgpu_vm_update_pages(adev, vm_update_params, pe_start, addr,
700
				       count, AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
701 702 703 704 705
		addr += AMDGPU_GPU_PAGE_SIZE * count;
	}

	/* handle the area in the middle */
	count = (frag_end - frag_start) / 8;
706
	amdgpu_vm_update_pages(adev, vm_update_params, frag_start, addr, count,
707
			       AMDGPU_GPU_PAGE_SIZE, flags | frag_flags);
A
Alex Deucher 已提交
708 709 710 711 712

	/* handle the 4K area at the end */
	if (frag_end != pe_end) {
		addr += AMDGPU_GPU_PAGE_SIZE * count;
		count = (pe_end - frag_end) / 8;
713
		amdgpu_vm_update_pages(adev, vm_update_params, frag_end, addr,
714
				       count, AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
715 716 717 718 719 720 721
	}
}

/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
 * @adev: amdgpu_device pointer
722
 * @vm_update_params: see amdgpu_vm_update_params definition
A
Alex Deucher 已提交
723 724 725 726 727 728
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 * @dst: destination address to map to
 * @flags: mapping flags
 *
729
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
730
 */
731
static void amdgpu_vm_update_ptes(struct amdgpu_device *adev,
732 733
				  struct amdgpu_vm_update_params
					*vm_update_params,
734 735 736
				  struct amdgpu_vm *vm,
				  uint64_t start, uint64_t end,
				  uint64_t dst, uint32_t flags)
A
Alex Deucher 已提交
737
{
738 739 740
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

	uint64_t last_pe_start = ~0, last_pe_end = ~0, last_dst = ~0;
A
Alex Deucher 已提交
741 742 743 744 745
	uint64_t addr;

	/* walk over the address space and update the page tables */
	for (addr = start; addr < end; ) {
		uint64_t pt_idx = addr >> amdgpu_vm_block_size;
746
		struct amdgpu_bo *pt = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
747
		unsigned nptes;
748
		uint64_t pe_start;
A
Alex Deucher 已提交
749 750 751 752 753 754

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

755 756
		pe_start = amdgpu_bo_gpu_offset(pt);
		pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
757

758
		if (last_pe_end != pe_start) {
A
Alex Deucher 已提交
759

760
			amdgpu_vm_frag_ptes(adev, vm_update_params,
761 762
					    last_pe_start, last_pe_end,
					    last_dst, flags);
A
Alex Deucher 已提交
763

764 765
			last_pe_start = pe_start;
			last_pe_end = pe_start + 8 * nptes;
A
Alex Deucher 已提交
766 767
			last_dst = dst;
		} else {
768
			last_pe_end += 8 * nptes;
A
Alex Deucher 已提交
769 770 771 772 773 774
		}

		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

775
	amdgpu_vm_frag_ptes(adev, vm_update_params, last_pe_start,
776
			    last_pe_end, last_dst, flags);
A
Alex Deucher 已提交
777 778 779 780 781 782
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
783 784
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
785
 * @vm: requested vm
786 787 788
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
789 790 791
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
792
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
793 794 795
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
796 797
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
798
				       struct amdgpu_vm *vm,
799 800 801
				       uint64_t start, uint64_t last,
				       uint32_t flags, uint64_t addr,
				       struct fence **fence)
A
Alex Deucher 已提交
802
{
803
	struct amdgpu_ring *ring;
804
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
805
	unsigned nptes, ncmds, ndw;
806
	struct amdgpu_job *job;
807
	struct amdgpu_vm_update_params vm_update_params;
808
	struct fence *f = NULL;
A
Alex Deucher 已提交
809 810
	int r;

811
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
812 813 814
	memset(&vm_update_params, 0, sizeof(vm_update_params));
	vm_update_params.src = src;
	vm_update_params.pages_addr = pages_addr;
815

816 817 818 819
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

820
	nptes = last - start + 1;
A
Alex Deucher 已提交
821 822 823 824 825 826 827 828 829 830

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

831
	if (vm_update_params.src) {
A
Alex Deucher 已提交
832 833 834
		/* only copy commands needed */
		ndw += ncmds * 7;

835
	} else if (vm_update_params.pages_addr) {
A
Alex Deucher 已提交
836 837 838 839 840 841 842 843 844 845 846 847 848 849
		/* header for write data commands */
		ndw += ncmds * 4;

		/* body of write data command */
		ndw += nptes * 2;

	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
	}

850 851
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
852
		return r;
853

854
	vm_update_params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
855

856
	r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
857 858 859
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
860

861 862 863 864
	r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
	if (r)
		goto error_free;

865
	amdgpu_vm_update_ptes(adev, &vm_update_params, vm, start,
866
			      last + 1, addr, flags);
A
Alex Deucher 已提交
867

868 869
	amdgpu_ring_pad_ib(ring, vm_update_params.ib);
	WARN_ON(vm_update_params.ib->length_dw > ndw);
870 871
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
872 873
	if (r)
		goto error_free;
A
Alex Deucher 已提交
874

875
	amdgpu_bo_fence(vm->page_directory, f, true);
876 877 878 879
	if (fence) {
		fence_put(*fence);
		*fence = fence_get(f);
	}
880
	fence_put(f);
A
Alex Deucher 已提交
881
	return 0;
C
Chunming Zhou 已提交
882 883

error_free:
884
	amdgpu_job_free(job);
885
	return r;
A
Alex Deucher 已提交
886 887
}

888 889 890 891
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
892 893
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
894 895 896
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
 * @addr: addr to set the area to
897
 * @flags: HW flags for the mapping
898 899 900 901 902 903 904 905
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
				      uint32_t gtt_flags,
906
				      dma_addr_t *pages_addr,
907 908
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
909 910
				      uint32_t flags, uint64_t addr,
				      struct fence **fence)
911 912 913
{
	const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;

914
	uint64_t src = 0, start = mapping->it.start;
915 916 917 918 919 920 921 922 923 924 925 926
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

	trace_amdgpu_vm_bo_update(mapping);

927
	if (pages_addr) {
928 929 930 931
		if (flags == gtt_flags)
			src = adev->gart.table_addr + (addr >> 12) * 8;
		addr = 0;
	}
932 933
	addr += mapping->offset;

934
	if (!pages_addr || src)
935
		return amdgpu_vm_bo_update_mapping(adev, src, pages_addr, vm,
936 937 938 939 940 941
						   start, mapping->it.last,
						   flags, addr, fence);

	while (start != mapping->it.last + 1) {
		uint64_t last;

942
		last = min((uint64_t)mapping->it.last, start + max_size - 1);
943
		r = amdgpu_vm_bo_update_mapping(adev, src, pages_addr, vm,
944 945 946 947 948 949
						start, last, flags, addr,
						fence);
		if (r)
			return r;

		start = last + 1;
950
		addr += max_size * AMDGPU_GPU_PAGE_SIZE;
951 952 953 954 955
	}

	return 0;
}

A
Alex Deucher 已提交
956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
 * @mem: ttm mem
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 *
 * Object have to be reserved and mutex must be locked!
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
			struct ttm_mem_reg *mem)
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
974
	dma_addr_t *pages_addr = NULL;
975
	uint32_t gtt_flags, flags;
A
Alex Deucher 已提交
976 977 978 979
	uint64_t addr;
	int r;

	if (mem) {
980 981
		struct ttm_dma_tt *ttm;

982
		addr = (u64)mem->start << PAGE_SHIFT;
983 984
		switch (mem->mem_type) {
		case TTM_PL_TT:
985 986 987
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
988 989 990
			break;

		case TTM_PL_VRAM:
A
Alex Deucher 已提交
991
			addr += adev->vm_manager.vram_base_offset;
992 993 994 995 996
			break;

		default:
			break;
		}
A
Alex Deucher 已提交
997 998 999 1000 1001
	} else {
		addr = 0;
	}

	flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
1002
	gtt_flags = (adev == bo_va->bo->adev) ? flags : 0;
A
Alex Deucher 已提交
1003

1004 1005 1006 1007 1008 1009
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1010 1011 1012
		r = amdgpu_vm_bo_split_mapping(adev, gtt_flags, pages_addr, vm,
					       mapping, flags, addr,
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1013 1014 1015 1016
		if (r)
			return r;
	}

1017 1018 1019 1020 1021 1022 1023 1024
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1025
	spin_lock(&vm->status_lock);
1026
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1027
	list_del_init(&bo_va->vm_status);
1028 1029
	if (!mem)
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
	spin_unlock(&vm->status_lock);

	return 0;
}

/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
			  struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping;
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1056

1057
		r = amdgpu_vm_bo_split_mapping(adev, 0, NULL, vm, mapping,
1058
					       0, 0, NULL);
A
Alex Deucher 已提交
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
		kfree(mapping);
		if (r)
			return r;

	}
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1080
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1081
{
1082
	struct amdgpu_bo_va *bo_va = NULL;
1083
	int r = 0;
A
Alex Deucher 已提交
1084 1085 1086 1087 1088 1089

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1090

A
Alex Deucher 已提交
1091 1092 1093 1094 1095 1096 1097 1098
		r = amdgpu_vm_bo_update(adev, bo_va, NULL);
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1099
	if (bo_va)
1100
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1101 1102

	return r;
A
Alex Deucher 已提交
1103 1104 1105 1106 1107 1108 1109 1110 1111
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1112
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1132 1133
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1134
	INIT_LIST_HEAD(&bo_va->vm_status);
1135

A
Alex Deucher 已提交
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
	list_add_tail(&bo_va->bo_list, &bo->va);

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1153
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
		     uint64_t size, uint32_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

1167 1168
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1169
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1170 1171
		return -EINVAL;

A
Alex Deucher 已提交
1172
	/* make sure object fit at this offset */
1173
	eaddr = saddr + size - 1;
1174
	if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1175 1176 1177
		return -EINVAL;

	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
1178 1179
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
A
Alex Deucher 已提交
1180 1181 1182 1183 1184 1185 1186
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1187
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1188 1189 1190 1191 1192 1193 1194 1195
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
		r = -EINVAL;
1196
		goto error;
A
Alex Deucher 已提交
1197 1198 1199 1200 1201
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping) {
		r = -ENOMEM;
1202
		goto error;
A
Alex Deucher 已提交
1203 1204 1205 1206
	}

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1207
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1208 1209 1210
	mapping->offset = offset;
	mapping->flags = flags;

1211
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
	interval_tree_insert(&mapping->it, &vm->va);

	/* Make sure the page tables are allocated */
	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

	BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));

	if (eaddr > vm->max_pde_used)
		vm->max_pde_used = eaddr;

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
1225
		struct reservation_object *resv = vm->page_directory->tbo.resv;
1226
		struct amdgpu_bo_list_entry *entry;
A
Alex Deucher 已提交
1227 1228
		struct amdgpu_bo *pt;

1229 1230
		entry = &vm->page_tables[pt_idx].entry;
		if (entry->robj)
A
Alex Deucher 已提交
1231 1232 1233 1234
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
1235 1236
				     AMDGPU_GEM_DOMAIN_VRAM,
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
1237
				     NULL, resv, &pt);
1238
		if (r)
A
Alex Deucher 已提交
1239
			goto error_free;
1240

1241 1242 1243 1244 1245
		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
		pt->parent = amdgpu_bo_ref(vm->page_directory);

1246
		r = amdgpu_vm_clear_bo(adev, vm, pt);
A
Alex Deucher 已提交
1247 1248 1249 1250 1251
		if (r) {
			amdgpu_bo_unref(&pt);
			goto error_free;
		}

1252 1253 1254 1255
		entry->robj = pt;
		entry->priority = 0;
		entry->tv.bo = &entry->robj->tbo;
		entry->tv.shared = true;
1256
		entry->user_pages = NULL;
A
Alex Deucher 已提交
1257 1258 1259 1260 1261 1262 1263 1264
		vm->page_tables[pt_idx].addr = 0;
	}

	return 0;

error_free:
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1265
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1266 1267
	kfree(mapping);

1268
error:
A
Alex Deucher 已提交
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	return r;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1282
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1283 1284 1285 1286 1287 1288 1289
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1290
	bool valid = true;
A
Alex Deucher 已提交
1291

1292
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1293

1294
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1295 1296 1297 1298
		if (mapping->it.start == saddr)
			break;
	}

1299 1300 1301 1302 1303 1304 1305 1306
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1307
		if (&mapping->list == &bo_va->invalids)
1308
			return -ENOENT;
A
Alex Deucher 已提交
1309
	}
1310

A
Alex Deucher 已提交
1311 1312
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1313
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1314

1315
	if (valid)
A
Alex Deucher 已提交
1316
		list_add(&mapping->list, &vm->freed);
1317
	else
A
Alex Deucher 已提交
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
		kfree(mapping);

	return 0;
}

/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1329
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1345
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1346 1347
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1348
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1349 1350 1351 1352 1353 1354
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
A
Alex Deucher 已提交
1355
	}
1356

1357
	fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1368
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1369 1370 1371 1372 1373 1374 1375
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1376 1377
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1378
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1379
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1380 1381 1382 1383 1384 1385 1386 1387 1388
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1389
 * Init @vm fields.
A
Alex Deucher 已提交
1390 1391 1392 1393 1394
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1395
	unsigned pd_size, pd_entries;
1396 1397
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1398
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1399 1400
	int i, r;

1401 1402
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
1403
	vm->va = RB_ROOT;
1404
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
1405 1406
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1407
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1408
	INIT_LIST_HEAD(&vm->freed);
1409

A
Alex Deucher 已提交
1410 1411 1412 1413
	pd_size = amdgpu_vm_directory_size(adev);
	pd_entries = amdgpu_vm_num_pdes(adev);

	/* allocate page table array */
1414
	vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
A
Alex Deucher 已提交
1415 1416 1417 1418 1419
	if (vm->page_tables == NULL) {
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1420
	/* create scheduler entity for page table updates */
1421 1422 1423 1424

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1425 1426 1427 1428 1429 1430
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
		return r;

1431 1432
	vm->page_directory_fence = NULL;

A
Alex Deucher 已提交
1433
	r = amdgpu_bo_create(adev, pd_size, align, true,
1434 1435
			     AMDGPU_GEM_DOMAIN_VRAM,
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
1436
			     NULL, NULL, &vm->page_directory);
A
Alex Deucher 已提交
1437
	if (r)
1438 1439
		goto error_free_sched_entity;

1440
	r = amdgpu_bo_reserve(vm->page_directory, false);
1441 1442 1443 1444
	if (r)
		goto error_free_page_directory;

	r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
1445
	amdgpu_bo_unreserve(vm->page_directory);
1446 1447
	if (r)
		goto error_free_page_directory;
A
Alex Deucher 已提交
1448 1449

	return 0;
1450 1451 1452 1453 1454 1455 1456 1457 1458

error_free_page_directory:
	amdgpu_bo_unref(&vm->page_directory);
	vm->page_directory = NULL;

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
1459 1460 1461 1462 1463 1464 1465 1466
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1467
 * Tear down @vm.
A
Alex Deucher 已提交
1468 1469 1470 1471 1472 1473 1474
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
	int i;

1475
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
1476

A
Alex Deucher 已提交
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
		list_del(&mapping->list);
		kfree(mapping);
	}

	for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
1491
		amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
1492
	drm_free_large(vm->page_tables);
A
Alex Deucher 已提交
1493 1494

	amdgpu_bo_unref(&vm->page_directory);
1495
	fence_put(vm->page_directory_fence);
A
Alex Deucher 已提交
1496
}
1497

1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
1512 1513
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
1514
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
1515 1516
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
1517
	}
1518 1519

	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
1520
	atomic64_set(&adev->vm_manager.client_counter, 0);
1521 1522
}

1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

1534 1535 1536
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

1537 1538
		fence_put(adev->vm_manager.ids[i].first);
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
1539 1540
		fence_put(id->flushed_updates);
	}
1541
}