hw.c 96.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "hw-ops.h"
22
#include "rc.h"
23 24 25
#include "ar5008_initvals.h"
#include "ar9001_initvals.h"
#include "ar9002_initvals.h"
26
#include "ar9003_initvals.h"
27

28 29 30
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
31

32
static void ar9002_hw_attach_ops(struct ath_hw *ah);
33
static void ar9003_hw_attach_ops(struct ath_hw *ah);
34

35
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
36

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

73 74 75 76 77 78
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

S
Sujith 已提交
79 80 81
/********************/
/* Helper Functions */
/********************/
82

83
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
84
{
85
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
86

87
	if (!ah->curchan) /* should really check for CCK instead */
88 89 90 91
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
92 93
}

94
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
95
{
96
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
97

98
	if (conf_is_ht40(conf))
S
Sujith 已提交
99 100 101 102
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
103

S
Sujith 已提交
104
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
105 106 107
{
	int i;

S
Sujith 已提交
108 109 110
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
111 112 113 114 115
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
116

117 118 119
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
120

S
Sujith 已提交
121
	return false;
122
}
123
EXPORT_SYMBOL(ath9k_hw_wait);
124 125 126 127 128 129 130 131 132 133 134 135 136

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

137
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
138 139
			     u16 flags, u16 *low,
			     u16 *high)
140
{
141
	struct ath9k_hw_capabilities *pCap = &ah->caps;
142

S
Sujith 已提交
143 144 145 146
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
147
	}
S
Sujith 已提交
148 149 150 151 152 153
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
154 155
}

156
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
157
			   u8 phy, int kbps,
S
Sujith 已提交
158 159
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
160
{
S
Sujith 已提交
161
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
162

S
Sujith 已提交
163 164
	if (kbps == 0)
		return 0;
165

166
	switch (phy) {
S
Sujith 已提交
167
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
168
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
169
		if (shortPreamble)
S
Sujith 已提交
170 171 172 173
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
174
	case WLAN_RC_PHY_OFDM:
175
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
176 177 178 179 180 181
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
182 183
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
199
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
200
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
201 202 203
		txTime = 0;
		break;
	}
204

S
Sujith 已提交
205 206
	return txTime;
}
207
EXPORT_SYMBOL(ath9k_hw_computetxtime);
208

209
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
210 211
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
212
{
S
Sujith 已提交
213
	int8_t extoff;
214

S
Sujith 已提交
215 216 217 218
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
219 220
	}

S
Sujith 已提交
221 222 223 224 225 226 227 228 229 230
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
231

S
Sujith 已提交
232 233
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
234
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
235
	centers->ext_center =
236
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
237 238
}

S
Sujith 已提交
239 240 241 242
/******************/
/* Chip Revisions */
/******************/

243
static void ath9k_hw_read_revisions(struct ath_hw *ah)
244
{
S
Sujith 已提交
245
	u32 val;
246

S
Sujith 已提交
247
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
248

S
Sujith 已提交
249 250
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
251 252 253
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
254
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
255 256
	} else {
		if (!AR_SREV_9100(ah))
257
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
258

259
		ah->hw_version.macRev = val & AR_SREV_REVISION;
260

261
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
262
			ah->is_pciexpress = true;
S
Sujith 已提交
263
	}
264 265
}

266
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
267
{
S
Sujith 已提交
268 269
	u32 val;
	int i;
270

S
Sujith 已提交
271
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
272

S
Sujith 已提交
273 274 275 276
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
277

S
Sujith 已提交
278
	return ath9k_hw_reverse_bits(val, 8);
279 280
}

S
Sujith 已提交
281 282 283 284
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

285
static void ath9k_hw_disablepcie(struct ath_hw *ah)
286
{
287
	if (AR_SREV_9100(ah))
S
Sujith 已提交
288
		return;
289

S
Sujith 已提交
290 291 292 293 294 295 296 297 298
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
299

S
Sujith 已提交
300
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
301 302
}

303
/* This should work for all families including legacy */
304
static bool ath9k_hw_chip_test(struct ath_hw *ah)
305
{
306
	struct ath_common *common = ath9k_hw_common(ah);
307
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
308 309 310 311 312
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
313
	int i, j, loop_max;
314

315 316 317 318 319 320 321
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
322 323
		u32 addr = regAddr[i];
		u32 wrData, rdData;
324

S
Sujith 已提交
325 326 327 328 329 330
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
331 332 333 334 335
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
336 337 338 339 340 341 342 343
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
344 345 346 347 348
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
349 350
				return false;
			}
351
		}
S
Sujith 已提交
352
		REG_WRITE(ah, regAddr[i], regHold[i]);
353
	}
S
Sujith 已提交
354
	udelay(100);
355

356 357 358
	return true;
}

359
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
360 361
{
	int i;
362

363 364 365 366 367 368 369 370 371 372 373 374 375
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
376 377 378 379 380 381 382

	/*
	 * For now ANI is disabled for AR9003, it is still
	 * being tested.
	 */
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->config.enable_ani = 1;
383

S
Sujith 已提交
384
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
385 386
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
387 388
	}

389 390 391 392 393
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
394
	ah->config.rx_intr_mitigation = true;
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
413
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
414 415
}

416
static void ath9k_hw_init_defaults(struct ath_hw *ah)
417
{
418 419 420 421 422 423
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

424 425
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
426 427 428 429 430

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

431 432 433 434 435 436
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
437
	ah->power_mode = ATH9K_PM_UNDEFINED;
438 439
}

440
static int ath9k_hw_rf_claim(struct ath_hw *ah)
441
{
S
Sujith 已提交
442 443 444 445 446 447 448 449 450 451 452 453 454 455
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
456
	default:
457 458 459
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
460
		return -EOPNOTSUPP;
461 462
	}

463
	ah->hw_version.analog5GhzRev = val;
464

S
Sujith 已提交
465
	return 0;
466 467
}

468
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
469
{
470
	struct ath_common *common = ath9k_hw_common(ah);
471 472 473 474 475 476
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
477
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
478
		sum += eeval;
479 480
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
481
	}
S
Sujith 已提交
482
	if (sum == 0 || sum == 0xffff * 3)
483 484 485 486 487
		return -EADDRNOTAVAIL;

	return 0;
}

488
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
489 490 491
{
	u32 rxgain_type;

S
Sujith 已提交
492 493
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
494 495

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
496
			INIT_INI_ARRAY(&ah->iniModesRxGain,
497 498 499
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
500
			INIT_INI_ARRAY(&ah->iniModesRxGain,
501 502 503
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
504
			INIT_INI_ARRAY(&ah->iniModesRxGain,
505 506
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
507
	} else {
508
		INIT_INI_ARRAY(&ah->iniModesRxGain,
509 510
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
511
	}
512 513
}

514
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
515 516 517
{
	u32 txgain_type;

S
Sujith 已提交
518 519
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
520 521

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
522
			INIT_INI_ARRAY(&ah->iniModesTxGain,
523 524 525
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
526
			INIT_INI_ARRAY(&ah->iniModesTxGain,
527 528
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
529
	} else {
530
		INIT_INI_ARRAY(&ah->iniModesTxGain,
531 532
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
533
	}
534 535
}

536
static int ath9k_hw_post_init(struct ath_hw *ah)
537
{
S
Sujith 已提交
538
	int ecode;
539

S
Sujith 已提交
540 541 542 543
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
544

S
Sujith 已提交
545 546
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
547 548
		return ecode;

549
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
550 551
	if (ecode != 0)
		return ecode;
552

553 554 555 556
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
557

558 559 560 561 562 563
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
564
	}
565

S
Sujith 已提交
566 567
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
568
		ath9k_hw_ani_init(ah);
569 570 571 572 573
	}

	return 0;
}

574
static bool ar9002_hw_macversion_supported(u32 macversion)
575 576 577 578 579 580 581 582 583
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
584
	case AR_SREV_VERSION_9271:
585
		return true;
586 587 588 589 590 591
	default:
		break;
	}
	return false;
}

592 593 594 595 596 597 598 599 600 601 602
static bool ar9003_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_9300:
		return true;
	default:
		break;
	}
	return false;
}

603
static void ar9002_hw_init_mode_regs(struct ath_hw *ah)
604
{
605
	if (AR_SREV_9271(ah)) {
606 607 608 609
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
			       ARRAY_SIZE(ar9271Modes_9271), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
			       ARRAY_SIZE(ar9271Common_9271), 2);
610 611 612 613 614 615
		INIT_INI_ARRAY(&ah->iniCommon_normal_cck_fir_coeff_9271,
			       ar9271Common_normal_cck_fir_coeff_9271,
			       ARRAY_SIZE(ar9271Common_normal_cck_fir_coeff_9271), 2);
		INIT_INI_ARRAY(&ah->iniCommon_japan_2484_cck_fir_coeff_9271,
			       ar9271Common_japan_2484_cck_fir_coeff_9271,
			       ARRAY_SIZE(ar9271Common_japan_2484_cck_fir_coeff_9271), 2);
616 617 618
		INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
			       ar9271Modes_9271_1_0_only,
			       ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
619 620 621 622 623 624 625 626
		INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg,
			       ARRAY_SIZE(ar9271Modes_9271_ANI_reg), 6);
		INIT_INI_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
			       ar9271Modes_high_power_tx_gain_9271,
			       ARRAY_SIZE(ar9271Modes_high_power_tx_gain_9271), 6);
		INIT_INI_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
			       ar9271Modes_normal_power_tx_gain_9271,
			       ARRAY_SIZE(ar9271Modes_normal_power_tx_gain_9271), 6);
627 628 629
		return;
	}

630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
660

661

662
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
663
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
664
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
665 666
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

667 668
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
669 670 671
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
672
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
673 674 675 676 677
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
678
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
679
			       ARRAY_SIZE(ar9285Modes_9285), 6);
680
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
681 682
			       ARRAY_SIZE(ar9285Common_9285), 2);

683 684
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
685 686 687
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
688
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
689 690 691 692
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
693
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
694
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
695
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
696
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
697

698 699
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
700 701 702
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
703
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
704 705 706
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
707
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
708 709 710
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
711
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
712
			       ARRAY_SIZE(ar9280Modes_9280), 6);
713
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
714 715
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
716
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
717
			       ARRAY_SIZE(ar5416Modes_9160), 6);
718
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
719
			       ARRAY_SIZE(ar5416Common_9160), 2);
720
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
721
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
722
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
723
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
724
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
725
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
726
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
727
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
728
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
729
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
730
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
731
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
732
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
733
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
734
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
735 736
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
737
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
738 739 740
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
741
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
742 743 744
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
745
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
746
			       ARRAY_SIZE(ar5416Modes_9100), 6);
747
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
748
			       ARRAY_SIZE(ar5416Common_9100), 2);
749
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
750
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
751
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
752
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
753
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
754
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
755
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
756
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
757
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
758
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
759
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
760
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
761
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
762
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
763
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
764
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
765
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
766 767
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
768
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
769
			       ARRAY_SIZE(ar5416Modes), 6);
770
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
771
			       ARRAY_SIZE(ar5416Common), 2);
772
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
773
			       ARRAY_SIZE(ar5416Bank0), 2);
774
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
775
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
776
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
777
			       ARRAY_SIZE(ar5416Bank1), 2);
778
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
779
			       ARRAY_SIZE(ar5416Bank2), 2);
780
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
781
			       ARRAY_SIZE(ar5416Bank3), 3);
782
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
783
			       ARRAY_SIZE(ar5416Bank6), 3);
784
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
785
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
786
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
787
			       ARRAY_SIZE(ar5416Bank7), 2);
788
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
789
			       ARRAY_SIZE(ar5416Addac), 2);
790
	}
791
}
792

793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
/* AR9003 2.0 - new INI format (pre, core, post arrays per subsystem) */
static void ar9003_hw_init_mode_regs(struct ath_hw *ah)
{
	/* mac */
	INIT_INI_ARRAY(&ah->iniMac[ATH_INI_PRE], NULL, 0, 0);
	INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
		       ar9300_2p0_mac_core,
		       ARRAY_SIZE(ar9300_2p0_mac_core), 2);
	INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
		       ar9300_2p0_mac_postamble,
		       ARRAY_SIZE(ar9300_2p0_mac_postamble), 5);

	/* bb */
	INIT_INI_ARRAY(&ah->iniBB[ATH_INI_PRE], NULL, 0, 0);
	INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
		       ar9300_2p0_baseband_core,
		       ARRAY_SIZE(ar9300_2p0_baseband_core), 2);
	INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
		       ar9300_2p0_baseband_postamble,
		       ARRAY_SIZE(ar9300_2p0_baseband_postamble), 5);

	/* radio */
	INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_PRE], NULL, 0, 0);
	INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
		       ar9300_2p0_radio_core,
		       ARRAY_SIZE(ar9300_2p0_radio_core), 2);
	INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
		       ar9300_2p0_radio_postamble,
		       ARRAY_SIZE(ar9300_2p0_radio_postamble), 5);

	/* soc */
	INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
		       ar9300_2p0_soc_preamble,
		       ARRAY_SIZE(ar9300_2p0_soc_preamble), 2);
	INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_CORE], NULL, 0, 0);
	INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
		       ar9300_2p0_soc_postamble,
		       ARRAY_SIZE(ar9300_2p0_soc_postamble), 5);

	/* rx/tx gain */
	INIT_INI_ARRAY(&ah->iniModesRxGain,
		       ar9300Common_rx_gain_table_2p0,
		       ARRAY_SIZE(ar9300Common_rx_gain_table_2p0), 2);
	INIT_INI_ARRAY(&ah->iniModesTxGain,
		       ar9300Modes_lowest_ob_db_tx_gain_table_2p0,
		       ARRAY_SIZE(ar9300Modes_lowest_ob_db_tx_gain_table_2p0),
		       5);

	/* Load PCIE SERDES settings from INI */

	/* Awake Setting */

	INIT_INI_ARRAY(&ah->iniPcieSerdes,
		       ar9300PciePhy_pll_on_clkreq_disable_L1_2p0,
		       ARRAY_SIZE(ar9300PciePhy_pll_on_clkreq_disable_L1_2p0),
		       2);

	/* Sleep Setting */

	INIT_INI_ARRAY(&ah->iniPcieSerdesLowPower,
		       ar9300PciePhy_clkreq_enable_L1_2p0,
		       ARRAY_SIZE(ar9300PciePhy_clkreq_enable_L1_2p0),
		       2);

	/* Fast clock modal settings */
	INIT_INI_ARRAY(&ah->iniModesAdditional,
		       ar9300Modes_fast_clock_2p0,
		       ARRAY_SIZE(ar9300Modes_fast_clock_2p0),
		       3);
}

864 865
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
866
	if (AR_SREV_9287_11_OR_LATER(ah))
867 868 869 870 871 872 873 874 875 876
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

877
	if (AR_SREV_9287_11_OR_LATER(ah)) {
878 879 880 881 882 883 884 885 886 887
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
888 889 890 891
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
892 893 894 895 896 897 898 899 900 901 902
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_high_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_high_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_high_power_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_high_power_tx_gain_9285_1_2), 6);
			}
903
		} else {
904 905 906 907 908 909 910 911 912 913 914
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_normal_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_normal_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_original_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_original_tx_gain_9285_1_2), 6);
			}
915 916
		}
	}
917
}
918

919
static void ath9k_hw_init_eeprom_fix(struct ath_hw *ah)
920
{
921 922
	struct base_eep_header *pBase = &(ah->eeprom.def.baseEepHeader);
	struct ath_common *common = ath9k_hw_common(ah);
923

924
	ah->need_an_top2_fixup = (ah->hw_version.devid == AR9280_DEVID_PCI) &&
925
				 !AR_SREV_9285(ah) && !AR_SREV_9271(ah) &&
926 927
				 ((pBase->version & 0xff) > 0x0a) &&
				 (pBase->pwdclkind == 0);
928

929 930 931
	if (ah->need_an_top2_fixup)
		ath_print(common, ATH_DBG_EEPROM,
			  "needs fixup for AR_AN_TOP2 register\n");
932 933
}

934 935 936 937 938 939 940 941
static void ath9k_hw_attach_ops(struct ath_hw *ah)
{
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
}

942 943
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
944
{
945
	struct ath_common *common = ath9k_hw_common(ah);
946
	int r = 0;
947

948 949
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
950 951

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
952 953
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
954
		return -EIO;
955 956
	}

957 958 959
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

960
	ath9k_hw_attach_ops(ah);
961

962
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
963
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
964
		return -EIO;
965 966 967 968 969 970 971 972 973 974 975 976 977
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

978
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
979 980
		ah->config.serialize_regmode);

981 982 983 984 985
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

986
	if (!ath9k_hw_macversion_supported(ah)) {
987 988 989 990
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
991
		return -EOPNOTSUPP;
992 993
	}

994
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
995 996
		ah->is_pciexpress = false;

997 998 999 1000
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
1001
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1002 1003 1004 1005 1006
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
1007
		ath9k_hw_configpcipowersave(ah, 0, 0);
1008 1009 1010
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

1021
	r = ath9k_hw_post_init(ah);
1022
	if (r)
1023
		return r;
1024 1025

	ath9k_hw_init_mode_gain_regs(ah);
1026 1027 1028 1029
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

1030
	ath9k_hw_init_eeprom_fix(ah);
1031

1032 1033
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
1034 1035
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
1036
		return r;
1037 1038
	}

1039
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
1040
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
1041
	else
1042
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
1043

1044 1045 1046
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_set_nf_limits(ah);

S
Sujith 已提交
1047
	ath9k_init_nfcal_hist_buffer(ah);
1048

1049 1050
	common->state = ATH_HW_INITIALIZED;

1051
	return 0;
1052 1053
}

1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
int ath9k_hw_init(struct ath_hw *ah)
{
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);

	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
1068 1069
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
1070
	case AR2427_DEVID_PCIE:
1071
	case AR9300_DEVID_PCIE:
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}

	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(ath9k_hw_init);

1094
static void ath9k_hw_init_qos(struct ath_hw *ah)
1095
{
S
Sujith 已提交
1096 1097
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1098

S
Sujith 已提交
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1109 1110
}

1111
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1112
			      struct ath9k_channel *chan)
1113
{
1114
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
1115

1116
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1117

1118 1119
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
1120 1121
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
1122 1123
	}

S
Sujith 已提交
1124 1125 1126
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1127 1128
}

1129
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1130
					  enum nl80211_iftype opmode)
1131
{
1132
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
1133 1134 1135 1136
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1137

S
Sujith 已提交
1138
	if (ah->config.rx_intr_mitigation)
1139
		imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1140
	else
1141
		imr_reg |= AR_IMR_RXOK;
1142

1143
	imr_reg |= AR_IMR_TXOK;
1144

1145
	if (opmode == NL80211_IFTYPE_AP)
1146
		imr_reg |= AR_IMR_MIB;
1147

1148
	REG_WRITE(ah, AR_IMR, imr_reg);
1149 1150
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
1151

S
Sujith 已提交
1152 1153 1154 1155 1156
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1157 1158
}

1159
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
1160
{
1161 1162 1163
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1164 1165
}

1166
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1167
{
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1178
}
S
Sujith 已提交
1179

1180
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1181 1182
{
	if (tu > 0xFFFF) {
1183 1184
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1185
		ah->globaltxtimeout = (u32) -1;
1186 1187 1188
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1189
		ah->globaltxtimeout = tu;
1190 1191 1192 1193
		return true;
	}
}

1194
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1195
{
1196 1197
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
1198
	int slottime;
1199 1200
	int sifstime;

1201 1202
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1203

1204
	if (ah->misc_mode != 0)
S
Sujith 已提交
1205
		REG_WRITE(ah, AR_PCU_MISC,
1206
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1207 1208 1209 1210 1211 1212

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

1213 1214 1215
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

1227
	ath9k_hw_setslottime(ah, slottime);
1228 1229
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
1230 1231
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1232
}
1233
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1234

S
Sujith 已提交
1235
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1236
{
1237 1238
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1239
	if (common->state < ATH_HW_INITIALIZED)
1240 1241
		goto free_hw;

S
Sujith 已提交
1242
	if (!AR_SREV_9100(ah))
1243
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1244

1245
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1246 1247

free_hw:
1248
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1249
}
S
Sujith 已提交
1250
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1251 1252 1253 1254 1255

/*******/
/* INI */
/*******/

1256
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1270 1271 1272 1273
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1274
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1275 1276 1277
{
	u32 regval;

1278 1279 1280
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1281 1282 1283
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1284 1285 1286
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1287 1288 1289
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1290 1291 1292 1293 1294
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1295
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1296

1297 1298 1299
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1300 1301 1302
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1303 1304 1305
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1306 1307
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1308 1309 1310 1311
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1312
	if (AR_SREV_9285(ah)) {
1313 1314 1315 1316
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1317 1318
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1319
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1320 1321 1322 1323 1324
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1325
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1326 1327 1328 1329 1330 1331
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1332
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1333 1334 1335
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1336
		break;
1337
	case NL80211_IFTYPE_ADHOC:
1338
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1339 1340 1341
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1342
		break;
1343 1344
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1345
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1346
		break;
S
Sujith 已提交
1347 1348 1349
	}
}

1350 1351
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1367
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1368 1369 1370 1371
{
	u32 rst_flags;
	u32 tmpReg;

1372 1373 1374 1375 1376 1377 1378 1379
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1391
			u32 val;
S
Sujith 已提交
1392
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1393 1394 1395 1396 1397 1398 1399

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1400 1401 1402 1403 1404 1405 1406
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1407
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1408 1409
	udelay(50);

1410
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1411
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1412 1413
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1426
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1427 1428 1429 1430
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1431
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1432 1433
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1434
	REG_WRITE(ah, AR_RTC_RESET, 0);
1435

1436 1437 1438 1439
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1440 1441
		REG_WRITE(ah, AR_RC, 0);

1442
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1443 1444 1445 1446

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1447 1448
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1449 1450
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1451
		return false;
1452 1453
	}

S
Sujith 已提交
1454 1455 1456 1457 1458
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1459
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1473 1474
}

1475
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1476
				struct ath9k_channel *chan)
1477
{
1478
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1479 1480 1481
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1482
		return false;
1483

1484
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1485
		return false;
1486

1487
	ah->chip_fullsleep = false;
S
Sujith 已提交
1488 1489
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1490

S
Sujith 已提交
1491
	return true;
1492 1493
}

1494
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1495
				    struct ath9k_channel *chan)
1496
{
1497
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1498
	struct ath_common *common = ath9k_hw_common(ah);
1499
	struct ieee80211_channel *channel = chan->chan;
1500
	u32 qnum;
1501
	int r;
1502 1503 1504

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1505 1506 1507
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1508 1509 1510 1511
			return false;
		}
	}

1512
	if (!ath9k_hw_rfbus_req(ah)) {
1513 1514
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1515 1516 1517
		return false;
	}

1518
	ath9k_hw_set_channel_regs(ah, chan);
1519

1520
	r = ath9k_hw_rf_set_freq(ah, chan);
1521 1522 1523 1524
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1525 1526
	}

1527
	ah->eep_ops->set_txpower(ah, chan,
1528
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1529 1530 1531
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1532
			     (u32) regulatory->power_limit));
1533

1534
	ath9k_hw_rfbus_done(ah);
1535

S
Sujith 已提交
1536 1537 1538
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1539
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1540 1541 1542 1543 1544 1545 1546

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1547
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1548
		    bool bChannelChange)
1549
{
1550
	struct ath_common *common = ath9k_hw_common(ah);
1551
	u32 saveLedState;
1552
	struct ath9k_channel *curchan = ah->curchan;
1553 1554
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1555
	u64 tsf = 0;
1556
	int i, r;
1557

1558 1559
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1560

1561
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1562
		return -EIO;
1563

1564
	if (curchan && !ah->chip_fullsleep)
1565 1566 1567
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1568 1569 1570
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1571
	    ((chan->channelFlags & CHANNEL_ALL) ==
1572
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1573 1574
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1575

L
Luis R. Rodriguez 已提交
1576
		if (ath9k_hw_channel_change(ah, chan)) {
1577
			ath9k_hw_loadnf(ah, ah->curchan);
1578
			ath9k_hw_start_nfcal(ah);
1579
			return 0;
1580 1581 1582 1583 1584 1585 1586 1587 1588
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1589 1590 1591 1592
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1593 1594 1595 1596 1597 1598
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1599
	/* Only required on the first reset */
1600 1601 1602 1603 1604 1605 1606
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1607
	if (!ath9k_hw_chip_reset(ah, chan)) {
1608
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1609
		return -EINVAL;
1610 1611
	}

1612
	/* Only required on the first reset */
1613 1614 1615 1616 1617 1618 1619 1620
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1621 1622 1623 1624
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1625 1626
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1627

L
Luis R. Rodriguez 已提交
1628
	r = ath9k_hw_process_ini(ah, chan);
1629 1630
	if (r)
		return r;
1631

1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1649 1650 1651
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1652
	ath9k_hw_spur_mitigate_freq(ah, chan);
1653
	ah->eep_ops->set_board_values(ah, chan);
1654

1655 1656
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1657 1658
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1659
		  | (ah->config.
1660
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1661 1662
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
1663

1664
	ath_hw_setbssidmask(common);
1665 1666 1667

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

1668
	ath9k_hw_write_associd(ah);
1669 1670 1671 1672 1673

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

1674
	r = ath9k_hw_rf_set_freq(ah, chan);
1675 1676
	if (r)
		return r;
1677 1678 1679 1680

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

1681 1682
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1683 1684
		ath9k_hw_resettxqueue(ah, i);

1685
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1686 1687
	ath9k_hw_init_qos(ah);

1688
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1689
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1690

1691
	ath9k_hw_init_global_settings(ah);
1692

1693
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
1709
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1710 1711 1712 1713
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

1714 1715 1716 1717 1718 1719 1720
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1721
	if (ah->config.rx_intr_mitigation) {
1722 1723 1724 1725 1726 1727
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

1728
	if (!ath9k_hw_init_cal(ah, chan))
1729
		return -EIO;
1730

1731
	ath9k_hw_restore_chainmask(ah);
1732 1733
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

1734 1735 1736
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1737 1738 1739 1740
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1741
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1742
				"CFG Byte Swap Set 0x%x\n", mask);
1743 1744 1745 1746
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1747
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1748
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1749 1750
		}
	} else {
1751 1752 1753
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1754
#ifdef __BIG_ENDIAN
1755 1756
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1757 1758 1759
#endif
	}

1760
	if (ah->btcoex_hw.enabled)
1761 1762
		ath9k_hw_btcoex_enable(ah);

1763
	return 0;
1764
}
1765
EXPORT_SYMBOL(ath9k_hw_reset);
1766

S
Sujith 已提交
1767 1768 1769
/************************/
/* Key Cache Management */
/************************/
1770

1771
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1772
{
S
Sujith 已提交
1773
	u32 keyType;
1774

1775
	if (entry >= ah->caps.keycache_size) {
1776 1777
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1778 1779 1780
		return false;
	}

S
Sujith 已提交
1781
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1782

S
Sujith 已提交
1783 1784 1785 1786 1787 1788 1789 1790
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1791

S
Sujith 已提交
1792 1793
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1794

S
Sujith 已提交
1795 1796 1797 1798
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1799 1800 1801 1802 1803

	}

	return true;
}
1804
EXPORT_SYMBOL(ath9k_hw_keyreset);
1805

1806
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1807
{
S
Sujith 已提交
1808
	u32 macHi, macLo;
1809

1810
	if (entry >= ah->caps.keycache_size) {
1811 1812
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1813
		return false;
1814 1815
	}

S
Sujith 已提交
1816 1817 1818 1819 1820 1821 1822 1823 1824
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1825
	} else {
S
Sujith 已提交
1826
		macLo = macHi = 0;
1827
	}
S
Sujith 已提交
1828 1829
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
1830

S
Sujith 已提交
1831
	return true;
1832
}
1833
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1834

1835
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1836
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1837
				 const u8 *mac)
1838
{
1839
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1840
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1841 1842
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1843

S
Sujith 已提交
1844
	if (entry >= pCap->keycache_size) {
1845 1846
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1847
		return false;
1848 1849
	}

S
Sujith 已提交
1850 1851 1852 1853 1854 1855
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1856 1857 1858
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1859 1860 1861 1862 1863 1864 1865 1866
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1867 1868
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1869 1870 1871 1872
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1873
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1874 1875
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1876 1877
			return false;
		}
1878
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1879
			keyType = AR_KEYTABLE_TYPE_40;
1880
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1881 1882 1883 1884 1885 1886 1887 1888
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1889 1890
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1891
		return false;
1892 1893
	}

J
Jouni Malinen 已提交
1894 1895 1896 1897 1898
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1899
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1900
		key4 &= 0xff;
1901

1902 1903 1904 1905 1906 1907 1908
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1909 1910
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1911

1912 1913 1914 1915 1916 1917
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1918 1919
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1920 1921

		/* Write key[95:48] */
S
Sujith 已提交
1922 1923
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1924 1925

		/* Write key[127:96] and key type */
S
Sujith 已提交
1926 1927
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1928 1929

		/* Write MAC address for the entry */
S
Sujith 已提交
1930
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1931

1932
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1945
			u32 mic0, mic1, mic2, mic3, mic4;
1946

S
Sujith 已提交
1947 1948 1949 1950 1951
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1952 1953

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1954 1955
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1956 1957

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1958 1959
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1960 1961

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1962 1963 1964
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1965

S
Sujith 已提交
1966
		} else {
1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1983
			u32 mic0, mic2;
1984

S
Sujith 已提交
1985 1986
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1987 1988

			/* Write MIC key[31:0] */
S
Sujith 已提交
1989 1990
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1991 1992

			/* Write MIC key[63:32] */
S
Sujith 已提交
1993 1994
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1995 1996

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1997 1998 1999 2000
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2001 2002

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2003 2004
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2005 2006 2007 2008 2009 2010

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2011 2012 2013
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2014
		/* Write key[47:0] */
S
Sujith 已提交
2015 2016
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2017 2018

		/* Write key[95:48] */
S
Sujith 已提交
2019 2020
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2021 2022

		/* Write key[127:96] and key type */
S
Sujith 已提交
2023 2024
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2025

2026
		/* Write MAC address for the entry */
S
Sujith 已提交
2027 2028
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2029 2030 2031

	return true;
}
2032
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
2033

2034
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2035
{
2036
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2037 2038 2039 2040 2041
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2042
}
2043
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
2044

S
Sujith 已提交
2045 2046 2047 2048
/******************************/
/* Power Management (Chipset) */
/******************************/

2049 2050 2051 2052
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
2053
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2054
{
S
Sujith 已提交
2055 2056
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2057 2058 2059 2060
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
2061 2062
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2063
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
2064
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2065

2066
		/* Shutdown chip. Active low */
2067
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
2068 2069
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2070
	}
2071 2072
}

2073 2074 2075 2076 2077
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
2078
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2079
{
S
Sujith 已提交
2080 2081
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2082
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2083

S
Sujith 已提交
2084
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2085
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
2086 2087 2088
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
2089 2090 2091 2092
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
2093 2094
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2095 2096 2097 2098
		}
	}
}

2099
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2100
{
S
Sujith 已提交
2101 2102
	u32 val;
	int i;
2103

S
Sujith 已提交
2104 2105 2106 2107 2108 2109 2110
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2111 2112
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2113 2114 2115 2116
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2117

S
Sujith 已提交
2118 2119 2120
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2121

S
Sujith 已提交
2122 2123 2124 2125 2126 2127 2128
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2129
		}
S
Sujith 已提交
2130
		if (i == 0) {
2131 2132 2133
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2134
			return false;
2135 2136 2137
		}
	}

S
Sujith 已提交
2138
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2139

S
Sujith 已提交
2140
	return true;
2141 2142
}

2143
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2144
{
2145
	struct ath_common *common = ath9k_hw_common(ah);
2146
	int status = true, setChip = true;
S
Sujith 已提交
2147 2148 2149 2150 2151 2152 2153
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2154 2155 2156
	if (ah->power_mode == mode)
		return status;

2157 2158
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2159 2160 2161 2162 2163 2164 2165

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2166
		ah->chip_fullsleep = true;
S
Sujith 已提交
2167 2168 2169 2170
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2171
	default:
2172 2173
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2174 2175
		return false;
	}
2176
	ah->power_mode = mode;
S
Sujith 已提交
2177 2178

	return status;
2179
}
2180
EXPORT_SYMBOL(ath9k_hw_setpower);
2181

2182 2183 2184 2185 2186 2187 2188 2189 2190
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
2191 2192 2193
static void ar9002_hw_configpcipowersave(struct ath_hw *ah,
					 int restore,
					 int power_off)
2194
{
S
Sujith 已提交
2195
	u8 i;
V
Vivek Natarajan 已提交
2196
	u32 val;
2197

2198
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2199
		return;
2200

2201
	/* Do not touch SerDes registers */
2202
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2203 2204
		return;

2205
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2206 2207 2208 2209 2210
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
2211
			 * __ath9k_hw_init()
V
Vivek Natarajan 已提交
2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
2232

V
Vivek Natarajan 已提交
2233 2234 2235
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
2236

V
Vivek Natarajan 已提交
2237 2238
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
2239

V
Vivek Natarajan 已提交
2240 2241 2242
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
2243

V
Vivek Natarajan 已提交
2244 2245 2246 2247
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
2248

V
Vivek Natarajan 已提交
2249 2250 2251 2252 2253
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2254

V
Vivek Natarajan 已提交
2255 2256 2257
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2258

V
Vivek Natarajan 已提交
2259 2260 2261
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
2262

V
Vivek Natarajan 已提交
2263
		udelay(1000);
2264

V
Vivek Natarajan 已提交
2265 2266
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2267

V
Vivek Natarajan 已提交
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
2290

V
Vivek Natarajan 已提交
2291 2292
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
2293

V
Vivek Natarajan 已提交
2294
	if (power_off) {
2295
		/*
V
Vivek Natarajan 已提交
2296 2297 2298 2299
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
2300
		 */
V
Vivek Natarajan 已提交
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
2313
	}
2314 2315
}

S
Sujith 已提交
2316 2317 2318 2319
/**********************/
/* Interrupt Handling */
/**********************/

2320
bool ath9k_hw_intrpend(struct ath_hw *ah)
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
2338
EXPORT_SYMBOL(ath9k_hw_intrpend);
2339

2340
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2341 2342 2343
{
	u32 isr = 0;
	u32 mask2 = 0;
2344
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2345 2346
	u32 sync_cause = 0;
	bool fatal_int = false;
2347
	struct ath_common *common = ath9k_hw_common(ah);
2348 2349 2350 2351 2352 2353 2354 2355 2356

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2357 2358
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2385 2386
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

S
Sujith 已提交
2397
		if (ah->config.rx_intr_mitigation) {
2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2412 2413
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2414 2415

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2416 2417
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2418 2419 2420
		}

		if (isr & AR_ISR_RXORN) {
2421 2422
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
2423 2424 2425
		}

		if (!AR_SREV_9100(ah)) {
2426
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2427 2428 2429 2430 2431 2432 2433 2434
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2435

2436 2437
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2438

2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

2456 2457 2458 2459 2460 2461 2462 2463
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2464 2465
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
2466 2467
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2468 2469
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
2470
			}
2471
			*masked |= ATH9K_INT_FATAL;
2472 2473
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2474 2475
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2476 2477 2478 2479 2480
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2481 2482
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2483 2484 2485 2486 2487
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2488

2489 2490
	return true;
}
2491
EXPORT_SYMBOL(ath9k_hw_getisr);
2492

2493
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2494
{
2495
	enum ath9k_int omask = ah->imask;
2496
	u32 mask, mask2;
2497
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2498
	struct ath_common *common = ath9k_hw_common(ah);
2499

2500
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2501 2502

	if (omask & ATH9K_INT_GLOBAL) {
2503
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2519
		if (ah->txok_interrupt_mask)
2520
			mask |= AR_IMR_TXOK;
2521
		if (ah->txdesc_interrupt_mask)
2522
			mask |= AR_IMR_TXDESC;
2523
		if (ah->txerr_interrupt_mask)
2524
			mask |= AR_IMR_TXERR;
2525
		if (ah->txeol_interrupt_mask)
2526 2527 2528 2529
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
S
Sujith 已提交
2530
		if (ah->config.rx_intr_mitigation)
2531 2532 2533
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2534
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
2547 2548 2549
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

2560
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2561
	REG_WRITE(ah, AR_IMR, mask);
2562 2563 2564 2565 2566
	ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
			   AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
			   AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
	ah->imrs2_reg |= mask2;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
2567

2568
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2569 2570 2571 2572 2573 2574 2575
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
2576
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
2589 2590
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2591 2592 2593 2594
	}

	return omask;
}
2595
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
2596

S
Sujith 已提交
2597 2598 2599 2600
/*******************/
/* Beacon Handling */
/*******************/

2601
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2602 2603 2604
{
	int flags = 0;

2605
	ah->beacon_interval = beacon_period;
2606

2607
	switch (ah->opmode) {
2608 2609
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
2610 2611 2612 2613 2614
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
2615
	case NL80211_IFTYPE_ADHOC:
2616
	case NL80211_IFTYPE_MESH_POINT:
2617 2618 2619 2620
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
2621 2622
				     (ah->atim_window ? ah->
				      atim_window : 1)));
2623
		flags |= AR_NDP_TIMER_EN;
2624
	case NL80211_IFTYPE_AP:
2625 2626 2627
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
2628
				     ah->config.
2629
				     dma_beacon_response_time));
2630 2631
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
2632
				     ah->config.
2633
				     sw_beacon_response_time));
2634 2635 2636
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2637
	default:
2638 2639 2640
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
2641 2642
		return;
		break;
2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2657
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2658

2659
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2660
				    const struct ath9k_beacon_state *bs)
2661 2662
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2663
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2664
	struct ath_common *common = ath9k_hw_common(ah);
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2690 2691 2692 2693
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
2694

S
Sujith 已提交
2695 2696 2697
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2698

S
Sujith 已提交
2699 2700 2701
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2702

S
Sujith 已提交
2703 2704 2705 2706
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2707

S
Sujith 已提交
2708 2709
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2710

S
Sujith 已提交
2711 2712
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2713

S
Sujith 已提交
2714 2715 2716
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2717

2718 2719
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2720
}
2721
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2722

S
Sujith 已提交
2723 2724 2725 2726
/*******************/
/* HW Capabilities */
/*******************/

2727
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2728
{
2729
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2730
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2731
	struct ath_common *common = ath9k_hw_common(ah);
2732
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2733

S
Sujith 已提交
2734
	u16 capField = 0, eeval;
2735

S
Sujith 已提交
2736
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2737
	regulatory->current_rd = eeval;
2738

S
Sujith 已提交
2739
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2740 2741
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
2742
	regulatory->current_rd_ext = eeval;
2743

S
Sujith 已提交
2744
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
2745

2746
	if (ah->opmode != NL80211_IFTYPE_AP &&
2747
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2748 2749 2750 2751 2752
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2753 2754
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2755
	}
2756

S
Sujith 已提交
2757
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2758 2759 2760 2761 2762 2763
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
2764
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
2765

S
Sujith 已提交
2766 2767
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
2768
		if (ah->config.ht_enable) {
S
Sujith 已提交
2769 2770 2771 2772 2773 2774 2775 2776 2777
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
2778 2779 2780
		}
	}

S
Sujith 已提交
2781 2782
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
2783
		if (ah->config.ht_enable) {
S
Sujith 已提交
2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
2794
	}
S
Sujith 已提交
2795

S
Sujith 已提交
2796
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2797 2798 2799 2800
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2801
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2802 2803 2804
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2805 2806
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
2807
		/* Use rx_chainmask from EEPROM. */
2808
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2809

2810
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
2811
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2812

S
Sujith 已提交
2813 2814
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
2815

S
Sujith 已提交
2816 2817
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
2818

S
Sujith 已提交
2819 2820 2821
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2822

S
Sujith 已提交
2823 2824 2825
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2826

2827
	if (ah->config.ht_enable)
S
Sujith 已提交
2828 2829 2830
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2831

S
Sujith 已提交
2832 2833 2834 2835
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2836

S
Sujith 已提交
2837 2838 2839 2840 2841
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2842

S
Sujith 已提交
2843 2844 2845 2846 2847
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2848

S
Sujith 已提交
2849
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2850 2851 2852 2853 2854

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2855

2856 2857 2858
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2859 2860
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2861 2862 2863
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2864

S
Sujith 已提交
2865 2866 2867 2868 2869
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2870 2871
	}

S
Sujith 已提交
2872 2873
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2874
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2875 2876 2877 2878 2879 2880
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2881 2882

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2883
	}
S
Sujith 已提交
2884
#endif
2885 2886 2887 2888
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2889

2890
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2891 2892 2893
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2894

2895
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2896 2897 2898 2899 2900
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2901
	} else {
S
Sujith 已提交
2902 2903 2904
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2905 2906
	}

2907 2908 2909 2910
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2911 2912

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2913
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2914
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2915
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2916

2917
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2918
	    ath9k_hw_btcoex_supported(ah)) {
2919 2920
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2921

2922
		if (AR_SREV_9285(ah)) {
2923 2924
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2925
		} else {
2926
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2927
		}
2928
	} else {
2929
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2930
	}
2931

2932
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2933
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA;
2934 2935 2936
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2937 2938 2939
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2940
	}
2941

2942
	return 0;
2943 2944
}

2945
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2946
			    u32 capability, u32 *result)
2947
{
2948
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2967
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2968 2969 2970 2971
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2972
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2973 2974 2975 2976 2977 2978 2979 2980 2981
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2982
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2983 2984 2985 2986 2987 2988 2989 2990 2991 2992
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2993
			*result = regulatory->power_limit;
S
Sujith 已提交
2994 2995
			return 0;
		case 2:
2996
			*result = regulatory->max_power_level;
S
Sujith 已提交
2997 2998
			return 0;
		case 3:
2999
			*result = regulatory->tp_scale;
S
Sujith 已提交
3000 3001 3002
			return 0;
		}
		return false;
3003 3004 3005 3006
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3007 3008
	default:
		return false;
3009 3010
	}
}
3011
EXPORT_SYMBOL(ath9k_hw_getcapability);
3012

3013
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3014
			    u32 capability, u32 setting, int *status)
3015
{
S
Sujith 已提交
3016 3017 3018
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3019
			ah->sta_id1_defaults |=
S
Sujith 已提交
3020 3021
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3022
			ah->sta_id1_defaults &=
S
Sujith 已提交
3023 3024 3025 3026
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3027
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3028
		else
3029
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3030 3031 3032
		return true;
	default:
		return false;
3033 3034
	}
}
3035
EXPORT_SYMBOL(ath9k_hw_setcapability);
3036

S
Sujith 已提交
3037 3038 3039
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3040

3041
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3042 3043 3044 3045
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3046

S
Sujith 已提交
3047 3048 3049 3050 3051 3052
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3053

S
Sujith 已提交
3054
	gpio_shift = (gpio % 6) * 5;
3055

S
Sujith 已提交
3056 3057 3058 3059
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3060
	} else {
S
Sujith 已提交
3061 3062 3063 3064 3065
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3066 3067 3068
	}
}

3069
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3070
{
S
Sujith 已提交
3071
	u32 gpio_shift;
3072

3073
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3074

S
Sujith 已提交
3075
	gpio_shift = gpio << 1;
3076

S
Sujith 已提交
3077 3078 3079 3080
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3081
}
3082
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
3083

3084
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3085
{
3086 3087 3088
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3089
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3090
		return 0xffffffff;
3091

3092 3093 3094
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
3095 3096
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
3097 3098
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3099 3100 3101 3102 3103
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3104
}
3105
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3106

3107
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3108
			 u32 ah_signal_type)
3109
{
S
Sujith 已提交
3110
	u32 gpio_shift;
3111

S
Sujith 已提交
3112
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3113

S
Sujith 已提交
3114
	gpio_shift = 2 * gpio;
3115

S
Sujith 已提交
3116 3117 3118 3119
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3120
}
3121
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3122

3123
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3124
{
3125 3126 3127
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
3128 3129
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3130
}
3131
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3132

3133
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3134
{
S
Sujith 已提交
3135
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3136
}
3137
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3138

3139
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3140
{
S
Sujith 已提交
3141
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3142
}
3143
EXPORT_SYMBOL(ath9k_hw_setantenna);
3144

S
Sujith 已提交
3145 3146 3147 3148
/*********************/
/* General Operation */
/*********************/

3149
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3150
{
S
Sujith 已提交
3151 3152
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3153

S
Sujith 已提交
3154 3155 3156 3157
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3158

S
Sujith 已提交
3159
	return bits;
3160
}
3161
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
3162

3163
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3164
{
S
Sujith 已提交
3165
	u32 phybits;
3166

S
Sujith 已提交
3167 3168
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3169 3170 3171 3172 3173 3174
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3175

S
Sujith 已提交
3176 3177 3178 3179 3180 3181 3182
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3183
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
3184

3185
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3186
{
3187 3188 3189 3190 3191
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
3192
}
3193
EXPORT_SYMBOL(ath9k_hw_phy_disable);
3194

3195
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3196
{
3197
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3198
		return false;
3199

3200 3201 3202 3203 3204
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
3205
}
3206
EXPORT_SYMBOL(ath9k_hw_disable);
3207

3208
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3209
{
3210
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3211
	struct ath9k_channel *chan = ah->curchan;
3212
	struct ieee80211_channel *channel = chan->chan;
3213

3214
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3215

3216
	ah->eep_ops->set_txpower(ah, chan,
3217
				 ath9k_regd_get_ctl(regulatory, chan),
3218 3219 3220
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3221
				 (u32) regulatory->power_limit));
3222
}
3223
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
3224

3225
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3226
{
3227
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
3228
}
3229
EXPORT_SYMBOL(ath9k_hw_setmac);
3230

3231
void ath9k_hw_setopmode(struct ath_hw *ah)
3232
{
3233
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3234
}
3235
EXPORT_SYMBOL(ath9k_hw_setopmode);
3236

3237
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3238
{
S
Sujith 已提交
3239 3240
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3241
}
3242
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
3243

3244
void ath9k_hw_write_associd(struct ath_hw *ah)
3245
{
3246 3247 3248 3249 3250
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3251
}
3252
EXPORT_SYMBOL(ath9k_hw_write_associd);
3253

3254
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3255
{
S
Sujith 已提交
3256
	u64 tsf;
3257

S
Sujith 已提交
3258 3259
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3260

S
Sujith 已提交
3261 3262
	return tsf;
}
3263
EXPORT_SYMBOL(ath9k_hw_gettsf64);
3264

3265
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3266 3267
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3268
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3269
}
3270
EXPORT_SYMBOL(ath9k_hw_settsf64);
3271

3272
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3273
{
3274 3275
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
3276 3277
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
3278

S
Sujith 已提交
3279 3280
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3281
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
3282

S
Sujith 已提交
3283
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3284 3285
{
	if (setting)
3286
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3287
	else
3288
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3289
}
3290
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
3291

3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
3307
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
3308
{
L
Luis R. Rodriguez 已提交
3309
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
3310 3311
	u32 macmode;

L
Luis R. Rodriguez 已提交
3312
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3313 3314 3315
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3316

S
Sujith 已提交
3317
	REG_WRITE(ah, AR_2040_MODE, macmode);
3318
}
3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

3365
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
3366 3367 3368
{
	return REG_READ(ah, AR_TSF_L32);
}
3369
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3383 3384 3385
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3398
EXPORT_SYMBOL(ath_gen_timer_alloc);
3399

3400 3401 3402 3403
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
3404 3405 3406 3407 3408 3409 3410 3411 3412 3413
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3414 3415 3416
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3440
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3441

3442
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3462
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3463 3464 3465 3466 3467 3468 3469 3470 3471

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3472
EXPORT_SYMBOL(ath_gen_timer_free);
3473 3474 3475 3476 3477 3478 3479 3480

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3481
	struct ath_common *common = ath9k_hw_common(ah);
3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3496 3497
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
3498 3499 3500 3501 3502 3503 3504
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3505 3506
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
3507 3508 3509
		timer->trigger(timer->arg);
	}
}
3510
EXPORT_SYMBOL(ath_gen_timer_isr);
3511

3512 3513 3514 3515 3516 3517 3518 3519 3520 3521
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3534 3535
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3553
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3570
static const char *ath9k_hw_rf_name(u16 rf_version)
3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);
3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617

/* Sets up the AR5008/AR9001/AR9002 hardware familiy callbacks */
static void ar9002_hw_attach_ops(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
	struct ath_hw_ops *ops = ath9k_hw_ops(ah);

	priv_ops->init_mode_regs = ar9002_hw_init_mode_regs;
	priv_ops->macversion_supported = ar9002_hw_macversion_supported;

	ops->config_pci_powersave = ar9002_hw_configpcipowersave;
3618

3619
	ar5008_hw_attach_phy_ops(ah);
3620 3621
	if (AR_SREV_9280_10_OR_LATER(ah))
		ar9002_hw_attach_phy_ops(ah);
3622

3623
	ar9002_hw_attach_calib_ops(ah);
3624
	ar9002_hw_attach_mac_ops(ah);
3625 3626 3627 3628 3629
}

/* Sets up the AR9003 hardware familiy callbacks */
static void ar9003_hw_attach_ops(struct ath_hw *ah)
{
3630 3631
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

3632
	priv_ops->init_mode_regs = ar9003_hw_init_mode_regs;
3633 3634
	priv_ops->macversion_supported = ar9003_hw_macversion_supported;

3635
	ar9003_hw_attach_phy_ops(ah);
3636
	ar9003_hw_attach_calib_ops(ah);
3637
	ar9003_hw_attach_mac_ops(ah);
3638
}