gpio-pca953x.c 32.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2
/*
3
 *  PCA953x 4/8/16/24/40 bit I/O ports
4 5 6 7 8 9 10
 *
 *  Copyright (C) 2005 Ben Gardner <bgardner@wabtec.com>
 *  Copyright (C) 2007 Marvell International Ltd.
 *
 *  Derived from drivers/i2c/chips/pca9539.c
 */

11
#include <linux/acpi.h>
12
#include <linux/bitmap.h>
13
#include <linux/gpio/driver.h>
14
#include <linux/gpio/consumer.h>
15
#include <linux/i2c.h>
16 17 18 19
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/module.h>
#include <linux/of_platform.h>
20
#include <linux/platform_data/pca953x.h>
21
#include <linux/regmap.h>
22
#include <linux/regulator/consumer.h>
23
#include <linux/slab.h>
24

25
#include <asm/unaligned.h>
26

27 28 29 30
#define PCA953X_INPUT		0x00
#define PCA953X_OUTPUT		0x01
#define PCA953X_INVERT		0x02
#define PCA953X_DIRECTION	0x03
31

32 33 34
#define REG_ADDR_MASK		GENMASK(5, 0)
#define REG_ADDR_EXT		BIT(6)
#define REG_ADDR_AI		BIT(7)
A
Andreas Schallenberg 已提交
35

36 37 38 39 40 41 42 43
#define PCA957X_IN		0x00
#define PCA957X_INVRT		0x01
#define PCA957X_BKEN		0x02
#define PCA957X_PUPD		0x03
#define PCA957X_CFG		0x04
#define PCA957X_OUT		0x05
#define PCA957X_MSK		0x06
#define PCA957X_INTS		0x07
44

45
#define PCAL953X_OUT_STRENGTH	0x20
46
#define PCAL953X_IN_LATCH	0x22
47 48
#define PCAL953X_PULL_EN	0x23
#define PCAL953X_PULL_SEL	0x24
49 50
#define PCAL953X_INT_MASK	0x25
#define PCAL953X_INT_STAT	0x26
51
#define PCAL953X_OUT_CONF	0x27
52

53 54 55 56 57 58
#define PCAL6524_INT_EDGE	0x28
#define PCAL6524_INT_CLR	0x2a
#define PCAL6524_IN_STATUS	0x2b
#define PCAL6524_OUT_INDCONF	0x2c
#define PCAL6524_DEBOUNCE	0x2d

59
#define PCA_GPIO_MASK		GENMASK(7, 0)
60

61 62
#define PCAL_GPIO_MASK		GENMASK(4, 0)
#define PCAL_PINCTRL_MASK	GENMASK(6, 5)
63

64 65
#define PCA_INT			BIT(8)
#define PCA_PCAL		BIT(9)
66
#define PCA_LATCH_INT		(PCA_PCAL | PCA_INT)
67 68 69
#define PCA953X_TYPE		BIT(12)
#define PCA957X_TYPE		BIT(13)
#define PCA_TYPE_MASK		GENMASK(15, 12)
70 71

#define PCA_CHIP_TYPE(x)	((x) & PCA_TYPE_MASK)
72

73
static const struct i2c_device_id pca953x_id[] = {
74
	{ "pca6416", 16 | PCA953X_TYPE | PCA_INT, },
75
	{ "pca9505", 40 | PCA953X_TYPE | PCA_INT, },
76 77 78 79 80 81 82 83 84 85 86 87
	{ "pca9534", 8  | PCA953X_TYPE | PCA_INT, },
	{ "pca9535", 16 | PCA953X_TYPE | PCA_INT, },
	{ "pca9536", 4  | PCA953X_TYPE, },
	{ "pca9537", 4  | PCA953X_TYPE | PCA_INT, },
	{ "pca9538", 8  | PCA953X_TYPE | PCA_INT, },
	{ "pca9539", 16 | PCA953X_TYPE | PCA_INT, },
	{ "pca9554", 8  | PCA953X_TYPE | PCA_INT, },
	{ "pca9555", 16 | PCA953X_TYPE | PCA_INT, },
	{ "pca9556", 8  | PCA953X_TYPE, },
	{ "pca9557", 8  | PCA953X_TYPE, },
	{ "pca9574", 8  | PCA957X_TYPE | PCA_INT, },
	{ "pca9575", 16 | PCA957X_TYPE | PCA_INT, },
A
Aaron Sierra 已提交
88
	{ "pca9698", 40 | PCA953X_TYPE, },
89

90 91 92
	{ "pcal6416", 16 | PCA953X_TYPE | PCA_LATCH_INT, },
	{ "pcal6524", 24 | PCA953X_TYPE | PCA_LATCH_INT, },
	{ "pcal9555a", 16 | PCA953X_TYPE | PCA_LATCH_INT, },
93

94 95 96 97
	{ "max7310", 8  | PCA953X_TYPE, },
	{ "max7312", 16 | PCA953X_TYPE | PCA_INT, },
	{ "max7313", 16 | PCA953X_TYPE | PCA_INT, },
	{ "max7315", 8  | PCA953X_TYPE | PCA_INT, },
98
	{ "max7318", 16 | PCA953X_TYPE | PCA_INT, },
99 100 101
	{ "pca6107", 8  | PCA953X_TYPE | PCA_INT, },
	{ "tca6408", 8  | PCA953X_TYPE | PCA_INT, },
	{ "tca6416", 16 | PCA953X_TYPE | PCA_INT, },
A
Andreas Schallenberg 已提交
102
	{ "tca6424", 24 | PCA953X_TYPE | PCA_INT, },
103
	{ "tca9539", 16 | PCA953X_TYPE | PCA_INT, },
104
	{ "tca9554", 8  | PCA953X_TYPE | PCA_INT, },
A
Aaron Sierra 已提交
105
	{ "xra1202", 8  | PCA953X_TYPE },
106
	{ }
107
};
108
MODULE_DEVICE_TABLE(i2c, pca953x_id);
109

110
static const struct acpi_device_id pca953x_acpi_ids[] = {
111
	{ "INT3491", 16 | PCA953X_TYPE | PCA_LATCH_INT, },
112 113 114 115
	{ }
};
MODULE_DEVICE_TABLE(acpi, pca953x_acpi_ids);

116 117
#define MAX_BANK 5
#define BANK_SZ 8
118
#define MAX_LINE	(MAX_BANK * BANK_SZ)
119

120
#define NBANK(chip) DIV_ROUND_UP(chip->gpio_chip.ngpio, BANK_SZ)
121

B
Bartosz Golaszewski 已提交
122 123 124 125
struct pca953x_reg_config {
	int direction;
	int output;
	int input;
126
	int invert;
B
Bartosz Golaszewski 已提交
127 128 129 130 131 132
};

static const struct pca953x_reg_config pca953x_regs = {
	.direction = PCA953X_DIRECTION,
	.output = PCA953X_OUTPUT,
	.input = PCA953X_INPUT,
133
	.invert = PCA953X_INVERT,
B
Bartosz Golaszewski 已提交
134 135 136 137 138 139
};

static const struct pca953x_reg_config pca957x_regs = {
	.direction = PCA957X_CFG,
	.output = PCA957X_OUT,
	.input = PCA957X_IN,
140
	.invert = PCA957X_INVRT,
B
Bartosz Golaszewski 已提交
141 142
};

143
struct pca953x_chip {
144
	unsigned gpio_start;
145
	struct mutex i2c_lock;
146
	struct regmap *regmap;
147

148 149
#ifdef CONFIG_GPIO_PCA953X_IRQ
	struct mutex irq_lock;
150 151 152 153
	DECLARE_BITMAP(irq_mask, MAX_LINE);
	DECLARE_BITMAP(irq_stat, MAX_LINE);
	DECLARE_BITMAP(irq_trig_raise, MAX_LINE);
	DECLARE_BITMAP(irq_trig_fall, MAX_LINE);
154
	struct irq_chip irq_chip;
155
#endif
156
	atomic_t wakeup_path;
157

158 159
	struct i2c_client *client;
	struct gpio_chip gpio_chip;
160
	const char *const *names;
161
	unsigned long driver_data;
162
	struct regulator *regulator;
B
Bartosz Golaszewski 已提交
163 164

	const struct pca953x_reg_config *regs;
165 166
};

167
static int pca953x_bank_shift(struct pca953x_chip *chip)
168
{
169 170
	return fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
}
171

172 173 174 175
#define PCA953x_BANK_INPUT	BIT(0)
#define PCA953x_BANK_OUTPUT	BIT(1)
#define PCA953x_BANK_POLARITY	BIT(2)
#define PCA953x_BANK_CONFIG	BIT(3)
176

177 178 179 180 181 182 183
#define PCA957x_BANK_INPUT	BIT(0)
#define PCA957x_BANK_POLARITY	BIT(1)
#define PCA957x_BANK_BUSHOLD	BIT(2)
#define PCA957x_BANK_CONFIG	BIT(4)
#define PCA957x_BANK_OUTPUT	BIT(5)

#define PCAL9xxx_BANK_IN_LATCH	BIT(8 + 2)
184 185
#define PCAL9xxx_BANK_PULL_EN	BIT(8 + 3)
#define PCAL9xxx_BANK_PULL_SEL	BIT(8 + 4)
186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
#define PCAL9xxx_BANK_IRQ_MASK	BIT(8 + 5)
#define PCAL9xxx_BANK_IRQ_STAT	BIT(8 + 6)

/*
 * We care about the following registers:
 * - Standard set, below 0x40, each port can be replicated up to 8 times
 *   - PCA953x standard
 *     Input port			0x00 + 0 * bank_size	R
 *     Output port			0x00 + 1 * bank_size	RW
 *     Polarity Inversion port		0x00 + 2 * bank_size	RW
 *     Configuration port		0x00 + 3 * bank_size	RW
 *   - PCA957x with mixed up registers
 *     Input port			0x00 + 0 * bank_size	R
 *     Polarity Inversion port		0x00 + 1 * bank_size	RW
 *     Bus hold port			0x00 + 2 * bank_size	RW
 *     Configuration port		0x00 + 4 * bank_size	RW
 *     Output port			0x00 + 5 * bank_size	RW
 *
 * - Extended set, above 0x40, often chip specific.
 *   - PCAL6524/PCAL9555A with custom PCAL IRQ handling:
 *     Input latch register		0x40 + 2 * bank_size	RW
207 208
 *     Pull-up/pull-down enable reg	0x40 + 3 * bank_size    RW
 *     Pull-up/pull-down select reg	0x40 + 4 * bank_size    RW
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
 *     Interrupt mask register		0x40 + 5 * bank_size	RW
 *     Interrupt status register	0x40 + 6 * bank_size	R
 *
 * - Registers with bit 0x80 set, the AI bit
 *   The bit is cleared and the registers fall into one of the
 *   categories above.
 */

static bool pca953x_check_register(struct pca953x_chip *chip, unsigned int reg,
				   u32 checkbank)
{
	int bank_shift = pca953x_bank_shift(chip);
	int bank = (reg & REG_ADDR_MASK) >> bank_shift;
	int offset = reg & (BIT(bank_shift) - 1);

	/* Special PCAL extended register check. */
	if (reg & REG_ADDR_EXT) {
		if (!(chip->driver_data & PCA_PCAL))
			return false;
		bank += 8;
229 230
	}

231 232 233 234 235 236 237 238 239
	/* Register is not in the matching bank. */
	if (!(BIT(bank) & checkbank))
		return false;

	/* Register is not within allowed range of bank. */
	if (offset >= NBANK(chip))
		return false;

	return true;
240 241
}

242
static bool pca953x_readable_register(struct device *dev, unsigned int reg)
243
{
244 245
	struct pca953x_chip *chip = dev_get_drvdata(dev);
	u32 bank;
246

247 248 249 250 251 252 253 254
	if (PCA_CHIP_TYPE(chip->driver_data) == PCA953X_TYPE) {
		bank = PCA953x_BANK_INPUT | PCA953x_BANK_OUTPUT |
		       PCA953x_BANK_POLARITY | PCA953x_BANK_CONFIG;
	} else {
		bank = PCA957x_BANK_INPUT | PCA957x_BANK_OUTPUT |
		       PCA957x_BANK_POLARITY | PCA957x_BANK_CONFIG |
		       PCA957x_BANK_BUSHOLD;
	}
255

256
	if (chip->driver_data & PCA_PCAL) {
257 258
		bank |= PCAL9xxx_BANK_IN_LATCH | PCAL9xxx_BANK_PULL_EN |
			PCAL9xxx_BANK_PULL_SEL | PCAL9xxx_BANK_IRQ_MASK |
259
			PCAL9xxx_BANK_IRQ_STAT;
260 261
	}

262
	return pca953x_check_register(chip, reg, bank);
263 264
}

265
static bool pca953x_writeable_register(struct device *dev, unsigned int reg)
266
{
267 268
	struct pca953x_chip *chip = dev_get_drvdata(dev);
	u32 bank;
269

270 271 272 273 274 275 276
	if (PCA_CHIP_TYPE(chip->driver_data) == PCA953X_TYPE) {
		bank = PCA953x_BANK_OUTPUT | PCA953x_BANK_POLARITY |
			PCA953x_BANK_CONFIG;
	} else {
		bank = PCA957x_BANK_OUTPUT | PCA957x_BANK_POLARITY |
			PCA957x_BANK_CONFIG | PCA957x_BANK_BUSHOLD;
	}
277

278
	if (chip->driver_data & PCA_PCAL)
279 280
		bank |= PCAL9xxx_BANK_IN_LATCH | PCAL9xxx_BANK_PULL_EN |
			PCAL9xxx_BANK_PULL_SEL | PCAL9xxx_BANK_IRQ_MASK;
281 282

	return pca953x_check_register(chip, reg, bank);
283 284
}

285
static bool pca953x_volatile_register(struct device *dev, unsigned int reg)
286
{
287 288
	struct pca953x_chip *chip = dev_get_drvdata(dev);
	u32 bank;
289

290 291 292 293 294 295 296
	if (PCA_CHIP_TYPE(chip->driver_data) == PCA953X_TYPE)
		bank = PCA953x_BANK_INPUT;
	else
		bank = PCA957x_BANK_INPUT;

	if (chip->driver_data & PCA_PCAL)
		bank |= PCAL9xxx_BANK_IRQ_STAT;
297

298
	return pca953x_check_register(chip, reg, bank);
299
}
300

301
static const struct regmap_config pca953x_i2c_regmap = {
302 303 304 305 306 307 308
	.reg_bits = 8,
	.val_bits = 8,

	.readable_reg = pca953x_readable_register,
	.writeable_reg = pca953x_writeable_register,
	.volatile_reg = pca953x_volatile_register,

309
	.disable_locking = true,
310
	.cache_type = REGCACHE_RBTREE,
311 312
	/* REVISIT: should be 0x7f but some 24 bit chips use REG_ADDR_AI */
	.max_register = 0xff,
313 314
};

315 316
static u8 pca953x_recalc_addr(struct pca953x_chip *chip, int reg, int off,
			      bool write, bool addrinc)
317
{
318
	int bank_shift = pca953x_bank_shift(chip);
319 320
	int addr = (reg & PCAL_GPIO_MASK) << bank_shift;
	int pinctrl = (reg & PCAL_PINCTRL_MASK) << 1;
321 322 323 324 325 326 327 328 329
	u8 regaddr = pinctrl | addr | (off / BANK_SZ);

	/* Single byte read doesn't need AI bit set. */
	if (!addrinc)
		return regaddr;

	/* Chips with 24 and more GPIOs always support Auto Increment */
	if (write && NBANK(chip) > 2)
		regaddr |= REG_ADDR_AI;
330

331 332 333 334 335
	/* PCA9575 needs address-increment on multi-byte writes */
	if (PCA_CHIP_TYPE(chip->driver_data) == PCA957X_TYPE)
		regaddr |= REG_ADDR_AI;

	return regaddr;
336 337
}

338
static int pca953x_write_regs(struct pca953x_chip *chip, int reg, unsigned long *val)
339
{
340
	u8 regaddr = pca953x_recalc_addr(chip, reg, 0, true, true);
341 342 343 344 345
	u8 value[MAX_BANK];
	int i, ret;

	for (i = 0; i < NBANK(chip); i++)
		value[i] = bitmap_get_value8(val, i * BANK_SZ);
346

347
	ret = regmap_bulk_write(chip->regmap, regaddr, value, NBANK(chip));
348 349
	if (ret < 0) {
		dev_err(&chip->client->dev, "failed writing register\n");
350
		return ret;
351 352 353
	}

	return 0;
354 355
}

356
static int pca953x_read_regs(struct pca953x_chip *chip, int reg, unsigned long *val)
357
{
358
	u8 regaddr = pca953x_recalc_addr(chip, reg, 0, false, true);
359 360
	u8 value[MAX_BANK];
	int i, ret;
361

362
	ret = regmap_bulk_read(chip->regmap, regaddr, value, NBANK(chip));
363 364
	if (ret < 0) {
		dev_err(&chip->client->dev, "failed reading register\n");
365
		return ret;
366 367
	}

368 369 370
	for (i = 0; i < NBANK(chip); i++)
		bitmap_set_value8(val, value[i], i * BANK_SZ);

371 372 373
	return 0;
}

374
static int pca953x_gpio_direction_input(struct gpio_chip *gc, unsigned off)
375
{
376
	struct pca953x_chip *chip = gpiochip_get_data(gc);
377 378 379
	u8 dirreg = pca953x_recalc_addr(chip, chip->regs->direction, off,
					true, false);
	u8 bit = BIT(off % BANK_SZ);
B
Bartosz Golaszewski 已提交
380
	int ret;
381

382
	mutex_lock(&chip->i2c_lock);
383
	ret = regmap_write_bits(chip->regmap, dirreg, bit, bit);
384 385
	mutex_unlock(&chip->i2c_lock);
	return ret;
386 387
}

388
static int pca953x_gpio_direction_output(struct gpio_chip *gc,
389 390
		unsigned off, int val)
{
391
	struct pca953x_chip *chip = gpiochip_get_data(gc);
392 393
	u8 dirreg = pca953x_recalc_addr(chip, chip->regs->direction, off,
					true, false);
394 395
	u8 outreg = pca953x_recalc_addr(chip, chip->regs->output, off,
					true, false);
396
	u8 bit = BIT(off % BANK_SZ);
B
Bartosz Golaszewski 已提交
397
	int ret;
398

399
	mutex_lock(&chip->i2c_lock);
400
	/* set output level */
401
	ret = regmap_write_bits(chip->regmap, outreg, bit, val ? bit : 0);
402
	if (ret)
403
		goto exit;
404 405

	/* then direction */
406
	ret = regmap_write_bits(chip->regmap, dirreg, bit, 0);
407 408 409
exit:
	mutex_unlock(&chip->i2c_lock);
	return ret;
410 411
}

412
static int pca953x_gpio_get_value(struct gpio_chip *gc, unsigned off)
413
{
414
	struct pca953x_chip *chip = gpiochip_get_data(gc);
415 416 417
	u8 inreg = pca953x_recalc_addr(chip, chip->regs->input, off,
				       true, false);
	u8 bit = BIT(off % BANK_SZ);
A
Andreas Schallenberg 已提交
418
	u32 reg_val;
B
Bartosz Golaszewski 已提交
419
	int ret;
420

421
	mutex_lock(&chip->i2c_lock);
422
	ret = regmap_read(chip->regmap, inreg, &reg_val);
423
	mutex_unlock(&chip->i2c_lock);
424
	if (ret < 0) {
425 426 427
		/*
		 * NOTE:
		 * diagnostic already emitted; that's all we should
428 429 430 431 432 433
		 * do unless gpio_*_value_cansleep() calls become different
		 * from their nonsleeping siblings (and report faults).
		 */
		return 0;
	}

434
	return !!(reg_val & bit);
435 436
}

437
static void pca953x_gpio_set_value(struct gpio_chip *gc, unsigned off, int val)
438
{
439
	struct pca953x_chip *chip = gpiochip_get_data(gc);
440 441 442
	u8 outreg = pca953x_recalc_addr(chip, chip->regs->output, off,
					true, false);
	u8 bit = BIT(off % BANK_SZ);
443

444
	mutex_lock(&chip->i2c_lock);
445
	regmap_write_bits(chip->regmap, outreg, bit, val ? bit : 0);
446
	mutex_unlock(&chip->i2c_lock);
447 448
}

449 450 451
static int pca953x_gpio_get_direction(struct gpio_chip *gc, unsigned off)
{
	struct pca953x_chip *chip = gpiochip_get_data(gc);
452 453 454
	u8 dirreg = pca953x_recalc_addr(chip, chip->regs->direction, off,
					true, false);
	u8 bit = BIT(off % BANK_SZ);
455 456 457 458
	u32 reg_val;
	int ret;

	mutex_lock(&chip->i2c_lock);
459
	ret = regmap_read(chip->regmap, dirreg, &reg_val);
460 461 462 463
	mutex_unlock(&chip->i2c_lock);
	if (ret < 0)
		return ret;

464 465 466 467
	if (reg_val & bit)
		return GPIO_LINE_DIRECTION_IN;

	return GPIO_LINE_DIRECTION_OUT;
468 469
}

470
static int pca953x_gpio_get_multiple(struct gpio_chip *gc,
471
				     unsigned long *mask, unsigned long *bits)
472 473
{
	struct pca953x_chip *chip = gpiochip_get_data(gc);
474 475 476 477 478 479 480 481 482 483 484
	DECLARE_BITMAP(reg_val, MAX_LINE);
	int ret;

	mutex_lock(&chip->i2c_lock);
	ret = pca953x_read_regs(chip, chip->regs->input, reg_val);
	mutex_unlock(&chip->i2c_lock);
	if (ret)
		return ret;

	bitmap_replace(bits, bits, reg_val, mask, gc->ngpio);
	return 0;
485 486
}

487
static void pca953x_gpio_set_multiple(struct gpio_chip *gc,
488
				      unsigned long *mask, unsigned long *bits)
489
{
490
	struct pca953x_chip *chip = gpiochip_get_data(gc);
491
	DECLARE_BITMAP(reg_val, MAX_LINE);
B
Bartosz Golaszewski 已提交
492
	int ret;
493

494
	mutex_lock(&chip->i2c_lock);
495 496 497 498
	ret = pca953x_read_regs(chip, chip->regs->output, reg_val);
	if (ret)
		goto exit;

499
	bitmap_replace(reg_val, reg_val, bits, mask, gc->ngpio);
500

501
	pca953x_write_regs(chip, chip->regs->output, reg_val);
502 503 504 505
exit:
	mutex_unlock(&chip->i2c_lock);
}

506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
static int pca953x_gpio_set_pull_up_down(struct pca953x_chip *chip,
					 unsigned int offset,
					 unsigned long config)
{
	u8 pull_en_reg = pca953x_recalc_addr(chip, PCAL953X_PULL_EN, offset,
					     true, false);
	u8 pull_sel_reg = pca953x_recalc_addr(chip, PCAL953X_PULL_SEL, offset,
					      true, false);
	u8 bit = BIT(offset % BANK_SZ);
	int ret;

	/*
	 * pull-up/pull-down configuration requires PCAL extended
	 * registers
	 */
	if (!(chip->driver_data & PCA_PCAL))
		return -ENOTSUPP;

	mutex_lock(&chip->i2c_lock);

	/* Disable pull-up/pull-down */
	ret = regmap_write_bits(chip->regmap, pull_en_reg, bit, 0);
	if (ret)
		goto exit;

	/* Configure pull-up/pull-down */
	if (config == PIN_CONFIG_BIAS_PULL_UP)
		ret = regmap_write_bits(chip->regmap, pull_sel_reg, bit, bit);
	else if (config == PIN_CONFIG_BIAS_PULL_DOWN)
		ret = regmap_write_bits(chip->regmap, pull_sel_reg, bit, 0);
	if (ret)
		goto exit;

	/* Enable pull-up/pull-down */
	ret = regmap_write_bits(chip->regmap, pull_en_reg, bit, bit);

exit:
	mutex_unlock(&chip->i2c_lock);
	return ret;
}

static int pca953x_gpio_set_config(struct gpio_chip *gc, unsigned int offset,
				   unsigned long config)
{
	struct pca953x_chip *chip = gpiochip_get_data(gc);

	switch (config) {
	case PIN_CONFIG_BIAS_PULL_UP:
	case PIN_CONFIG_BIAS_PULL_DOWN:
		return pca953x_gpio_set_pull_up_down(chip, offset, config);
	default:
		return -ENOTSUPP;
	}
}

561
static void pca953x_setup_gpio(struct pca953x_chip *chip, int gpios)
562 563 564 565 566
{
	struct gpio_chip *gc;

	gc = &chip->gpio_chip;

567 568 569 570
	gc->direction_input  = pca953x_gpio_direction_input;
	gc->direction_output = pca953x_gpio_direction_output;
	gc->get = pca953x_gpio_get_value;
	gc->set = pca953x_gpio_set_value;
571
	gc->get_direction = pca953x_gpio_get_direction;
572
	gc->get_multiple = pca953x_gpio_get_multiple;
573
	gc->set_multiple = pca953x_gpio_set_multiple;
574
	gc->set_config = pca953x_gpio_set_config;
575
	gc->can_sleep = true;
576 577

	gc->base = chip->gpio_start;
578
	gc->ngpio = gpios;
579
	gc->label = dev_name(&chip->client->dev);
580
	gc->parent = &chip->client->dev;
581
	gc->owner = THIS_MODULE;
582
	gc->names = chip->names;
583 584
}

585
#ifdef CONFIG_GPIO_PCA953X_IRQ
586
static void pca953x_irq_mask(struct irq_data *d)
587
{
588
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
589
	struct pca953x_chip *chip = gpiochip_get_data(gc);
590
	irq_hw_number_t hwirq = irqd_to_hwirq(d);
591

592
	clear_bit(hwirq, chip->irq_mask);
593 594
}

595
static void pca953x_irq_unmask(struct irq_data *d)
596
{
597
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
598
	struct pca953x_chip *chip = gpiochip_get_data(gc);
599
	irq_hw_number_t hwirq = irqd_to_hwirq(d);
600

601
	set_bit(hwirq, chip->irq_mask);
602 603
}

604 605 606 607 608
static int pca953x_irq_set_wake(struct irq_data *d, unsigned int on)
{
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
	struct pca953x_chip *chip = gpiochip_get_data(gc);

609 610 611 612 613
	if (on)
		atomic_inc(&chip->wakeup_path);
	else
		atomic_dec(&chip->wakeup_path);

614 615 616
	return irq_set_irq_wake(chip->client->irq, on);
}

617
static void pca953x_irq_bus_lock(struct irq_data *d)
618
{
619
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
620
	struct pca953x_chip *chip = gpiochip_get_data(gc);
621 622 623 624

	mutex_lock(&chip->irq_lock);
}

625
static void pca953x_irq_bus_sync_unlock(struct irq_data *d)
626
{
627
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
628
	struct pca953x_chip *chip = gpiochip_get_data(gc);
629 630 631
	DECLARE_BITMAP(irq_mask, MAX_LINE);
	DECLARE_BITMAP(reg_direction, MAX_LINE);
	int level;
632

633
	pca953x_read_regs(chip, chip->regs->direction, reg_direction);
634 635 636 637 638

	if (chip->driver_data & PCA_PCAL) {
		/* Enable latch on interrupt-enabled inputs */
		pca953x_write_regs(chip, PCAL953X_IN_LATCH, chip->irq_mask);

639
		bitmap_complement(irq_mask, chip->irq_mask, gc->ngpio);
640 641

		/* Unmask enabled interrupts */
642
		pca953x_write_regs(chip, PCAL953X_INT_MASK, irq_mask);
643
	}
644

645 646 647
	bitmap_or(irq_mask, chip->irq_trig_fall, chip->irq_trig_raise, gc->ngpio);
	bitmap_and(irq_mask, irq_mask, reg_direction, gc->ngpio);

648
	/* Look for any newly setup interrupt */
649 650
	for_each_set_bit(level, irq_mask, gc->ngpio)
		pca953x_gpio_direction_input(&chip->gpio_chip, level);
651 652 653 654

	mutex_unlock(&chip->irq_lock);
}

655
static int pca953x_irq_set_type(struct irq_data *d, unsigned int type)
656
{
657
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
658
	struct pca953x_chip *chip = gpiochip_get_data(gc);
659
	irq_hw_number_t hwirq = irqd_to_hwirq(d);
660 661 662

	if (!(type & IRQ_TYPE_EDGE_BOTH)) {
		dev_err(&chip->client->dev, "irq %d: unsupported type %d\n",
663
			d->irq, type);
664 665 666
		return -EINVAL;
	}

667 668
	assign_bit(hwirq, chip->irq_trig_fall, type & IRQ_TYPE_EDGE_FALLING);
	assign_bit(hwirq, chip->irq_trig_raise, type & IRQ_TYPE_EDGE_RISING);
669

670
	return 0;
671 672
}

673 674
static void pca953x_irq_shutdown(struct irq_data *d)
{
675 676
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
	struct pca953x_chip *chip = gpiochip_get_data(gc);
677
	irq_hw_number_t hwirq = irqd_to_hwirq(d);
678

679 680
	clear_bit(hwirq, chip->irq_trig_raise);
	clear_bit(hwirq, chip->irq_trig_fall);
681 682
}

683
static bool pca953x_irq_pending(struct pca953x_chip *chip, unsigned long *pending)
684
{
685 686 687 688 689 690 691
	struct gpio_chip *gc = &chip->gpio_chip;
	DECLARE_BITMAP(reg_direction, MAX_LINE);
	DECLARE_BITMAP(old_stat, MAX_LINE);
	DECLARE_BITMAP(cur_stat, MAX_LINE);
	DECLARE_BITMAP(new_stat, MAX_LINE);
	DECLARE_BITMAP(trigger, MAX_LINE);
	int ret;
692

693 694 695 696 697 698 699
	if (chip->driver_data & PCA_PCAL) {
		/* Read the current interrupt status from the device */
		ret = pca953x_read_regs(chip, PCAL953X_INT_STAT, trigger);
		if (ret)
			return false;

		/* Check latched inputs and clear interrupt status */
700
		ret = pca953x_read_regs(chip, chip->regs->input, cur_stat);
701 702 703
		if (ret)
			return false;

704 705 706 707
		/* Apply filter for rising/falling edge selection */
		bitmap_replace(new_stat, chip->irq_trig_fall, chip->irq_trig_raise, cur_stat, gc->ngpio);

		bitmap_and(pending, new_stat, trigger, gc->ngpio);
708

709
		return !bitmap_empty(pending, gc->ngpio);
710 711
	}

B
Bartosz Golaszewski 已提交
712
	ret = pca953x_read_regs(chip, chip->regs->input, cur_stat);
713
	if (ret)
714
		return false;
715 716

	/* Remove output pins from the equation */
717
	pca953x_read_regs(chip, chip->regs->direction, reg_direction);
718

719
	bitmap_copy(old_stat, chip->irq_stat, gc->ngpio);
720

721 722 723
	bitmap_and(new_stat, cur_stat, reg_direction, gc->ngpio);
	bitmap_xor(cur_stat, new_stat, old_stat, gc->ngpio);
	bitmap_and(trigger, cur_stat, chip->irq_mask, gc->ngpio);
724

725
	if (bitmap_empty(trigger, gc->ngpio))
726
		return false;
727

728
	bitmap_copy(chip->irq_stat, new_stat, gc->ngpio);
729

730 731 732 733
	bitmap_and(cur_stat, chip->irq_trig_fall, old_stat, gc->ngpio);
	bitmap_and(old_stat, chip->irq_trig_raise, new_stat, gc->ngpio);
	bitmap_or(new_stat, old_stat, cur_stat, gc->ngpio);
	bitmap_and(pending, new_stat, trigger, gc->ngpio);
734

735
	return !bitmap_empty(pending, gc->ngpio);
736 737 738 739 740
}

static irqreturn_t pca953x_irq_handler(int irq, void *devid)
{
	struct pca953x_chip *chip = devid;
741 742 743
	struct gpio_chip *gc = &chip->gpio_chip;
	DECLARE_BITMAP(pending, MAX_LINE);
	int level;
744

745
	if (!pca953x_irq_pending(chip, pending))
746
		return IRQ_NONE;
747

748 749
	for_each_set_bit(level, pending, gc->ngpio)
		handle_nested_irq(irq_find_mapping(gc->irq.domain, level));
750

751
	return IRQ_HANDLED;
752 753
}

754
static int pca953x_irq_setup(struct pca953x_chip *chip, int irq_base)
755 756
{
	struct i2c_client *client = chip->client;
757
	struct irq_chip *irq_chip = &chip->irq_chip;
758 759 760
	DECLARE_BITMAP(reg_direction, MAX_LINE);
	DECLARE_BITMAP(irq_stat, MAX_LINE);
	int ret;
761

762 763
	if (!client->irq)
		return 0;
764

765 766
	if (irq_base == -1)
		return 0;
767

768 769
	if (!(chip->driver_data & PCA_INT))
		return 0;
770

771
	ret = pca953x_read_regs(chip, chip->regs->input, irq_stat);
772 773 774 775 776 777 778 779
	if (ret)
		return ret;

	/*
	 * There is no way to know which GPIO line generated the
	 * interrupt.  We have to rely on the previous read for
	 * this purpose.
	 */
780
	pca953x_read_regs(chip, chip->regs->direction, reg_direction);
781
	bitmap_and(chip->irq_stat, irq_stat, reg_direction, chip->gpio_chip.ngpio);
782 783 784 785
	mutex_init(&chip->irq_lock);

	ret = devm_request_threaded_irq(&client->dev, client->irq,
					NULL, pca953x_irq_handler,
786
					IRQF_ONESHOT | IRQF_SHARED,
787 788 789 790 791
					dev_name(&client->dev), chip);
	if (ret) {
		dev_err(&client->dev, "failed to request irq %d\n",
			client->irq);
		return ret;
792 793
	}

794 795 796
	irq_chip->name = dev_name(&chip->client->dev);
	irq_chip->irq_mask = pca953x_irq_mask;
	irq_chip->irq_unmask = pca953x_irq_unmask;
797
	irq_chip->irq_set_wake = pca953x_irq_set_wake;
798 799 800 801 802
	irq_chip->irq_bus_lock = pca953x_irq_bus_lock;
	irq_chip->irq_bus_sync_unlock = pca953x_irq_bus_sync_unlock;
	irq_chip->irq_set_type = pca953x_irq_set_type;
	irq_chip->irq_shutdown = pca953x_irq_shutdown;

803 804 805
	ret = gpiochip_irqchip_add_nested(&chip->gpio_chip, irq_chip,
					  irq_base, handle_simple_irq,
					  IRQ_TYPE_NONE);
806 807 808 809 810 811
	if (ret) {
		dev_err(&client->dev,
			"could not connect irqchip to gpiochip\n");
		return ret;
	}

812
	gpiochip_set_nested_irqchip(&chip->gpio_chip, irq_chip, client->irq);
813

814 815 816 817 818
	return 0;
}

#else /* CONFIG_GPIO_PCA953X_IRQ */
static int pca953x_irq_setup(struct pca953x_chip *chip,
819
			     int irq_base)
820 821 822
{
	struct i2c_client *client = chip->client;

823
	if (client->irq && irq_base != -1 && (chip->driver_data & PCA_INT))
824 825 826 827 828 829
		dev_warn(&client->dev, "interrupt support not compiled in\n");

	return 0;
}
#endif

830
static int device_pca95xx_init(struct pca953x_chip *chip, u32 invert)
831
{
832
	DECLARE_BITMAP(val, MAX_LINE);
833 834
	int ret;

835 836
	ret = regcache_sync_region(chip->regmap, chip->regs->output,
				   chip->regs->output + NBANK(chip));
837
	if (ret)
838 839
		goto out;

840 841
	ret = regcache_sync_region(chip->regmap, chip->regs->direction,
				   chip->regs->direction + NBANK(chip));
842
	if (ret)
843 844 845
		goto out;

	/* set platform specific polarity inversion */
846
	if (invert)
847
		bitmap_fill(val, MAX_LINE);
848
	else
849
		bitmap_zero(val, MAX_LINE);
850

851
	ret = pca953x_write_regs(chip, chip->regs->invert, val);
852 853 854 855
out:
	return ret;
}

B
Bill Pemberton 已提交
856
static int device_pca957x_init(struct pca953x_chip *chip, u32 invert)
857
{
858
	DECLARE_BITMAP(val, MAX_LINE);
859 860
	int ret;

861
	ret = device_pca95xx_init(chip, invert);
862 863
	if (ret)
		goto out;
864

865
	/* To enable register 6, 7 to control pull up and pull down */
866
	memset(val, 0x02, NBANK(chip));
867 868 869
	ret = pca953x_write_regs(chip, PCA957X_BKEN, val);
	if (ret)
		goto out;
870 871 872 873 874 875

	return 0;
out:
	return ret;
}

B
Bill Pemberton 已提交
876
static int pca953x_probe(struct i2c_client *client,
877
			 const struct i2c_device_id *i2c_id)
878
{
879 880
	struct pca953x_platform_data *pdata;
	struct pca953x_chip *chip;
881
	int irq_base = 0;
882
	int ret;
883
	u32 invert = 0;
884
	struct regulator *reg;
885

886
	chip = devm_kzalloc(&client->dev, sizeof(*chip), GFP_KERNEL);
887 888 889
	if (chip == NULL)
		return -ENOMEM;

J
Jingoo Han 已提交
890
	pdata = dev_get_platdata(&client->dev);
891 892 893 894 895 896
	if (pdata) {
		irq_base = pdata->irq_base;
		chip->gpio_start = pdata->gpio_base;
		invert = pdata->invert;
		chip->names = pdata->names;
	} else {
897 898
		struct gpio_desc *reset_gpio;

899 900
		chip->gpio_start = -1;
		irq_base = 0;
901

902 903 904 905 906 907 908
		/*
		 * See if we need to de-assert a reset pin.
		 *
		 * There is no known ACPI-enabled platforms that are
		 * using "reset" GPIO. Otherwise any of those platform
		 * must use _DSD method with corresponding property.
		 */
909 910 911 912
		reset_gpio = devm_gpiod_get_optional(&client->dev, "reset",
						     GPIOD_OUT_LOW);
		if (IS_ERR(reset_gpio))
			return PTR_ERR(reset_gpio);
913
	}
914 915 916

	chip->client = client;

917 918 919 920 921 922 923 924 925 926 927 928 929 930
	reg = devm_regulator_get(&client->dev, "vcc");
	if (IS_ERR(reg)) {
		ret = PTR_ERR(reg);
		if (ret != -EPROBE_DEFER)
			dev_err(&client->dev, "reg get err: %d\n", ret);
		return ret;
	}
	ret = regulator_enable(reg);
	if (ret) {
		dev_err(&client->dev, "reg en err: %d\n", ret);
		return ret;
	}
	chip->regulator = reg;

931 932
	if (i2c_id) {
		chip->driver_data = i2c_id->driver_data;
933
	} else {
934 935 936 937 938 939
		const void *match;

		match = device_get_match_data(&client->dev);
		if (!match) {
			ret = -ENODEV;
			goto err_exit;
940
		}
941 942

		chip->driver_data = (uintptr_t)match;
943 944
	}

945 946 947 948 949 950 951 952
	i2c_set_clientdata(client, chip);

	chip->regmap = devm_regmap_init_i2c(client, &pca953x_i2c_regmap);
	if (IS_ERR(chip->regmap)) {
		ret = PTR_ERR(chip->regmap);
		goto err_exit;
	}

953 954
	regcache_mark_dirty(chip->regmap);

955
	mutex_init(&chip->i2c_lock);
956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
	/*
	 * In case we have an i2c-mux controlled by a GPIO provided by an
	 * expander using the same driver higher on the device tree, read the
	 * i2c adapter nesting depth and use the retrieved value as lockdep
	 * subclass for chip->i2c_lock.
	 *
	 * REVISIT: This solution is not complete. It protects us from lockdep
	 * false positives when the expander controlling the i2c-mux is on
	 * a different level on the device tree, but not when it's on the same
	 * level on a different branch (in which case the subclass number
	 * would be the same).
	 *
	 * TODO: Once a correct solution is developed, a similar fix should be
	 * applied to all other i2c-controlled GPIO expanders (and potentially
	 * regmap-i2c).
	 */
972 973
	lockdep_set_subclass(&chip->i2c_lock,
			     i2c_adapter_depth(client->adapter));
974

975 976 977
	/* initialize cached registers from their original values.
	 * we can't share this chip with another i2c master.
	 */
978
	pca953x_setup_gpio(chip, chip->driver_data & PCA_GPIO_MASK);
979

980 981 982
	if (PCA_CHIP_TYPE(chip->driver_data) == PCA953X_TYPE) {
		chip->regs = &pca953x_regs;
		ret = device_pca95xx_init(chip, invert);
983
	} else {
984
		chip->regs = &pca957x_regs;
985
		ret = device_pca957x_init(chip, invert);
986
	}
987
	if (ret)
988
		goto err_exit;
989

990
	ret = devm_gpiochip_add_data(&client->dev, &chip->gpio_chip, chip);
991
	if (ret)
992
		goto err_exit;
993

994
	ret = pca953x_irq_setup(chip, irq_base);
995
	if (ret)
996
		goto err_exit;
997

998
	if (pdata && pdata->setup) {
999
		ret = pdata->setup(client, chip->gpio_chip.base,
1000
				   chip->gpio_chip.ngpio, pdata->context);
1001 1002 1003 1004 1005
		if (ret < 0)
			dev_warn(&client->dev, "setup failed, %d\n", ret);
	}

	return 0;
1006 1007 1008 1009

err_exit:
	regulator_disable(chip->regulator);
	return ret;
1010 1011
}

1012
static int pca953x_remove(struct i2c_client *client)
1013
{
J
Jingoo Han 已提交
1014
	struct pca953x_platform_data *pdata = dev_get_platdata(&client->dev);
1015
	struct pca953x_chip *chip = i2c_get_clientdata(client);
1016
	int ret;
1017

1018
	if (pdata && pdata->teardown) {
1019
		ret = pdata->teardown(client, chip->gpio_chip.base,
1020
				      chip->gpio_chip.ngpio, pdata->context);
1021
		if (ret < 0)
1022
			dev_err(&client->dev, "teardown failed, %d\n", ret);
1023 1024
	} else {
		ret = 0;
1025 1026
	}

1027 1028 1029
	regulator_disable(chip->regulator);

	return ret;
1030 1031
}

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
#ifdef CONFIG_PM_SLEEP
static int pca953x_regcache_sync(struct device *dev)
{
	struct pca953x_chip *chip = dev_get_drvdata(dev);
	int ret;

	/*
	 * The ordering between direction and output is important,
	 * sync these registers first and only then sync the rest.
	 */
	ret = regcache_sync_region(chip->regmap, chip->regs->direction,
				   chip->regs->direction + NBANK(chip));
1044
	if (ret) {
1045 1046 1047 1048 1049 1050
		dev_err(dev, "Failed to sync GPIO dir registers: %d\n", ret);
		return ret;
	}

	ret = regcache_sync_region(chip->regmap, chip->regs->output,
				   chip->regs->output + NBANK(chip));
1051
	if (ret) {
1052 1053 1054 1055 1056 1057 1058 1059
		dev_err(dev, "Failed to sync GPIO out registers: %d\n", ret);
		return ret;
	}

#ifdef CONFIG_GPIO_PCA953X_IRQ
	if (chip->driver_data & PCA_PCAL) {
		ret = regcache_sync_region(chip->regmap, PCAL953X_IN_LATCH,
					   PCAL953X_IN_LATCH + NBANK(chip));
1060
		if (ret) {
1061 1062 1063 1064 1065 1066 1067
			dev_err(dev, "Failed to sync INT latch registers: %d\n",
				ret);
			return ret;
		}

		ret = regcache_sync_region(chip->regmap, PCAL953X_INT_MASK,
					   PCAL953X_INT_MASK + NBANK(chip));
1068
		if (ret) {
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
			dev_err(dev, "Failed to sync INT mask registers: %d\n",
				ret);
			return ret;
		}
	}
#endif

	return 0;
}

static int pca953x_suspend(struct device *dev)
{
	struct pca953x_chip *chip = dev_get_drvdata(dev);

	regcache_cache_only(chip->regmap, true);

1085 1086 1087 1088
	if (atomic_read(&chip->wakeup_path))
		device_set_wakeup_path(dev);
	else
		regulator_disable(chip->regulator);
1089 1090 1091 1092 1093 1094 1095 1096 1097

	return 0;
}

static int pca953x_resume(struct device *dev)
{
	struct pca953x_chip *chip = dev_get_drvdata(dev);
	int ret;

1098 1099
	if (!atomic_read(&chip->wakeup_path)) {
		ret = regulator_enable(chip->regulator);
1100
		if (ret) {
1101 1102 1103
			dev_err(dev, "Failed to enable regulator: %d\n", ret);
			return 0;
		}
1104 1105 1106 1107 1108 1109 1110 1111 1112
	}

	regcache_cache_only(chip->regmap, false);
	regcache_mark_dirty(chip->regmap);
	ret = pca953x_regcache_sync(dev);
	if (ret)
		return ret;

	ret = regcache_sync(chip->regmap);
1113
	if (ret) {
1114 1115 1116 1117 1118 1119 1120 1121
		dev_err(dev, "Failed to restore register map: %d\n", ret);
		return ret;
	}

	return 0;
}
#endif

1122 1123 1124 1125
/* convenience to stop overlong match-table lines */
#define OF_953X(__nrgpio, __int) (void *)(__nrgpio | PCA953X_TYPE | __int)
#define OF_957X(__nrgpio, __int) (void *)(__nrgpio | PCA957X_TYPE | __int)

1126
static const struct of_device_id pca953x_dt_ids[] = {
1127
	{ .compatible = "nxp,pca6416", .data = OF_953X(16, PCA_INT), },
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
	{ .compatible = "nxp,pca9505", .data = OF_953X(40, PCA_INT), },
	{ .compatible = "nxp,pca9534", .data = OF_953X( 8, PCA_INT), },
	{ .compatible = "nxp,pca9535", .data = OF_953X(16, PCA_INT), },
	{ .compatible = "nxp,pca9536", .data = OF_953X( 4, 0), },
	{ .compatible = "nxp,pca9537", .data = OF_953X( 4, PCA_INT), },
	{ .compatible = "nxp,pca9538", .data = OF_953X( 8, PCA_INT), },
	{ .compatible = "nxp,pca9539", .data = OF_953X(16, PCA_INT), },
	{ .compatible = "nxp,pca9554", .data = OF_953X( 8, PCA_INT), },
	{ .compatible = "nxp,pca9555", .data = OF_953X(16, PCA_INT), },
	{ .compatible = "nxp,pca9556", .data = OF_953X( 8, 0), },
	{ .compatible = "nxp,pca9557", .data = OF_953X( 8, 0), },
	{ .compatible = "nxp,pca9574", .data = OF_957X( 8, PCA_INT), },
	{ .compatible = "nxp,pca9575", .data = OF_957X(16, PCA_INT), },
	{ .compatible = "nxp,pca9698", .data = OF_953X(40, 0), },

1143
	{ .compatible = "nxp,pcal6416", .data = OF_953X(16, PCA_LATCH_INT), },
1144 1145
	{ .compatible = "nxp,pcal6524", .data = OF_953X(24, PCA_LATCH_INT), },
	{ .compatible = "nxp,pcal9555a", .data = OF_953X(16, PCA_LATCH_INT), },
1146

1147 1148 1149 1150
	{ .compatible = "maxim,max7310", .data = OF_953X( 8, 0), },
	{ .compatible = "maxim,max7312", .data = OF_953X(16, PCA_INT), },
	{ .compatible = "maxim,max7313", .data = OF_953X(16, PCA_INT), },
	{ .compatible = "maxim,max7315", .data = OF_953X( 8, PCA_INT), },
1151
	{ .compatible = "maxim,max7318", .data = OF_953X(16, PCA_INT), },
1152 1153

	{ .compatible = "ti,pca6107", .data = OF_953X( 8, PCA_INT), },
1154
	{ .compatible = "ti,pca9536", .data = OF_953X( 4, 0), },
1155 1156 1157
	{ .compatible = "ti,tca6408", .data = OF_953X( 8, PCA_INT), },
	{ .compatible = "ti,tca6416", .data = OF_953X(16, PCA_INT), },
	{ .compatible = "ti,tca6424", .data = OF_953X(24, PCA_INT), },
1158
	{ .compatible = "ti,tca9539", .data = OF_953X(16, PCA_INT), },
1159

1160
	{ .compatible = "onnn,cat9554", .data = OF_953X( 8, PCA_INT), },
1161
	{ .compatible = "onnn,pca9654", .data = OF_953X( 8, PCA_INT), },
1162 1163

	{ .compatible = "exar,xra1202", .data = OF_953X( 8, 0), },
1164 1165 1166 1167 1168
	{ }
};

MODULE_DEVICE_TABLE(of, pca953x_dt_ids);

1169 1170
static SIMPLE_DEV_PM_OPS(pca953x_pm_ops, pca953x_suspend, pca953x_resume);

1171
static struct i2c_driver pca953x_driver = {
1172
	.driver = {
1173
		.name	= "pca953x",
1174
		.pm	= &pca953x_pm_ops,
1175
		.of_match_table = pca953x_dt_ids,
1176
		.acpi_match_table = ACPI_PTR(pca953x_acpi_ids),
1177
	},
1178 1179
	.probe		= pca953x_probe,
	.remove		= pca953x_remove,
1180
	.id_table	= pca953x_id,
1181 1182
};

1183
static int __init pca953x_init(void)
1184
{
1185
	return i2c_add_driver(&pca953x_driver);
1186
}
1187 1188 1189 1190
/* register after i2c postcore initcall and before
 * subsys initcalls that may rely on these GPIOs
 */
subsys_initcall(pca953x_init);
1191

1192
static void __exit pca953x_exit(void)
1193
{
1194
	i2c_del_driver(&pca953x_driver);
1195
}
1196
module_exit(pca953x_exit);
1197 1198

MODULE_AUTHOR("eric miao <eric.miao@marvell.com>");
1199
MODULE_DESCRIPTION("GPIO expander driver for PCA953x");
1200
MODULE_LICENSE("GPL");