arm_vgic.h 10.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (C) 2012 ARM Ltd.
 * Author: Marc Zyngier <marc.zyngier@arm.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
 */

#ifndef __ASM_ARM_KVM_VGIC_H
#define __ASM_ARM_KVM_VGIC_H

22 23 24 25 26
#include <linux/kernel.h>
#include <linux/kvm.h>
#include <linux/irqreturn.h>
#include <linux/spinlock.h>
#include <linux/types.h>
27

28
#define VGIC_NR_IRQS_LEGACY	256
29 30 31
#define VGIC_NR_SGIS		16
#define VGIC_NR_PPIS		16
#define VGIC_NR_PRIVATE_IRQS	(VGIC_NR_SGIS + VGIC_NR_PPIS)
32 33

#define VGIC_V2_MAX_LRS		(1 << 6)
34
#define VGIC_V3_MAX_LRS		16
35
#define VGIC_MAX_IRQS		1024
36
#define VGIC_V2_MAX_CPUS	8
37 38

/* Sanity checks... */
39
#if (KVM_MAX_VCPUS > 8)
40 41 42
#error	Invalid number of CPU interfaces
#endif

43
#if (VGIC_NR_IRQS_LEGACY & 31)
44 45 46
#error "VGIC_NR_IRQS must be a multiple of 32"
#endif

47
#if (VGIC_NR_IRQS_LEGACY > VGIC_MAX_IRQS)
48 49 50 51 52 53 54 55 56
#error "VGIC_NR_IRQS must be <= 1024"
#endif

/*
 * The GIC distributor registers describing interrupts have two parts:
 * - 32 per-CPU interrupts (SGI + PPI)
 * - a bunch of shared interrupts (SPI)
 */
struct vgic_bitmap {
57 58 59 60 61 62 63 64 65 66 67 68
	/*
	 * - One UL per VCPU for private interrupts (assumes UL is at
	 *   least 32 bits)
	 * - As many UL as necessary for shared interrupts.
	 *
	 * The private interrupts are accessed via the "private"
	 * field, one UL per vcpu (the state for vcpu n is in
	 * private[n]). The shared interrupts are accessed via the
	 * "shared" pointer (IRQn state is at bit n-32 in the bitmap).
	 */
	unsigned long *private;
	unsigned long *shared;
69 70 71
};

struct vgic_bytemap {
72 73 74 75 76 77 78 79 80 81 82 83
	/*
	 * - 8 u32 per VCPU for private interrupts
	 * - As many u32 as necessary for shared interrupts.
	 *
	 * The private interrupts are accessed via the "private"
	 * field, (the state for vcpu n is in private[n*8] to
	 * private[n*8 + 7]). The shared interrupts are accessed via
	 * the "shared" pointer (IRQn state is at byte (n-32)%4 of the
	 * shared[(n-32)/4] word).
	 */
	u32 *private;
	u32 *shared;
84 85
};

86 87
struct kvm_vcpu;

88 89
enum vgic_type {
	VGIC_V2,		/* Good ol' GICv2 */
90
	VGIC_V3,		/* New fancy GICv3 */
91 92
};

93 94 95 96 97 98 99 100 101 102 103
#define LR_STATE_PENDING	(1 << 0)
#define LR_STATE_ACTIVE		(1 << 1)
#define LR_STATE_MASK		(3 << 0)
#define LR_EOI_INT		(1 << 2)

struct vgic_lr {
	u16	irq;
	u8	source;
	u8	state;
};

104 105 106 107 108 109 110
struct vgic_vmcr {
	u32	ctlr;
	u32	abpr;
	u32	bpr;
	u32	pmr;
};

111 112 113
struct vgic_ops {
	struct vgic_lr	(*get_lr)(const struct kvm_vcpu *, int);
	void	(*set_lr)(struct kvm_vcpu *, int, struct vgic_lr);
114 115
	void	(*sync_lr_elrsr)(struct kvm_vcpu *, int, struct vgic_lr);
	u64	(*get_elrsr)(const struct kvm_vcpu *vcpu);
116
	u64	(*get_eisr)(const struct kvm_vcpu *vcpu);
117
	u32	(*get_interrupt_status)(const struct kvm_vcpu *vcpu);
118 119
	void	(*enable_underflow)(struct kvm_vcpu *vcpu);
	void	(*disable_underflow)(struct kvm_vcpu *vcpu);
120 121
	void	(*get_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
	void	(*set_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
122
	void	(*enable)(struct kvm_vcpu *vcpu);
123 124
};

125
struct vgic_params {
126 127
	/* vgic type */
	enum vgic_type	type;
128 129 130 131 132 133 134 135
	/* Physical address of vgic virtual cpu interface */
	phys_addr_t	vcpu_base;
	/* Number of list registers */
	u32		nr_lr;
	/* Interrupt number */
	unsigned int	maint_irq;
	/* Virtual control interface base address */
	void __iomem	*vctrl_base;
136
	int		max_gic_vcpus;
137 138
};

139 140 141 142 143 144 145 146 147
struct vgic_vm_ops {
	bool	(*handle_mmio)(struct kvm_vcpu *, struct kvm_run *,
			       struct kvm_exit_mmio *);
	bool	(*queue_sgi)(struct kvm_vcpu *, int irq);
	void	(*add_sgi_source)(struct kvm_vcpu *, int irq, int source);
	int	(*init_model)(struct kvm *);
	int	(*map_resources)(struct kvm *, const struct vgic_params *);
};

148
struct vgic_dist {
149 150
#ifdef CONFIG_KVM_ARM_VGIC
	spinlock_t		lock;
151
	bool			in_kernel;
152
	bool			ready;
153

154 155 156
	/* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
	u32			vgic_model;

157 158 159
	int			nr_cpus;
	int			nr_irqs;

160 161 162
	/* Virtual control interface mapping */
	void __iomem		*vctrl_base;

163 164
	/* Distributor and vcpu interface mapping in the guest */
	phys_addr_t		vgic_dist_base;
165 166 167 168 169
	/* GICv2 and GICv3 use different mapped register blocks */
	union {
		phys_addr_t		vgic_cpu_base;
		phys_addr_t		vgic_redist_base;
	};
170 171 172 173 174 175 176

	/* Distributor enabled */
	u32			enabled;

	/* Interrupt enabled (one bit per IRQ) */
	struct vgic_bitmap	irq_enabled;

177 178 179 180 181 182
	/* Level-triggered interrupt external input is asserted */
	struct vgic_bitmap	irq_level;

	/*
	 * Interrupt state is pending on the distributor
	 */
183
	struct vgic_bitmap	irq_pending;
184

185 186 187 188 189 190 191 192 193
	/*
	 * Tracks writes to GICD_ISPENDRn and GICD_ICPENDRn for level-triggered
	 * interrupts.  Essentially holds the state of the flip-flop in
	 * Figure 4-10 on page 4-101 in ARM IHI 0048B.b.
	 * Once set, it is only cleared for level-triggered interrupts on
	 * guest ACKs (when we queue it) or writes to GICD_ICPENDRn.
	 */
	struct vgic_bitmap	irq_soft_pend;

194 195
	/* Level-triggered interrupt queued on VCPU interface */
	struct vgic_bitmap	irq_queued;
196 197 198 199 200 201 202

	/* Interrupt priority. Not used yet. */
	struct vgic_bytemap	irq_priority;

	/* Level/edge triggered */
	struct vgic_bitmap	irq_cfg;

203 204 205 206 207 208 209 210 211 212 213
	/*
	 * Source CPU per SGI and target CPU:
	 *
	 * Each byte represent a SGI observable on a VCPU, each bit of
	 * this byte indicating if the corresponding VCPU has
	 * generated this interrupt. This is a GICv2 feature only.
	 *
	 * For VCPUn (n < 8), irq_sgi_sources[n*16] to [n*16 + 15] are
	 * the SGIs observable on VCPUn.
	 */
	u8			*irq_sgi_sources;
214

215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
	/*
	 * Target CPU for each SPI:
	 *
	 * Array of available SPI, each byte indicating the target
	 * VCPU for SPI. IRQn (n >=32) is at irq_spi_cpu[n-32].
	 */
	u8			*irq_spi_cpu;

	/*
	 * Reverse lookup of irq_spi_cpu for faster compute pending:
	 *
	 * Array of bitmaps, one per VCPU, describing if IRQn is
	 * routed to a particular VCPU.
	 */
	struct vgic_bitmap	*irq_spi_target;
230

231 232 233
	/* Target MPIDR for each IRQ (needed for GICv3 IROUTERn) only */
	u32			*irq_spi_mpidr;

234
	/* Bitmap indicating which CPU has something pending */
235
	unsigned long		*irq_pending_on_cpu;
236 237

	struct vgic_vm_ops	vm_ops;
238
#endif
239 240
};

241 242 243 244
struct vgic_v2_cpu_if {
	u32		vgic_hcr;
	u32		vgic_vmcr;
	u32		vgic_misr;	/* Saved only */
245 246
	u64		vgic_eisr;	/* Saved only */
	u64		vgic_elrsr;	/* Saved only */
247
	u32		vgic_apr;
248
	u32		vgic_lr[VGIC_V2_MAX_LRS];
249 250
};

251 252 253 254
struct vgic_v3_cpu_if {
#ifdef CONFIG_ARM_GIC_V3
	u32		vgic_hcr;
	u32		vgic_vmcr;
255
	u32		vgic_sre;	/* Restored only, change ignored */
256 257 258 259 260 261 262 263 264
	u32		vgic_misr;	/* Saved only */
	u32		vgic_eisr;	/* Saved only */
	u32		vgic_elrsr;	/* Saved only */
	u32		vgic_ap0r[4];
	u32		vgic_ap1r[4];
	u64		vgic_lr[VGIC_V3_MAX_LRS];
#endif
};

265
struct vgic_cpu {
266 267
#ifdef CONFIG_KVM_ARM_VGIC
	/* per IRQ to LR mapping */
268
	u8		*vgic_irq_lr_map;
269 270 271

	/* Pending interrupts on this VCPU */
	DECLARE_BITMAP(	pending_percpu, VGIC_NR_PRIVATE_IRQS);
272
	unsigned long	*pending_shared;
273 274

	/* Bitmap of used/free list registers */
275
	DECLARE_BITMAP(	lr_used, VGIC_V2_MAX_LRS);
276 277 278 279 280

	/* Number of list registers on this CPU */
	int		nr_lr;

	/* CPU vif control registers for world switch */
281 282
	union {
		struct vgic_v2_cpu_if	vgic_v2;
283
		struct vgic_v3_cpu_if	vgic_v3;
284
	};
285
#endif
286 287
};

288 289
#define LR_EMPTY	0xff

290 291 292
#define INT_STATUS_EOI		(1 << 0)
#define INT_STATUS_UNDERFLOW	(1 << 1)

293 294 295 296 297 298
struct kvm;
struct kvm_vcpu;
struct kvm_run;
struct kvm_exit_mmio;

#ifdef CONFIG_KVM_ARM_VGIC
299
int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
300
int kvm_vgic_hyp_init(void);
301
int kvm_vgic_map_resources(struct kvm *kvm);
302
int kvm_vgic_get_max_vcpus(void);
303
int kvm_vgic_create(struct kvm *kvm, u32 type);
304 305
void kvm_vgic_destroy(struct kvm *kvm);
void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
306 307
void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
308 309
int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num,
			bool level);
310
void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
311
int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
312 313 314
bool vgic_handle_mmio(struct kvm_vcpu *vcpu, struct kvm_run *run,
		      struct kvm_exit_mmio *mmio);

315
#define irqchip_in_kernel(k)	(!!((k)->arch.vgic.in_kernel))
316
#define vgic_initialized(k)	(!!((k)->arch.vgic.nr_cpus))
317
#define vgic_ready(k)		((k)->arch.vgic.ready)
318

319 320 321
int vgic_v2_probe(struct device_node *vgic_node,
		  const struct vgic_ops **ops,
		  const struct vgic_params **params);
322 323 324 325 326 327 328 329 330 331 332 333
#ifdef CONFIG_ARM_GIC_V3
int vgic_v3_probe(struct device_node *vgic_node,
		  const struct vgic_ops **ops,
		  const struct vgic_params **params);
#else
static inline int vgic_v3_probe(struct device_node *vgic_node,
				const struct vgic_ops **ops,
				const struct vgic_params **params)
{
	return -ENODEV;
}
#endif
334

335 336 337 338 339 340
#else
static inline int kvm_vgic_hyp_init(void)
{
	return 0;
}

341 342 343 344 345
static inline int kvm_vgic_set_addr(struct kvm *kvm, unsigned long type, u64 addr)
{
	return 0;
}

346 347 348 349 350
static inline int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write)
{
	return -ENXIO;
}

351
static inline int kvm_vgic_map_resources(struct kvm *kvm)
352 353 354 355
{
	return 0;
}

356
static inline int kvm_vgic_create(struct kvm *kvm, u32 type)
357 358 359 360
{
	return 0;
}

A
Arnd Bergmann 已提交
361 362 363 364 365 366 367 368
static inline void kvm_vgic_destroy(struct kvm *kvm)
{
}

static inline void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu)
{
}

369 370 371 372 373 374 375 376
static inline int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu)
{
	return 0;
}

static inline void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu) {}
static inline void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu) {}

377 378 379 380 381 382
static inline int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid,
				      unsigned int irq_num, bool level)
{
	return 0;
}

383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
static inline int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu)
{
	return 0;
}

static inline bool vgic_handle_mmio(struct kvm_vcpu *vcpu, struct kvm_run *run,
				    struct kvm_exit_mmio *mmio)
{
	return false;
}

static inline int irqchip_in_kernel(struct kvm *kvm)
{
	return 0;
}
398

399 400 401 402 403
static inline bool vgic_initialized(struct kvm *kvm)
{
	return true;
}

404
static inline bool vgic_ready(struct kvm *kvm)
405 406 407
{
	return true;
}
408 409 410 411 412

static inline int kvm_vgic_get_max_vcpus(void)
{
	return KVM_MAX_VCPUS;
}
413 414 415
#endif

#endif