clock34xx.h 86.9 KB
Newer Older
P
Paul Walmsley 已提交
1 2 3 4 5 6 7
/*
 * OMAP3 clock framework
 *
 * Copyright (C) 2007-2008 Texas Instruments, Inc.
 * Copyright (C) 2007-2008 Nokia Corporation
 *
 * Written by Paul Walmsley
8 9 10 11 12 13 14 15 16
 * With many device clock fixes by Kevin Hilman and Jouni Högander
 * DPLL bypass clock support added by Roman Tereshonkov
 *
 */

/*
 * Virtual clocks are introduced as convenient tools.
 * They are sources for other clocks and not supposed
 * to be requested from drivers directly.
P
Paul Walmsley 已提交
17 18 19 20 21
 */

#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
#define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H

22
#include <mach/control.h>
P
Paul Walmsley 已提交
23 24 25 26 27 28 29 30 31

#include "clock.h"
#include "cm.h"
#include "cm-regbits-34xx.h"
#include "prm.h"
#include "prm-regbits-34xx.h"

static void omap3_dpll_recalc(struct clk *clk);
static void omap3_clkoutx2_recalc(struct clk *clk);
32 33 34
static void omap3_dpll_allow_idle(struct clk *clk);
static void omap3_dpll_deny_idle(struct clk *clk);
static u32 omap3_dpll_autoidle_read(struct clk *clk);
35 36
static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
P
Paul Walmsley 已提交
37

38 39 40 41
/* Maximum DPLL multiplier, divider values for OMAP3 */
#define OMAP3_MAX_DPLL_MULT		2048
#define OMAP3_MAX_DPLL_DIV		128

P
Paul Walmsley 已提交
42 43 44 45 46 47 48 49
/*
 * DPLL1 supplies clock to the MPU.
 * DPLL2 supplies clock to the IVA2.
 * DPLL3 supplies CORE domain clocks.
 * DPLL4 supplies peripheral clocks.
 * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
 */

50 51 52 53 54
/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
#define DPLL_LOW_POWER_STOP		0x1
#define DPLL_LOW_POWER_BYPASS		0x5
#define DPLL_LOCKED			0x7

P
Paul Walmsley 已提交
55 56 57 58 59
/* PRM CLOCKS */

/* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
static struct clk omap_32k_fck = {
	.name		= "omap_32k_fck",
60
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
61
	.rate		= 32768,
62
	.flags		= RATE_FIXED | RATE_PROPAGATES,
P
Paul Walmsley 已提交
63 64 65 66
};

static struct clk secure_32k_fck = {
	.name		= "secure_32k_fck",
67
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
68
	.rate		= 32768,
69
	.flags		= RATE_FIXED | RATE_PROPAGATES,
P
Paul Walmsley 已提交
70 71 72 73 74
};

/* Virtual source clocks for osc_sys_ck */
static struct clk virt_12m_ck = {
	.name		= "virt_12m_ck",
75
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
76
	.rate		= 12000000,
77
	.flags		= RATE_FIXED | RATE_PROPAGATES,
P
Paul Walmsley 已提交
78 79 80 81
};

static struct clk virt_13m_ck = {
	.name		= "virt_13m_ck",
82
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
83
	.rate		= 13000000,
84
	.flags		= RATE_FIXED | RATE_PROPAGATES,
P
Paul Walmsley 已提交
85 86 87 88
};

static struct clk virt_16_8m_ck = {
	.name		= "virt_16_8m_ck",
89
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
90
	.rate		= 16800000,
91
	.flags		= RATE_FIXED | RATE_PROPAGATES,
P
Paul Walmsley 已提交
92 93 94 95
};

static struct clk virt_19_2m_ck = {
	.name		= "virt_19_2m_ck",
96
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
97
	.rate		= 19200000,
98
	.flags		= RATE_FIXED | RATE_PROPAGATES,
P
Paul Walmsley 已提交
99 100 101 102
};

static struct clk virt_26m_ck = {
	.name		= "virt_26m_ck",
103
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
104
	.rate		= 26000000,
105
	.flags		= RATE_FIXED | RATE_PROPAGATES,
P
Paul Walmsley 已提交
106 107 108 109
};

static struct clk virt_38_4m_ck = {
	.name		= "virt_38_4m_ck",
110
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
111
	.rate		= 38400000,
112
	.flags		= RATE_FIXED | RATE_PROPAGATES,
P
Paul Walmsley 已提交
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
};

static const struct clksel_rate osc_sys_12m_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate osc_sys_13m_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate osc_sys_16_8m_rates[] = {
	{ .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate osc_sys_19_2m_rates[] = {
	{ .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate osc_sys_26m_rates[] = {
	{ .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate osc_sys_38_4m_rates[] = {
	{ .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel osc_sys_clksel[] = {
	{ .parent = &virt_12m_ck,   .rates = osc_sys_12m_rates },
	{ .parent = &virt_13m_ck,   .rates = osc_sys_13m_rates },
	{ .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
	{ .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
	{ .parent = &virt_26m_ck,   .rates = osc_sys_26m_rates },
	{ .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
	{ .parent = NULL },
};

/* Oscillator clock */
/* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
static struct clk osc_sys_ck = {
	.name		= "osc_sys_ck",
159
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
160 161 162 163 164
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP3430_PRM_CLKSEL,
	.clksel_mask	= OMAP3430_SYS_CLKIN_SEL_MASK,
	.clksel		= osc_sys_clksel,
	/* REVISIT: deal with autoextclkmode? */
165
	.flags		= RATE_FIXED | RATE_PROPAGATES,
P
Paul Walmsley 已提交
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
	.recalc		= &omap2_clksel_recalc,
};

static const struct clksel_rate div2_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 2, .val = 2, .flags = RATE_IN_343X },
	{ .div = 0 }
};

static const struct clksel sys_clksel[] = {
	{ .parent = &osc_sys_ck, .rates = div2_rates },
	{ .parent = NULL }
};

/* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
/* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
static struct clk sys_ck = {
	.name		= "sys_ck",
184
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
185 186 187 188 189
	.parent		= &osc_sys_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP3430_PRM_CLKSRC_CTRL,
	.clksel_mask	= OMAP_SYSCLKDIV_MASK,
	.clksel		= sys_clksel,
190
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
191 192 193 194 195
	.recalc		= &omap2_clksel_recalc,
};

static struct clk sys_altclk = {
	.name		= "sys_altclk",
196
	.ops		= &clkops_null,
197
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
198 199 200 201 202
};

/* Optional external clock input for some McBSPs */
static struct clk mcbsp_clks = {
	.name		= "mcbsp_clks",
203
	.ops		= &clkops_null,
204
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
205 206 207 208 209 210
};

/* PRM EXTERNAL CLOCK OUTPUT */

static struct clk sys_clkout1 = {
	.name		= "sys_clkout1",
211
	.ops		= &clkops_omap2_dflt,
P
Paul Walmsley 已提交
212 213 214 215 216 217 218 219 220 221
	.parent		= &osc_sys_ck,
	.enable_reg	= OMAP3430_PRM_CLKOUT_CTRL,
	.enable_bit	= OMAP3430_CLKOUT_EN_SHIFT,
	.recalc		= &followparent_recalc,
};

/* DPLLS */

/* CM CLOCKS */

222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
static const struct clksel_rate dpll_bypass_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate dpll_locked_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate div16_dpll_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 2, .val = 2, .flags = RATE_IN_343X },
	{ .div = 3, .val = 3, .flags = RATE_IN_343X },
	{ .div = 4, .val = 4, .flags = RATE_IN_343X },
	{ .div = 5, .val = 5, .flags = RATE_IN_343X },
	{ .div = 6, .val = 6, .flags = RATE_IN_343X },
	{ .div = 7, .val = 7, .flags = RATE_IN_343X },
	{ .div = 8, .val = 8, .flags = RATE_IN_343X },
	{ .div = 9, .val = 9, .flags = RATE_IN_343X },
	{ .div = 10, .val = 10, .flags = RATE_IN_343X },
	{ .div = 11, .val = 11, .flags = RATE_IN_343X },
	{ .div = 12, .val = 12, .flags = RATE_IN_343X },
	{ .div = 13, .val = 13, .flags = RATE_IN_343X },
	{ .div = 14, .val = 14, .flags = RATE_IN_343X },
	{ .div = 15, .val = 15, .flags = RATE_IN_343X },
	{ .div = 16, .val = 16, .flags = RATE_IN_343X },
	{ .div = 0 }
};

P
Paul Walmsley 已提交
252 253 254
/* DPLL1 */
/* MPU clock source */
/* Type: DPLL */
255
static struct dpll_data dpll1_dd = {
P
Paul Walmsley 已提交
256 257 258
	.mult_div1_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
	.mult_mask	= OMAP3430_MPU_DPLL_MULT_MASK,
	.div1_mask	= OMAP3430_MPU_DPLL_DIV_MASK,
259
	.freqsel_mask	= OMAP3430_MPU_DPLL_FREQSEL_MASK,
P
Paul Walmsley 已提交
260 261
	.control_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
	.enable_mask	= OMAP3430_EN_MPU_DPLL_MASK,
262
	.modes		= (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
P
Paul Walmsley 已提交
263 264 265
	.auto_recal_bit	= OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
	.recal_en_bit	= OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
	.recal_st_bit	= OMAP3430_MPU_DPLL_ST_SHIFT,
266 267 268 269
	.autoidle_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
	.autoidle_mask	= OMAP3430_AUTO_MPU_DPLL_MASK,
	.idlest_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
	.idlest_bit	= OMAP3430_ST_MPU_CLK_SHIFT,
270 271 272
	.max_multiplier = OMAP3_MAX_DPLL_MULT,
	.max_divider	= OMAP3_MAX_DPLL_DIV,
	.rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
P
Paul Walmsley 已提交
273 274 275 276
};

static struct clk dpll1_ck = {
	.name		= "dpll1_ck",
277
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
278 279
	.parent		= &sys_ck,
	.dpll_data	= &dpll1_dd,
280
	.flags		= RATE_PROPAGATES,
281
	.round_rate	= &omap2_dpll_round_rate,
282
	.set_rate	= &omap3_noncore_dpll_set_rate,
P
Paul Walmsley 已提交
283 284 285 286
	.recalc		= &omap3_dpll_recalc,
};

/*
287 288
 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
 * DPLL isn't bypassed.
P
Paul Walmsley 已提交
289
 */
290 291
static struct clk dpll1_x2_ck = {
	.name		= "dpll1_x2_ck",
292
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
293
	.parent		= &dpll1_ck,
294
	.flags		= RATE_PROPAGATES,
295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
	.recalc		= &omap3_clkoutx2_recalc,
};

/* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
static const struct clksel div16_dpll1_x2m2_clksel[] = {
	{ .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
	{ .parent = NULL }
};

/*
 * Does not exist in the TRM - needed to separate the M2 divider from
 * bypass selection in mpu_ck
 */
static struct clk dpll1_x2m2_ck = {
	.name		= "dpll1_x2m2_ck",
310
	.ops		= &clkops_null,
311 312 313 314 315
	.parent		= &dpll1_x2_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
	.clksel_mask	= OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
	.clksel		= div16_dpll1_x2m2_clksel,
316
	.flags		= RATE_PROPAGATES,
317
	.recalc		= &omap2_clksel_recalc,
P
Paul Walmsley 已提交
318 319 320 321 322 323
};

/* DPLL2 */
/* IVA2 clock source */
/* Type: DPLL */

324
static struct dpll_data dpll2_dd = {
P
Paul Walmsley 已提交
325 326 327
	.mult_div1_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
	.mult_mask	= OMAP3430_IVA2_DPLL_MULT_MASK,
	.div1_mask	= OMAP3430_IVA2_DPLL_DIV_MASK,
328
	.freqsel_mask	= OMAP3430_IVA2_DPLL_FREQSEL_MASK,
P
Paul Walmsley 已提交
329 330
	.control_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
	.enable_mask	= OMAP3430_EN_IVA2_DPLL_MASK,
331 332
	.modes		= (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
				(1 << DPLL_LOW_POWER_BYPASS),
P
Paul Walmsley 已提交
333 334 335
	.auto_recal_bit	= OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
	.recal_en_bit	= OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
	.recal_st_bit	= OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
336 337 338
	.autoidle_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
	.autoidle_mask	= OMAP3430_AUTO_IVA2_DPLL_MASK,
	.idlest_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
339 340 341 342
	.idlest_bit	= OMAP3430_ST_IVA2_CLK_SHIFT,
	.max_multiplier = OMAP3_MAX_DPLL_MULT,
	.max_divider	= OMAP3_MAX_DPLL_DIV,
	.rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
P
Paul Walmsley 已提交
343 344 345 346
};

static struct clk dpll2_ck = {
	.name		= "dpll2_ck",
347
	.ops		= &clkops_noncore_dpll_ops,
P
Paul Walmsley 已提交
348 349
	.parent		= &sys_ck,
	.dpll_data	= &dpll2_dd,
350
	.flags		= RATE_PROPAGATES,
351
	.round_rate	= &omap2_dpll_round_rate,
352
	.set_rate	= &omap3_noncore_dpll_set_rate,
P
Paul Walmsley 已提交
353 354 355
	.recalc		= &omap3_dpll_recalc,
};

356 357 358 359 360 361 362 363 364 365 366
static const struct clksel div16_dpll2_m2x2_clksel[] = {
	{ .parent = &dpll2_ck, .rates = div16_dpll_rates },
	{ .parent = NULL }
};

/*
 * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
 * or CLKOUTX2. CLKOUT seems most plausible.
 */
static struct clk dpll2_m2_ck = {
	.name		= "dpll2_m2_ck",
367
	.ops		= &clkops_null,
368 369 370 371 372 373
	.parent		= &dpll2_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
					  OMAP3430_CM_CLKSEL2_PLL),
	.clksel_mask	= OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
	.clksel		= div16_dpll2_m2x2_clksel,
374
	.flags		= RATE_PROPAGATES,
375 376 377
	.recalc		= &omap2_clksel_recalc,
};

378 379 380 381 382
/*
 * DPLL3
 * Source clock for all interfaces and for some device fclks
 * REVISIT: Also supports fast relock bypass - not included below
 */
383
static struct dpll_data dpll3_dd = {
P
Paul Walmsley 已提交
384 385 386
	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
	.mult_mask	= OMAP3430_CORE_DPLL_MULT_MASK,
	.div1_mask	= OMAP3430_CORE_DPLL_DIV_MASK,
387
	.freqsel_mask	= OMAP3430_CORE_DPLL_FREQSEL_MASK,
P
Paul Walmsley 已提交
388 389 390 391 392
	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
	.enable_mask	= OMAP3430_EN_CORE_DPLL_MASK,
	.auto_recal_bit	= OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
	.recal_en_bit	= OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
	.recal_st_bit	= OMAP3430_CORE_DPLL_ST_SHIFT,
393 394
	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
	.autoidle_mask	= OMAP3430_AUTO_CORE_DPLL_MASK,
395 396 397
	.max_multiplier = OMAP3_MAX_DPLL_MULT,
	.max_divider	= OMAP3_MAX_DPLL_DIV,
	.rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
P
Paul Walmsley 已提交
398 399 400 401
};

static struct clk dpll3_ck = {
	.name		= "dpll3_ck",
402
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
403 404
	.parent		= &sys_ck,
	.dpll_data	= &dpll3_dd,
405
	.flags		= RATE_PROPAGATES,
406
	.round_rate	= &omap2_dpll_round_rate,
P
Paul Walmsley 已提交
407 408 409
	.recalc		= &omap3_dpll_recalc,
};

410 411 412 413 414 415
/*
 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
 * DPLL isn't bypassed
 */
static struct clk dpll3_x2_ck = {
	.name		= "dpll3_x2_ck",
416
	.ops		= &clkops_null,
417
	.parent		= &dpll3_ck,
418
	.flags		= RATE_PROPAGATES,
419
	.recalc		= &omap3_clkoutx2_recalc,
P
Paul Walmsley 已提交
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
};

static const struct clksel_rate div31_dpll3_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 2, .val = 2, .flags = RATE_IN_343X },
	{ .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
	{ .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
	{ .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
	{ .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
	{ .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
	{ .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
	{ .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
	{ .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
	{ .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
	{ .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
	{ .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
	{ .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
	{ .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
	{ .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
	{ .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
	{ .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
	{ .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
	{ .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
	{ .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
	{ .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
	{ .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
	{ .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
	{ .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
	{ .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
	{ .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
	{ .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
	{ .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
	{ .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
	{ .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
	{ .div = 0 },
};

static const struct clksel div31_dpll3m2_clksel[] = {
	{ .parent = &dpll3_ck, .rates = div31_dpll3_rates },
	{ .parent = NULL }
};

/*
463 464 465
 * DPLL3 output M2
 * REVISIT: This DPLL output divider must be changed in SRAM, so until
 * that code is ready, this should remain a 'read-only' clksel clock.
P
Paul Walmsley 已提交
466 467 468
 */
static struct clk dpll3_m2_ck = {
	.name		= "dpll3_m2_ck",
469
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
470 471 472 473 474
	.parent		= &dpll3_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
	.clksel		= div31_dpll3m2_clksel,
475
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
476 477 478
	.recalc		= &omap2_clksel_recalc,
};

479
static const struct clksel core_ck_clksel[] = {
480
	{ .parent = &sys_ck,	  .rates = dpll_bypass_rates },
481 482 483 484
	{ .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
	{ .parent = NULL }
};

P
Paul Walmsley 已提交
485 486
static struct clk core_ck = {
	.name		= "core_ck",
487
	.ops		= &clkops_null,
488 489
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
490
	.clksel_mask	= OMAP3430_ST_CORE_CLK_MASK,
491
	.clksel		= core_ck_clksel,
492
	.flags		= RATE_PROPAGATES,
493
	.recalc		= &omap2_clksel_recalc,
P
Paul Walmsley 已提交
494 495
};

496
static const struct clksel dpll3_m2x2_ck_clksel[] = {
497
	{ .parent = &sys_ck,	  .rates = dpll_bypass_rates },
498 499
	{ .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
	{ .parent = NULL }
P
Paul Walmsley 已提交
500 501 502 503
};

static struct clk dpll3_m2x2_ck = {
	.name		= "dpll3_m2x2_ck",
504
	.ops		= &clkops_null,
505 506
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
507
	.clksel_mask	= OMAP3430_ST_CORE_CLK_MASK,
508
	.clksel		= dpll3_m2x2_ck_clksel,
509
	.flags		= RATE_PROPAGATES,
510 511 512 513 514 515 516 517 518 519 520 521
	.recalc		= &omap2_clksel_recalc,
};

/* The PWRDN bit is apparently only available on 3430ES2 and above */
static const struct clksel div16_dpll3_clksel[] = {
	{ .parent = &dpll3_ck, .rates = div16_dpll_rates },
	{ .parent = NULL }
};

/* This virtual clock is the source for dpll3_m3x2_ck */
static struct clk dpll3_m3_ck = {
	.name		= "dpll3_m3_ck",
522
	.ops		= &clkops_null,
523 524 525 526 527
	.parent		= &dpll3_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP3430_DIV_DPLL3_MASK,
	.clksel		= div16_dpll3_clksel,
528
	.flags		= RATE_PROPAGATES,
529
	.recalc		= &omap2_clksel_recalc,
P
Paul Walmsley 已提交
530 531 532 533 534
};

/* The PWRDN bit is apparently only available on 3430ES2 and above */
static struct clk dpll3_m3x2_ck = {
	.name		= "dpll3_m3x2_ck",
535
	.ops		= &clkops_omap2_dflt_wait,
536
	.parent		= &dpll3_m3_ck,
P
Paul Walmsley 已提交
537 538
	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
	.enable_bit	= OMAP3430_PWRDN_EMU_CORE_SHIFT,
539
	.flags		= RATE_PROPAGATES | INVERT_ENABLE,
540
	.recalc		= &omap3_clkoutx2_recalc,
P
Paul Walmsley 已提交
541 542
};

543
static const struct clksel emu_core_alwon_ck_clksel[] = {
544
	{ .parent = &sys_ck,	    .rates = dpll_bypass_rates },
545
	{ .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
P
Paul Walmsley 已提交
546 547 548 549 550
	{ .parent = NULL }
};

static struct clk emu_core_alwon_ck = {
	.name		= "emu_core_alwon_ck",
551
	.ops		= &clkops_null,
552
	.parent		= &dpll3_m3x2_ck,
P
Paul Walmsley 已提交
553
	.init		= &omap2_init_clksel_parent,
554
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
555
	.clksel_mask	= OMAP3430_ST_CORE_CLK_MASK,
556
	.clksel		= emu_core_alwon_ck_clksel,
557
	.flags		= RATE_PROPAGATES,
558
	.recalc		= &omap2_clksel_recalc,
P
Paul Walmsley 已提交
559 560 561 562 563
};

/* DPLL4 */
/* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
/* Type: DPLL */
564
static struct dpll_data dpll4_dd = {
P
Paul Walmsley 已提交
565 566 567
	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
	.mult_mask	= OMAP3430_PERIPH_DPLL_MULT_MASK,
	.div1_mask	= OMAP3430_PERIPH_DPLL_DIV_MASK,
568
	.freqsel_mask	= OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
P
Paul Walmsley 已提交
569 570
	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
	.enable_mask	= OMAP3430_EN_PERIPH_DPLL_MASK,
571
	.modes		= (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
P
Paul Walmsley 已提交
572 573 574
	.auto_recal_bit	= OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
	.recal_en_bit	= OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
	.recal_st_bit	= OMAP3430_PERIPH_DPLL_ST_SHIFT,
575 576 577 578
	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
	.autoidle_mask	= OMAP3430_AUTO_PERIPH_DPLL_MASK,
	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
	.idlest_bit	= OMAP3430_ST_PERIPH_CLK_SHIFT,
579 580 581
	.max_multiplier = OMAP3_MAX_DPLL_MULT,
	.max_divider	= OMAP3_MAX_DPLL_DIV,
	.rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
P
Paul Walmsley 已提交
582 583 584 585
};

static struct clk dpll4_ck = {
	.name		= "dpll4_ck",
586
	.ops		= &clkops_noncore_dpll_ops,
P
Paul Walmsley 已提交
587 588
	.parent		= &sys_ck,
	.dpll_data	= &dpll4_dd,
589
	.flags		= RATE_PROPAGATES,
590
	.round_rate	= &omap2_dpll_round_rate,
591
	.set_rate	= &omap3_dpll4_set_rate,
P
Paul Walmsley 已提交
592 593 594 595 596
	.recalc		= &omap3_dpll_recalc,
};

/*
 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
597 598
 * DPLL isn't bypassed --
 * XXX does this serve any downstream clocks?
P
Paul Walmsley 已提交
599 600 601
 */
static struct clk dpll4_x2_ck = {
	.name		= "dpll4_x2_ck",
602
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
603
	.parent		= &dpll4_ck,
604
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
605 606 607 608
	.recalc		= &omap3_clkoutx2_recalc,
};

static const struct clksel div16_dpll4_clksel[] = {
609
	{ .parent = &dpll4_ck, .rates = div16_dpll_rates },
P
Paul Walmsley 已提交
610 611 612
	{ .parent = NULL }
};

613 614 615
/* This virtual clock is the source for dpll4_m2x2_ck */
static struct clk dpll4_m2_ck = {
	.name		= "dpll4_m2_ck",
616
	.ops		= &clkops_null,
617 618 619 620 621
	.parent		= &dpll4_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
	.clksel_mask	= OMAP3430_DIV_96M_MASK,
	.clksel		= div16_dpll4_clksel,
622
	.flags		= RATE_PROPAGATES,
623 624 625
	.recalc		= &omap2_clksel_recalc,
};

P
Paul Walmsley 已提交
626 627 628
/* The PWRDN bit is apparently only available on 3430ES2 and above */
static struct clk dpll4_m2x2_ck = {
	.name		= "dpll4_m2x2_ck",
629
	.ops		= &clkops_omap2_dflt_wait,
630
	.parent		= &dpll4_m2_ck,
P
Paul Walmsley 已提交
631 632
	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
	.enable_bit	= OMAP3430_PWRDN_96M_SHIFT,
633
	.flags		= RATE_PROPAGATES | INVERT_ENABLE,
634 635 636 637
	.recalc		= &omap3_clkoutx2_recalc,
};

static const struct clksel omap_96m_alwon_fck_clksel[] = {
638
	{ .parent = &sys_ck,	    .rates = dpll_bypass_rates },
639 640
	{ .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
	{ .parent = NULL }
P
Paul Walmsley 已提交
641 642
};

643 644 645 646 647 648
/*
 * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
 * PRM_96M_ALWON_(F)CLK.  Two clocks then emerge from the PRM:
 * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
 * CM_96K_(F)CLK.
 */
P
Paul Walmsley 已提交
649 650
static struct clk omap_96m_alwon_fck = {
	.name		= "omap_96m_alwon_fck",
651
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
652
	.parent		= &dpll4_m2x2_ck,
653 654
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
655
	.clksel_mask	= OMAP3430_ST_PERIPH_CLK_MASK,
656
	.clksel		= omap_96m_alwon_fck_clksel,
657
	.flags		= RATE_PROPAGATES,
658
	.recalc		= &omap2_clksel_recalc,
P
Paul Walmsley 已提交
659 660
};

661 662
static struct clk cm_96m_fck = {
	.name		= "cm_96m_fck",
663
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
664
	.parent		= &omap_96m_alwon_fck,
665
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
666 667 668
	.recalc		= &followparent_recalc,
};

669 670 671 672 673 674 675 676 677 678 679 680 681
static const struct clksel_rate omap_96m_dpll_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate omap_96m_sys_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel omap_96m_fck_clksel[] = {
	{ .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
	{ .parent = &sys_ck,	 .rates = omap_96m_sys_rates },
682 683 684
	{ .parent = NULL }
};

685 686
static struct clk omap_96m_fck = {
	.name		= "omap_96m_fck",
687
	.ops		= &clkops_null,
688
	.parent		= &sys_ck,
689
	.init		= &omap2_init_clksel_parent,
690 691 692
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP3430_SOURCE_96M_MASK,
	.clksel		= omap_96m_fck_clksel,
693
	.flags		= RATE_PROPAGATES,
694 695 696 697 698 699
	.recalc		= &omap2_clksel_recalc,
};

/* This virtual clock is the source for dpll4_m3x2_ck */
static struct clk dpll4_m3_ck = {
	.name		= "dpll4_m3_ck",
700
	.ops		= &clkops_null,
701 702 703 704 705
	.parent		= &dpll4_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_TV_MASK,
	.clksel		= div16_dpll4_clksel,
706
	.flags		= RATE_PROPAGATES,
707
	.recalc		= &omap2_clksel_recalc,
P
Paul Walmsley 已提交
708 709 710 711 712
};

/* The PWRDN bit is apparently only available on 3430ES2 and above */
static struct clk dpll4_m3x2_ck = {
	.name		= "dpll4_m3x2_ck",
713
	.ops		= &clkops_omap2_dflt_wait,
714
	.parent		= &dpll4_m3_ck,
P
Paul Walmsley 已提交
715 716 717
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
	.enable_bit	= OMAP3430_PWRDN_TV_SHIFT,
718
	.flags		= RATE_PROPAGATES | INVERT_ENABLE,
719 720 721 722
	.recalc		= &omap3_clkoutx2_recalc,
};

static const struct clksel virt_omap_54m_fck_clksel[] = {
723
	{ .parent = &sys_ck,	    .rates = dpll_bypass_rates },
724 725 726 727 728 729
	{ .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
	{ .parent = NULL }
};

static struct clk virt_omap_54m_fck = {
	.name		= "virt_omap_54m_fck",
730
	.ops		= &clkops_null,
731 732 733
	.parent		= &dpll4_m3x2_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
734
	.clksel_mask	= OMAP3430_ST_PERIPH_CLK_MASK,
735
	.clksel		= virt_omap_54m_fck_clksel,
736
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
737 738 739 740 741 742 743 744 745 746 747 748 749 750
	.recalc		= &omap2_clksel_recalc,
};

static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate omap_54m_alt_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel omap_54m_clksel[] = {
751
	{ .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
P
Paul Walmsley 已提交
752 753 754 755 756 757
	{ .parent = &sys_altclk,    .rates = omap_54m_alt_rates },
	{ .parent = NULL }
};

static struct clk omap_54m_fck = {
	.name		= "omap_54m_fck",
758
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
759 760
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
761
	.clksel_mask	= OMAP3430_SOURCE_54M_MASK,
P
Paul Walmsley 已提交
762
	.clksel		= omap_54m_clksel,
763
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
764 765 766
	.recalc		= &omap2_clksel_recalc,
};

767
static const struct clksel_rate omap_48m_cm96m_rates[] = {
P
Paul Walmsley 已提交
768 769 770 771 772 773 774 775 776 777
	{ .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate omap_48m_alt_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel omap_48m_clksel[] = {
778
	{ .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
P
Paul Walmsley 已提交
779 780 781 782 783 784
	{ .parent = &sys_altclk, .rates = omap_48m_alt_rates },
	{ .parent = NULL }
};

static struct clk omap_48m_fck = {
	.name		= "omap_48m_fck",
785
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
786 787
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
788
	.clksel_mask	= OMAP3430_SOURCE_48M_MASK,
P
Paul Walmsley 已提交
789
	.clksel		= omap_48m_clksel,
790
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
791 792 793 794 795
	.recalc		= &omap2_clksel_recalc,
};

static struct clk omap_12m_fck = {
	.name		= "omap_12m_fck",
796
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
797 798
	.parent		= &omap_48m_fck,
	.fixed_div	= 4,
799
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
800 801 802
	.recalc		= &omap2_fixed_divisor_recalc,
};

803 804 805
/* This virstual clock is the source for dpll4_m4x2_ck */
static struct clk dpll4_m4_ck = {
	.name		= "dpll4_m4_ck",
806
	.ops		= &clkops_null,
807 808 809 810 811
	.parent		= &dpll4_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_DSS1_MASK,
	.clksel		= div16_dpll4_clksel,
812
	.flags		= RATE_PROPAGATES,
813 814 815
	.recalc		= &omap2_clksel_recalc,
};

P
Paul Walmsley 已提交
816 817 818
/* The PWRDN bit is apparently only available on 3430ES2 and above */
static struct clk dpll4_m4x2_ck = {
	.name		= "dpll4_m4x2_ck",
819
	.ops		= &clkops_omap2_dflt_wait,
820
	.parent		= &dpll4_m4_ck,
P
Paul Walmsley 已提交
821 822
	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
	.enable_bit	= OMAP3430_PWRDN_CAM_SHIFT,
823
	.flags		= RATE_PROPAGATES | INVERT_ENABLE,
824 825 826 827 828 829
	.recalc		= &omap3_clkoutx2_recalc,
};

/* This virtual clock is the source for dpll4_m5x2_ck */
static struct clk dpll4_m5_ck = {
	.name		= "dpll4_m5_ck",
830
	.ops		= &clkops_null,
831 832 833 834 835
	.parent		= &dpll4_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_CAM_MASK,
	.clksel		= div16_dpll4_clksel,
836
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
837 838 839 840 841 842
	.recalc		= &omap2_clksel_recalc,
};

/* The PWRDN bit is apparently only available on 3430ES2 and above */
static struct clk dpll4_m5x2_ck = {
	.name		= "dpll4_m5x2_ck",
843
	.ops		= &clkops_omap2_dflt_wait,
844
	.parent		= &dpll4_m5_ck,
P
Paul Walmsley 已提交
845 846
	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
	.enable_bit	= OMAP3430_PWRDN_CAM_SHIFT,
847
	.flags		= RATE_PROPAGATES | INVERT_ENABLE,
848 849 850 851 852 853
	.recalc		= &omap3_clkoutx2_recalc,
};

/* This virtual clock is the source for dpll4_m6x2_ck */
static struct clk dpll4_m6_ck = {
	.name		= "dpll4_m6_ck",
854
	.ops		= &clkops_null,
855 856 857 858 859
	.parent		= &dpll4_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP3430_DIV_DPLL4_MASK,
	.clksel		= div16_dpll4_clksel,
860
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
861 862 863 864 865 866
	.recalc		= &omap2_clksel_recalc,
};

/* The PWRDN bit is apparently only available on 3430ES2 and above */
static struct clk dpll4_m6x2_ck = {
	.name		= "dpll4_m6x2_ck",
867
	.ops		= &clkops_omap2_dflt_wait,
868
	.parent		= &dpll4_m6_ck,
P
Paul Walmsley 已提交
869 870 871
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
	.enable_bit	= OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
872
	.flags		= RATE_PROPAGATES | INVERT_ENABLE,
873
	.recalc		= &omap3_clkoutx2_recalc,
P
Paul Walmsley 已提交
874 875 876 877
};

static struct clk emu_per_alwon_ck = {
	.name		= "emu_per_alwon_ck",
878
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
879
	.parent		= &dpll4_m6x2_ck,
880
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
881 882 883 884 885 886 887
	.recalc		= &followparent_recalc,
};

/* DPLL5 */
/* Supplies 120MHz clock, USIM source clock */
/* Type: DPLL */
/* 3430ES2 only */
888
static struct dpll_data dpll5_dd = {
P
Paul Walmsley 已提交
889 890 891
	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
	.mult_mask	= OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
	.div1_mask	= OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
892
	.freqsel_mask	= OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
P
Paul Walmsley 已提交
893 894
	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
	.enable_mask	= OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
895
	.modes		= (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
P
Paul Walmsley 已提交
896 897 898
	.auto_recal_bit	= OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
	.recal_en_bit	= OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
	.recal_st_bit	= OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
899 900 901 902
	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
	.autoidle_mask	= OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
	.idlest_bit	= OMAP3430ES2_ST_PERIPH2_CLK_SHIFT,
903 904 905
	.max_multiplier = OMAP3_MAX_DPLL_MULT,
	.max_divider	= OMAP3_MAX_DPLL_DIV,
	.rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
P
Paul Walmsley 已提交
906 907 908 909
};

static struct clk dpll5_ck = {
	.name		= "dpll5_ck",
910
	.ops		= &clkops_noncore_dpll_ops,
P
Paul Walmsley 已提交
911 912
	.parent		= &sys_ck,
	.dpll_data	= &dpll5_dd,
913
	.flags		= RATE_PROPAGATES,
914
	.round_rate	= &omap2_dpll_round_rate,
915
	.set_rate	= &omap3_noncore_dpll_set_rate,
P
Paul Walmsley 已提交
916 917 918
	.recalc		= &omap3_dpll_recalc,
};

919
static const struct clksel div16_dpll5_clksel[] = {
P
Paul Walmsley 已提交
920 921 922 923 924 925
	{ .parent = &dpll5_ck, .rates = div16_dpll_rates },
	{ .parent = NULL }
};

static struct clk dpll5_m2_ck = {
	.name		= "dpll5_m2_ck",
926
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
927 928 929 930
	.parent		= &dpll5_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
	.clksel_mask	= OMAP3430ES2_DIV_120M_MASK,
931
	.clksel		= div16_dpll5_clksel,
932
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
933 934 935
	.recalc		= &omap2_clksel_recalc,
};

936
static const struct clksel omap_120m_fck_clksel[] = {
937
	{ .parent = &sys_ck,	  .rates = dpll_bypass_rates },
938 939 940 941
	{ .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
	{ .parent = NULL }
};

P
Paul Walmsley 已提交
942 943
static struct clk omap_120m_fck = {
	.name		= "omap_120m_fck",
944
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
945
	.parent		= &dpll5_m2_ck,
946 947 948 949
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
	.clksel_mask	= OMAP3430ES2_ST_PERIPH2_CLK_MASK,
	.clksel		= omap_120m_fck_clksel,
950
	.flags		= RATE_PROPAGATES,
951
	.recalc		= &omap2_clksel_recalc,
P
Paul Walmsley 已提交
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
};

/* CM EXTERNAL CLOCK OUTPUTS */

static const struct clksel_rate clkout2_src_core_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate clkout2_src_sys_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate clkout2_src_96m_rates[] = {
	{ .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate clkout2_src_54m_rates[] = {
	{ .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel clkout2_src_clksel[] = {
977 978 979 980
	{ .parent = &core_ck,		.rates = clkout2_src_core_rates },
	{ .parent = &sys_ck,		.rates = clkout2_src_sys_rates },
	{ .parent = &cm_96m_fck,	.rates = clkout2_src_96m_rates },
	{ .parent = &omap_54m_fck,	.rates = clkout2_src_54m_rates },
P
Paul Walmsley 已提交
981 982 983 984 985
	{ .parent = NULL }
};

static struct clk clkout2_src_ck = {
	.name		= "clkout2_src_ck",
986
	.ops		= &clkops_omap2_dflt,
P
Paul Walmsley 已提交
987 988 989 990 991 992
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP3430_CM_CLKOUT_CTRL,
	.enable_bit	= OMAP3430_CLKOUT2_EN_SHIFT,
	.clksel_reg	= OMAP3430_CM_CLKOUT_CTRL,
	.clksel_mask	= OMAP3430_CLKOUT2SOURCE_MASK,
	.clksel		= clkout2_src_clksel,
993
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
	.recalc		= &omap2_clksel_recalc,
};

static const struct clksel_rate sys_clkout2_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 2, .val = 1, .flags = RATE_IN_343X },
	{ .div = 4, .val = 2, .flags = RATE_IN_343X },
	{ .div = 8, .val = 3, .flags = RATE_IN_343X },
	{ .div = 16, .val = 4, .flags = RATE_IN_343X },
	{ .div = 0 },
};

static const struct clksel sys_clkout2_clksel[] = {
	{ .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
	{ .parent = NULL },
};

static struct clk sys_clkout2 = {
	.name		= "sys_clkout2",
1013
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP3430_CM_CLKOUT_CTRL,
	.clksel_mask	= OMAP3430_CLKOUT2_DIV_MASK,
	.clksel		= sys_clkout2_clksel,
	.recalc		= &omap2_clksel_recalc,
};

/* CM OUTPUT CLOCKS */

static struct clk corex2_fck = {
	.name		= "corex2_fck",
1025
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1026
	.parent		= &dpll3_m2x2_ck,
1027
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
	.recalc		= &followparent_recalc,
};

/* DPLL power domain clock controls */

static const struct clksel div2_core_clksel[] = {
	{ .parent = &core_ck, .rates = div2_rates },
	{ .parent = NULL }
};

1038 1039 1040 1041
/*
 * REVISIT: Are these in DPLL power domain or CM power domain? docs
 * may be inconsistent here?
 */
P
Paul Walmsley 已提交
1042 1043
static struct clk dpll1_fck = {
	.name		= "dpll1_fck",
1044
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1045 1046 1047 1048 1049
	.parent		= &core_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
	.clksel_mask	= OMAP3430_MPU_CLK_SRC_MASK,
	.clksel		= div2_core_clksel,
1050
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
1051 1052 1053
	.recalc		= &omap2_clksel_recalc,
};

1054 1055 1056 1057 1058 1059 1060
/*
 * MPU clksel:
 * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
 * derives from the high-frequency bypass clock originating from DPLL3,
 * called 'dpll1_fck'
 */
static const struct clksel mpu_clksel[] = {
1061
	{ .parent = &dpll1_fck,	    .rates = dpll_bypass_rates },
1062 1063 1064 1065 1066 1067
	{ .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
	{ .parent = NULL }
};

static struct clk mpu_ck = {
	.name		= "mpu_ck",
1068
	.ops		= &clkops_null,
1069 1070 1071 1072 1073
	.parent		= &dpll1_x2m2_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
	.clksel_mask	= OMAP3430_ST_MPU_CLK_MASK,
	.clksel		= mpu_clksel,
1074
	.flags		= RATE_PROPAGATES,
1075
	.clkdm_name	= "mpu_clkdm",
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
	.recalc		= &omap2_clksel_recalc,
};

/* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
static const struct clksel_rate arm_fck_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 2, .val = 1, .flags = RATE_IN_343X },
	{ .div = 0 },
};

static const struct clksel arm_fck_clksel[] = {
	{ .parent = &mpu_ck, .rates = arm_fck_rates },
	{ .parent = NULL }
};

static struct clk arm_fck = {
	.name		= "arm_fck",
1093
	.ops		= &clkops_null,
1094 1095 1096 1097 1098
	.parent		= &mpu_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
	.clksel_mask	= OMAP3430_ST_MPU_CLK_MASK,
	.clksel		= arm_fck_clksel,
1099
	.flags		= RATE_PROPAGATES,
1100 1101 1102
	.recalc		= &omap2_clksel_recalc,
};

1103 1104
/* XXX What about neon_clkdm ? */

1105 1106 1107 1108 1109 1110
/*
 * REVISIT: This clock is never specifically defined in the 3430 TRM,
 * although it is referenced - so this is a guess
 */
static struct clk emu_mpu_alwon_ck = {
	.name		= "emu_mpu_alwon_ck",
1111
	.ops		= &clkops_null,
1112
	.parent		= &mpu_ck,
1113
	.flags		= RATE_PROPAGATES,
1114 1115 1116
	.recalc		= &followparent_recalc,
};

P
Paul Walmsley 已提交
1117 1118
static struct clk dpll2_fck = {
	.name		= "dpll2_fck",
1119
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1120 1121 1122 1123 1124
	.parent		= &core_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
	.clksel_mask	= OMAP3430_IVA2_CLK_SRC_MASK,
	.clksel		= div2_core_clksel,
1125
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
1126 1127 1128
	.recalc		= &omap2_clksel_recalc,
};

1129 1130 1131 1132 1133 1134 1135 1136
/*
 * IVA2 clksel:
 * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
 * derives from the high-frequency bypass clock originating from DPLL3,
 * called 'dpll2_fck'
 */

static const struct clksel iva2_clksel[] = {
1137
	{ .parent = &dpll2_fck,	  .rates = dpll_bypass_rates },
1138 1139 1140 1141 1142 1143
	{ .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
	{ .parent = NULL }
};

static struct clk iva2_ck = {
	.name		= "iva2_ck",
1144
	.ops		= &clkops_omap2_dflt_wait,
1145 1146
	.parent		= &dpll2_m2_ck,
	.init		= &omap2_init_clksel_parent,
1147 1148
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
1149 1150 1151 1152
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
					  OMAP3430_CM_IDLEST_PLL),
	.clksel_mask	= OMAP3430_ST_IVA2_CLK_MASK,
	.clksel		= iva2_clksel,
1153
	.flags		= RATE_PROPAGATES,
1154
	.clkdm_name	= "iva2_clkdm",
1155 1156 1157
	.recalc		= &omap2_clksel_recalc,
};

P
Paul Walmsley 已提交
1158 1159 1160 1161
/* Common interface clocks */

static struct clk l3_ick = {
	.name		= "l3_ick",
1162
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1163 1164 1165 1166 1167
	.parent		= &core_ck,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_L3_MASK,
	.clksel		= div2_core_clksel,
1168
	.flags		= RATE_PROPAGATES,
1169
	.clkdm_name	= "core_l3_clkdm",
P
Paul Walmsley 已提交
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
	.recalc		= &omap2_clksel_recalc,
};

static const struct clksel div2_l3_clksel[] = {
	{ .parent = &l3_ick, .rates = div2_rates },
	{ .parent = NULL }
};

static struct clk l4_ick = {
	.name		= "l4_ick",
1180
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1181 1182 1183 1184 1185
	.parent		= &l3_ick,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_L4_MASK,
	.clksel		= div2_l3_clksel,
1186
	.flags		= RATE_PROPAGATES,
1187
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	.recalc		= &omap2_clksel_recalc,

};

static const struct clksel div2_l4_clksel[] = {
	{ .parent = &l4_ick, .rates = div2_rates },
	{ .parent = NULL }
};

static struct clk rm_ick = {
	.name		= "rm_ick",
1199
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
	.parent		= &l4_ick,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_RM_MASK,
	.clksel		= div2_l4_clksel,
	.recalc		= &omap2_clksel_recalc,
};

/* GFX power domain */

1210
/* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
P
Paul Walmsley 已提交
1211 1212 1213 1214 1215 1216

static const struct clksel gfx_l3_clksel[] = {
	{ .parent = &l3_ick, .rates = gfx_l3_rates },
	{ .parent = NULL }
};

1217 1218 1219
/* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
static struct clk gfx_l3_ck = {
	.name		= "gfx_l3_ck",
1220
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1221 1222 1223 1224
	.parent		= &l3_ick,
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
	.enable_bit	= OMAP_EN_GFX_SHIFT,
1225 1226 1227 1228 1229
	.recalc		= &followparent_recalc,
};

static struct clk gfx_l3_fck = {
	.name		= "gfx_l3_fck",
1230
	.ops		= &clkops_null,
1231 1232
	.parent		= &gfx_l3_ck,
	.init		= &omap2_init_clksel_parent,
P
Paul Walmsley 已提交
1233 1234 1235
	.clksel_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP_CLKSEL_GFX_MASK,
	.clksel		= gfx_l3_clksel,
1236
	.flags		= RATE_PROPAGATES,
1237
	.clkdm_name	= "gfx_3430es1_clkdm",
P
Paul Walmsley 已提交
1238 1239 1240 1241 1242
	.recalc		= &omap2_clksel_recalc,
};

static struct clk gfx_l3_ick = {
	.name		= "gfx_l3_ick",
1243
	.ops		= &clkops_null,
1244
	.parent		= &gfx_l3_ck,
1245
	.clkdm_name	= "gfx_3430es1_clkdm",
P
Paul Walmsley 已提交
1246 1247 1248 1249 1250
	.recalc		= &followparent_recalc,
};

static struct clk gfx_cg1_ck = {
	.name		= "gfx_cg1_ck",
1251
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1252
	.parent		= &gfx_l3_fck, /* REVISIT: correct? */
1253
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
1254 1255
	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430ES1_EN_2D_SHIFT,
1256
	.clkdm_name	= "gfx_3430es1_clkdm",
P
Paul Walmsley 已提交
1257 1258 1259 1260 1261
	.recalc		= &followparent_recalc,
};

static struct clk gfx_cg2_ck = {
	.name		= "gfx_cg2_ck",
1262
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1263
	.parent		= &gfx_l3_fck, /* REVISIT: correct? */
1264
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
1265 1266
	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430ES1_EN_3D_SHIFT,
1267
	.clkdm_name	= "gfx_3430es1_clkdm",
P
Paul Walmsley 已提交
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
	.recalc		= &followparent_recalc,
};

/* SGX power domain - 3430ES2 only */

static const struct clksel_rate sgx_core_rates[] = {
	{ .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 4, .val = 1, .flags = RATE_IN_343X },
	{ .div = 6, .val = 2, .flags = RATE_IN_343X },
	{ .div = 0 },
};

static const struct clksel_rate sgx_96m_rates[] = {
	{ .div = 1,  .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 },
};

static const struct clksel sgx_clksel[] = {
	{ .parent = &core_ck,	 .rates = sgx_core_rates },
	{ .parent = &cm_96m_fck, .rates = sgx_96m_rates },
	{ .parent = NULL },
};

static struct clk sgx_fck = {
	.name		= "sgx_fck",
1293
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1294 1295
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
1296
	.enable_bit	= OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
P
Paul Walmsley 已提交
1297 1298 1299
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430ES2_CLKSEL_SGX_MASK,
	.clksel		= sgx_clksel,
1300
	.clkdm_name	= "sgx_clkdm",
P
Paul Walmsley 已提交
1301 1302 1303 1304 1305
	.recalc		= &omap2_clksel_recalc,
};

static struct clk sgx_ick = {
	.name		= "sgx_ick",
1306
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1307
	.parent		= &l3_ick,
1308
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
1309
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
1310
	.enable_bit	= OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
1311
	.clkdm_name	= "sgx_clkdm",
P
Paul Walmsley 已提交
1312 1313 1314 1315 1316 1317 1318
	.recalc		= &followparent_recalc,
};

/* CORE power domain */

static struct clk d2d_26m_fck = {
	.name		= "d2d_26m_fck",
1319
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1320
	.parent		= &sys_ck,
1321
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
1322 1323
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430ES1_EN_D2D_SHIFT,
1324
	.clkdm_name	= "d2d_clkdm",
P
Paul Walmsley 已提交
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	.recalc		= &followparent_recalc,
};

static const struct clksel omap343x_gpt_clksel[] = {
	{ .parent = &omap_32k_fck, .rates = gpt_32k_rates },
	{ .parent = &sys_ck,	   .rates = gpt_sys_rates },
	{ .parent = NULL}
};

static struct clk gpt10_fck = {
	.name		= "gpt10_fck",
1336
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1337 1338 1339 1340 1341 1342 1343
	.parent		= &sys_ck,
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_GPT10_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_GPT10_MASK,
	.clksel		= omap343x_gpt_clksel,
1344
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1345 1346 1347 1348 1349
	.recalc		= &omap2_clksel_recalc,
};

static struct clk gpt11_fck = {
	.name		= "gpt11_fck",
1350
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1351 1352 1353 1354 1355 1356 1357
	.parent		= &sys_ck,
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_GPT11_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_GPT11_MASK,
	.clksel		= omap343x_gpt_clksel,
1358
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1359 1360 1361 1362 1363
	.recalc		= &omap2_clksel_recalc,
};

static struct clk cpefuse_fck = {
	.name		= "cpefuse_fck",
1364
	.ops		= &clkops_omap2_dflt,
P
Paul Walmsley 已提交
1365 1366 1367 1368 1369 1370 1371 1372
	.parent		= &sys_ck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
	.enable_bit	= OMAP3430ES2_EN_CPEFUSE_SHIFT,
	.recalc		= &followparent_recalc,
};

static struct clk ts_fck = {
	.name		= "ts_fck",
1373
	.ops		= &clkops_omap2_dflt,
P
Paul Walmsley 已提交
1374 1375 1376 1377 1378 1379 1380 1381
	.parent		= &omap_32k_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
	.enable_bit	= OMAP3430ES2_EN_TS_SHIFT,
	.recalc		= &followparent_recalc,
};

static struct clk usbtll_fck = {
	.name		= "usbtll_fck",
1382
	.ops		= &clkops_omap2_dflt,
P
Paul Walmsley 已提交
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	.parent		= &omap_120m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
	.enable_bit	= OMAP3430ES2_EN_USBTLL_SHIFT,
	.recalc		= &followparent_recalc,
};

/* CORE 96M FCLK-derived clocks */

static struct clk core_96m_fck = {
	.name		= "core_96m_fck",
1393
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1394
	.parent		= &omap_96m_fck,
1395
	.flags		= RATE_PROPAGATES,
1396
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1397 1398 1399 1400 1401
	.recalc		= &followparent_recalc,
};

static struct clk mmchs3_fck = {
	.name		= "mmchs_fck",
1402
	.ops		= &clkops_omap2_dflt_wait,
1403
	.id		= 2,
P
Paul Walmsley 已提交
1404 1405 1406
	.parent		= &core_96m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430ES2_EN_MMC3_SHIFT,
1407
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1408 1409 1410 1411 1412
	.recalc		= &followparent_recalc,
};

static struct clk mmchs2_fck = {
	.name		= "mmchs_fck",
1413
	.ops		= &clkops_omap2_dflt_wait,
1414
	.id		= 1,
P
Paul Walmsley 已提交
1415 1416 1417
	.parent		= &core_96m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_MMC2_SHIFT,
1418
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1419 1420 1421 1422 1423
	.recalc		= &followparent_recalc,
};

static struct clk mspro_fck = {
	.name		= "mspro_fck",
1424
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1425 1426 1427
	.parent		= &core_96m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_MSPRO_SHIFT,
1428
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1429 1430 1431 1432 1433
	.recalc		= &followparent_recalc,
};

static struct clk mmchs1_fck = {
	.name		= "mmchs_fck",
1434
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1435 1436 1437
	.parent		= &core_96m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_MMC1_SHIFT,
1438
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1439 1440 1441 1442 1443
	.recalc		= &followparent_recalc,
};

static struct clk i2c3_fck = {
	.name		= "i2c_fck",
1444
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1445 1446 1447 1448
	.id		= 3,
	.parent		= &core_96m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_I2C3_SHIFT,
1449
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1450 1451 1452 1453 1454
	.recalc		= &followparent_recalc,
};

static struct clk i2c2_fck = {
	.name		= "i2c_fck",
1455
	.ops		= &clkops_omap2_dflt_wait,
1456
	.id		= 2,
P
Paul Walmsley 已提交
1457 1458 1459
	.parent		= &core_96m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_I2C2_SHIFT,
1460
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1461 1462 1463 1464 1465
	.recalc		= &followparent_recalc,
};

static struct clk i2c1_fck = {
	.name		= "i2c_fck",
1466
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1467 1468 1469 1470
	.id		= 1,
	.parent		= &core_96m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_I2C1_SHIFT,
1471
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
	.recalc		= &followparent_recalc,
};

/*
 * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
 * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
 */
static const struct clksel_rate common_mcbsp_96m_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel mcbsp_15_clksel[] = {
	{ .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
	{ .parent = &mcbsp_clks,   .rates = common_mcbsp_mcbsp_rates },
	{ .parent = NULL }
};

static struct clk mcbsp5_fck = {
1496
	.name		= "mcbsp_fck",
1497
	.ops		= &clkops_omap2_dflt_wait,
1498
	.id		= 5,
P
Paul Walmsley 已提交
1499 1500 1501 1502 1503 1504
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_MCBSP5_SHIFT,
	.clksel_reg	= OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
	.clksel_mask	= OMAP2_MCBSP5_CLKS_MASK,
	.clksel		= mcbsp_15_clksel,
1505
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1506 1507 1508 1509
	.recalc		= &omap2_clksel_recalc,
};

static struct clk mcbsp1_fck = {
1510
	.name		= "mcbsp_fck",
1511
	.ops		= &clkops_omap2_dflt_wait,
1512
	.id		= 1,
P
Paul Walmsley 已提交
1513 1514 1515 1516 1517 1518
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_MCBSP1_SHIFT,
	.clksel_reg	= OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
	.clksel_mask	= OMAP2_MCBSP1_CLKS_MASK,
	.clksel		= mcbsp_15_clksel,
1519
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1520 1521 1522 1523 1524 1525 1526
	.recalc		= &omap2_clksel_recalc,
};

/* CORE_48M_FCK-derived clocks */

static struct clk core_48m_fck = {
	.name		= "core_48m_fck",
1527
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1528
	.parent		= &omap_48m_fck,
1529
	.flags		= RATE_PROPAGATES,
1530
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1531 1532 1533 1534 1535
	.recalc		= &followparent_recalc,
};

static struct clk mcspi4_fck = {
	.name		= "mcspi_fck",
1536
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1537 1538 1539 1540 1541 1542 1543 1544 1545
	.id		= 4,
	.parent		= &core_48m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_MCSPI4_SHIFT,
	.recalc		= &followparent_recalc,
};

static struct clk mcspi3_fck = {
	.name		= "mcspi_fck",
1546
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1547 1548 1549 1550 1551 1552 1553 1554 1555
	.id		= 3,
	.parent		= &core_48m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_MCSPI3_SHIFT,
	.recalc		= &followparent_recalc,
};

static struct clk mcspi2_fck = {
	.name		= "mcspi_fck",
1556
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1557 1558 1559 1560 1561 1562 1563 1564 1565
	.id		= 2,
	.parent		= &core_48m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_MCSPI2_SHIFT,
	.recalc		= &followparent_recalc,
};

static struct clk mcspi1_fck = {
	.name		= "mcspi_fck",
1566
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1567 1568 1569 1570 1571 1572 1573 1574 1575
	.id		= 1,
	.parent		= &core_48m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_MCSPI1_SHIFT,
	.recalc		= &followparent_recalc,
};

static struct clk uart2_fck = {
	.name		= "uart2_fck",
1576
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1577 1578 1579 1580 1581 1582 1583 1584
	.parent		= &core_48m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_UART2_SHIFT,
	.recalc		= &followparent_recalc,
};

static struct clk uart1_fck = {
	.name		= "uart1_fck",
1585
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1586 1587 1588 1589 1590 1591 1592 1593
	.parent		= &core_48m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_UART1_SHIFT,
	.recalc		= &followparent_recalc,
};

static struct clk fshostusb_fck = {
	.name		= "fshostusb_fck",
1594
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
	.parent		= &core_48m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
	.recalc		= &followparent_recalc,
};

/* CORE_12M_FCK based clocks */

static struct clk core_12m_fck = {
	.name		= "core_12m_fck",
1605
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1606
	.parent		= &omap_12m_fck,
1607
	.flags		= RATE_PROPAGATES,
1608
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1609 1610 1611 1612 1613
	.recalc		= &followparent_recalc,
};

static struct clk hdq_fck = {
	.name		= "hdq_fck",
1614
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
	.parent		= &core_12m_fck,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_HDQ_SHIFT,
	.recalc		= &followparent_recalc,
};

/* DPLL3-derived clock */

static const struct clksel_rate ssi_ssr_corex2_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 2, .val = 2, .flags = RATE_IN_343X },
	{ .div = 3, .val = 3, .flags = RATE_IN_343X },
	{ .div = 4, .val = 4, .flags = RATE_IN_343X },
	{ .div = 6, .val = 6, .flags = RATE_IN_343X },
	{ .div = 8, .val = 8, .flags = RATE_IN_343X },
	{ .div = 0 }
};

static const struct clksel ssi_ssr_clksel[] = {
	{ .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
	{ .parent = NULL }
};

static struct clk ssi_ssr_fck = {
	.name		= "ssi_ssr_fck",
1640
	.ops		= &clkops_omap2_dflt,
P
Paul Walmsley 已提交
1641 1642 1643 1644 1645 1646
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP3430_EN_SSI_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_SSI_MASK,
	.clksel		= ssi_ssr_clksel,
1647
	.flags		= RATE_PROPAGATES,
1648
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1649 1650 1651 1652 1653
	.recalc		= &omap2_clksel_recalc,
};

static struct clk ssi_sst_fck = {
	.name		= "ssi_sst_fck",
1654
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1655 1656 1657 1658 1659 1660 1661 1662 1663
	.parent		= &ssi_ssr_fck,
	.fixed_div	= 2,
	.recalc		= &omap2_fixed_divisor_recalc,
};



/* CORE_L3_ICK based clocks */

1664 1665 1666 1667
/*
 * XXX must add clk_enable/clk_disable for these if standard code won't
 * handle it
 */
P
Paul Walmsley 已提交
1668 1669
static struct clk core_l3_ick = {
	.name		= "core_l3_ick",
1670
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1671
	.parent		= &l3_ick,
1672
	.init		= &omap2_init_clk_clkdm,
1673
	.flags		= RATE_PROPAGATES,
1674
	.clkdm_name	= "core_l3_clkdm",
P
Paul Walmsley 已提交
1675 1676 1677 1678 1679
	.recalc		= &followparent_recalc,
};

static struct clk hsotgusb_ick = {
	.name		= "hsotgusb_ick",
1680
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1681 1682 1683
	.parent		= &core_l3_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_HSOTGUSB_SHIFT,
1684
	.clkdm_name	= "core_l3_clkdm",
P
Paul Walmsley 已提交
1685 1686 1687 1688 1689
	.recalc		= &followparent_recalc,
};

static struct clk sdrc_ick = {
	.name		= "sdrc_ick",
1690
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1691 1692 1693
	.parent		= &core_l3_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_SDRC_SHIFT,
1694
	.flags		= ENABLE_ON_INIT,
1695
	.clkdm_name	= "core_l3_clkdm",
P
Paul Walmsley 已提交
1696 1697 1698 1699 1700
	.recalc		= &followparent_recalc,
};

static struct clk gpmc_fck = {
	.name		= "gpmc_fck",
1701
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1702
	.parent		= &core_l3_ick,
1703
	.flags		= ENABLE_ON_INIT, /* huh? */
1704
	.clkdm_name	= "core_l3_clkdm",
P
Paul Walmsley 已提交
1705 1706 1707 1708 1709 1710 1711
	.recalc		= &followparent_recalc,
};

/* SECURITY_L3_ICK based clocks */

static struct clk security_l3_ick = {
	.name		= "security_l3_ick",
1712
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1713
	.parent		= &l3_ick,
1714
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
1715 1716 1717 1718 1719
	.recalc		= &followparent_recalc,
};

static struct clk pka_ick = {
	.name		= "pka_ick",
1720
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
	.parent		= &security_l3_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP3430_EN_PKA_SHIFT,
	.recalc		= &followparent_recalc,
};

/* CORE_L4_ICK based clocks */

static struct clk core_l4_ick = {
	.name		= "core_l4_ick",
1731
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
1732
	.parent		= &l4_ick,
1733
	.init		= &omap2_init_clk_clkdm,
1734
	.flags		= RATE_PROPAGATES,
1735
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1736 1737 1738 1739 1740
	.recalc		= &followparent_recalc,
};

static struct clk usbtll_ick = {
	.name		= "usbtll_ick",
1741
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1742 1743 1744
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
	.enable_bit	= OMAP3430ES2_EN_USBTLL_SHIFT,
1745
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1746 1747 1748 1749 1750
	.recalc		= &followparent_recalc,
};

static struct clk mmchs3_ick = {
	.name		= "mmchs_ick",
1751
	.ops		= &clkops_omap2_dflt_wait,
1752
	.id		= 2,
P
Paul Walmsley 已提交
1753 1754 1755
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430ES2_EN_MMC3_SHIFT,
1756
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1757 1758 1759 1760 1761 1762
	.recalc		= &followparent_recalc,
};

/* Intersystem Communication Registers - chassis mode only */
static struct clk icr_ick = {
	.name		= "icr_ick",
1763
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1764 1765 1766
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_ICR_SHIFT,
1767
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1768 1769 1770 1771 1772
	.recalc		= &followparent_recalc,
};

static struct clk aes2_ick = {
	.name		= "aes2_ick",
1773
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1774 1775 1776
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_AES2_SHIFT,
1777
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1778 1779 1780 1781 1782
	.recalc		= &followparent_recalc,
};

static struct clk sha12_ick = {
	.name		= "sha12_ick",
1783
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1784 1785 1786
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_SHA12_SHIFT,
1787
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1788 1789 1790 1791 1792
	.recalc		= &followparent_recalc,
};

static struct clk des2_ick = {
	.name		= "des2_ick",
1793
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1794 1795 1796
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_DES2_SHIFT,
1797
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1798 1799 1800 1801 1802
	.recalc		= &followparent_recalc,
};

static struct clk mmchs2_ick = {
	.name		= "mmchs_ick",
1803
	.ops		= &clkops_omap2_dflt_wait,
1804
	.id		= 1,
P
Paul Walmsley 已提交
1805 1806 1807
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_MMC2_SHIFT,
1808
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1809 1810 1811 1812 1813
	.recalc		= &followparent_recalc,
};

static struct clk mmchs1_ick = {
	.name		= "mmchs_ick",
1814
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1815 1816 1817
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_MMC1_SHIFT,
1818
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1819 1820 1821 1822 1823
	.recalc		= &followparent_recalc,
};

static struct clk mspro_ick = {
	.name		= "mspro_ick",
1824
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1825 1826 1827
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_MSPRO_SHIFT,
1828
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1829 1830 1831 1832 1833
	.recalc		= &followparent_recalc,
};

static struct clk hdq_ick = {
	.name		= "hdq_ick",
1834
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1835 1836 1837
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_HDQ_SHIFT,
1838
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1839 1840 1841 1842 1843
	.recalc		= &followparent_recalc,
};

static struct clk mcspi4_ick = {
	.name		= "mcspi_ick",
1844
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1845 1846 1847 1848
	.id		= 4,
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_MCSPI4_SHIFT,
1849
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1850 1851 1852 1853 1854
	.recalc		= &followparent_recalc,
};

static struct clk mcspi3_ick = {
	.name		= "mcspi_ick",
1855
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1856 1857 1858 1859
	.id		= 3,
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_MCSPI3_SHIFT,
1860
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1861 1862 1863 1864 1865
	.recalc		= &followparent_recalc,
};

static struct clk mcspi2_ick = {
	.name		= "mcspi_ick",
1866
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1867 1868 1869 1870
	.id		= 2,
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_MCSPI2_SHIFT,
1871
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1872 1873 1874 1875 1876
	.recalc		= &followparent_recalc,
};

static struct clk mcspi1_ick = {
	.name		= "mcspi_ick",
1877
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1878 1879 1880 1881
	.id		= 1,
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_MCSPI1_SHIFT,
1882
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1883 1884 1885 1886 1887
	.recalc		= &followparent_recalc,
};

static struct clk i2c3_ick = {
	.name		= "i2c_ick",
1888
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1889 1890 1891 1892
	.id		= 3,
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_I2C3_SHIFT,
1893
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1894 1895 1896 1897 1898
	.recalc		= &followparent_recalc,
};

static struct clk i2c2_ick = {
	.name		= "i2c_ick",
1899
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1900 1901 1902 1903
	.id		= 2,
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_I2C2_SHIFT,
1904
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1905 1906 1907 1908 1909
	.recalc		= &followparent_recalc,
};

static struct clk i2c1_ick = {
	.name		= "i2c_ick",
1910
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1911 1912 1913 1914
	.id		= 1,
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_I2C1_SHIFT,
1915
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1916 1917 1918 1919 1920
	.recalc		= &followparent_recalc,
};

static struct clk uart2_ick = {
	.name		= "uart2_ick",
1921
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1922 1923 1924
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_UART2_SHIFT,
1925
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1926 1927 1928 1929 1930
	.recalc		= &followparent_recalc,
};

static struct clk uart1_ick = {
	.name		= "uart1_ick",
1931
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1932 1933 1934
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_UART1_SHIFT,
1935
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1936 1937 1938 1939 1940
	.recalc		= &followparent_recalc,
};

static struct clk gpt11_ick = {
	.name		= "gpt11_ick",
1941
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1942 1943 1944
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_GPT11_SHIFT,
1945
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1946 1947 1948 1949 1950
	.recalc		= &followparent_recalc,
};

static struct clk gpt10_ick = {
	.name		= "gpt10_ick",
1951
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1952 1953 1954
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_GPT10_SHIFT,
1955
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1956 1957 1958 1959
	.recalc		= &followparent_recalc,
};

static struct clk mcbsp5_ick = {
1960
	.name		= "mcbsp_ick",
1961
	.ops		= &clkops_omap2_dflt_wait,
1962
	.id		= 5,
P
Paul Walmsley 已提交
1963 1964 1965
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_MCBSP5_SHIFT,
1966
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1967 1968 1969 1970
	.recalc		= &followparent_recalc,
};

static struct clk mcbsp1_ick = {
1971
	.name		= "mcbsp_ick",
1972
	.ops		= &clkops_omap2_dflt_wait,
1973
	.id		= 1,
P
Paul Walmsley 已提交
1974 1975 1976
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_MCBSP1_SHIFT,
1977
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1978 1979 1980 1981 1982
	.recalc		= &followparent_recalc,
};

static struct clk fac_ick = {
	.name		= "fac_ick",
1983
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1984 1985 1986
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430ES1_EN_FAC_SHIFT,
1987
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1988 1989 1990 1991 1992
	.recalc		= &followparent_recalc,
};

static struct clk mailboxes_ick = {
	.name		= "mailboxes_ick",
1993
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
1994 1995 1996
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_MAILBOXES_SHIFT,
1997
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
1998 1999 2000 2001 2002
	.recalc		= &followparent_recalc,
};

static struct clk omapctrl_ick = {
	.name		= "omapctrl_ick",
2003
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2004 2005 2006
	.parent		= &core_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_OMAPCTRL_SHIFT,
2007
	.flags		= ENABLE_ON_INIT,
P
Paul Walmsley 已提交
2008 2009 2010 2011 2012 2013 2014
	.recalc		= &followparent_recalc,
};

/* SSI_L4_ICK based clocks */

static struct clk ssi_l4_ick = {
	.name		= "ssi_l4_ick",
2015
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
2016
	.parent		= &l4_ick,
2017
	.flags		= RATE_PROPAGATES,
2018
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
2019 2020 2021 2022 2023
	.recalc		= &followparent_recalc,
};

static struct clk ssi_ick = {
	.name		= "ssi_ick",
2024
	.ops		= &clkops_omap2_dflt,
P
Paul Walmsley 已提交
2025 2026 2027
	.parent		= &ssi_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430_EN_SSI_SHIFT,
2028
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
	.recalc		= &followparent_recalc,
};

/* REVISIT: Technically the TRM claims that this is CORE_CLK based,
 * but l4_ick makes more sense to me */

static const struct clksel usb_l4_clksel[] = {
	{ .parent = &l4_ick, .rates = div2_rates },
	{ .parent = NULL },
};

static struct clk usb_l4_ick = {
	.name		= "usb_l4_ick",
2042
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
	.parent		= &l4_ick,
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
	.clksel		= usb_l4_clksel,
	.recalc		= &omap2_clksel_recalc,
};

/* XXX MDM_INTC_ICK, SAD2D_ICK ?? */

/* SECURITY_L4_ICK2 based clocks */

static struct clk security_l4_ick2 = {
	.name		= "security_l4_ick2",
2059
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
2060
	.parent		= &l4_ick,
2061
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
2062 2063 2064 2065 2066
	.recalc		= &followparent_recalc,
};

static struct clk aes1_ick = {
	.name		= "aes1_ick",
2067
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2068 2069 2070 2071 2072 2073 2074 2075
	.parent		= &security_l4_ick2,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP3430_EN_AES1_SHIFT,
	.recalc		= &followparent_recalc,
};

static struct clk rng_ick = {
	.name		= "rng_ick",
2076
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2077 2078 2079 2080 2081 2082 2083 2084
	.parent		= &security_l4_ick2,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP3430_EN_RNG_SHIFT,
	.recalc		= &followparent_recalc,
};

static struct clk sha11_ick = {
	.name		= "sha11_ick",
2085
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2086 2087 2088 2089 2090 2091 2092 2093
	.parent		= &security_l4_ick2,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP3430_EN_SHA11_SHIFT,
	.recalc		= &followparent_recalc,
};

static struct clk des1_ick = {
	.name		= "des1_ick",
2094
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2095 2096 2097 2098 2099 2100 2101
	.parent		= &security_l4_ick2,
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP3430_EN_DES1_SHIFT,
	.recalc		= &followparent_recalc,
};

/* DSS */
2102
static const struct clksel dss1_alwon_fck_clksel[] = {
2103
	{ .parent = &sys_ck,	    .rates = dpll_bypass_rates },
2104 2105 2106
	{ .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
	{ .parent = NULL }
};
P
Paul Walmsley 已提交
2107 2108 2109

static struct clk dss1_alwon_fck = {
	.name		= "dss1_alwon_fck",
2110
	.ops		= &clkops_omap2_dflt,
P
Paul Walmsley 已提交
2111
	.parent		= &dpll4_m4x2_ck,
2112
	.init		= &omap2_init_clksel_parent,
P
Paul Walmsley 已提交
2113 2114
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_DSS1_SHIFT,
2115
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
2116
	.clksel_mask	= OMAP3430_ST_PERIPH_CLK_MASK,
2117
	.clksel		= dss1_alwon_fck_clksel,
2118
	.clkdm_name	= "dss_clkdm",
2119
	.recalc		= &omap2_clksel_recalc,
P
Paul Walmsley 已提交
2120 2121 2122 2123
};

static struct clk dss_tv_fck = {
	.name		= "dss_tv_fck",
2124
	.ops		= &clkops_omap2_dflt,
P
Paul Walmsley 已提交
2125
	.parent		= &omap_54m_fck,
2126
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
2127 2128
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_TV_SHIFT,
2129
	.clkdm_name	= "dss_clkdm",
P
Paul Walmsley 已提交
2130 2131 2132 2133 2134
	.recalc		= &followparent_recalc,
};

static struct clk dss_96m_fck = {
	.name		= "dss_96m_fck",
2135
	.ops		= &clkops_omap2_dflt,
P
Paul Walmsley 已提交
2136
	.parent		= &omap_96m_fck,
2137
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
2138 2139
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_TV_SHIFT,
2140
	.clkdm_name	= "dss_clkdm",
P
Paul Walmsley 已提交
2141 2142 2143 2144 2145
	.recalc		= &followparent_recalc,
};

static struct clk dss2_alwon_fck = {
	.name		= "dss2_alwon_fck",
2146
	.ops		= &clkops_omap2_dflt,
P
Paul Walmsley 已提交
2147
	.parent		= &sys_ck,
2148
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
2149 2150
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_DSS2_SHIFT,
2151
	.clkdm_name	= "dss_clkdm",
P
Paul Walmsley 已提交
2152 2153 2154 2155 2156 2157
	.recalc		= &followparent_recalc,
};

static struct clk dss_ick = {
	/* Handles both L3 and L4 clocks */
	.name		= "dss_ick",
2158
	.ops		= &clkops_omap2_dflt,
P
Paul Walmsley 已提交
2159
	.parent		= &l4_ick,
2160
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
2161 2162
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
2163
	.clkdm_name	= "dss_clkdm",
P
Paul Walmsley 已提交
2164 2165 2166 2167 2168
	.recalc		= &followparent_recalc,
};

/* CAM */

2169
static const struct clksel cam_mclk_clksel[] = {
2170
	{ .parent = &sys_ck,	    .rates = dpll_bypass_rates },
2171 2172 2173 2174
	{ .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
	{ .parent = NULL }
};

P
Paul Walmsley 已提交
2175 2176
static struct clk cam_mclk = {
	.name		= "cam_mclk",
2177
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2178
	.parent		= &dpll4_m5x2_ck,
2179 2180
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
2181
	.clksel_mask	= OMAP3430_ST_PERIPH_CLK_MASK,
2182
	.clksel		= cam_mclk_clksel,
P
Paul Walmsley 已提交
2183 2184
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_CAM_SHIFT,
2185
	.clkdm_name	= "cam_clkdm",
2186
	.recalc		= &omap2_clksel_recalc,
P
Paul Walmsley 已提交
2187 2188
};

2189 2190 2191
static struct clk cam_ick = {
	/* Handles both L3 and L4 clocks */
	.name		= "cam_ick",
2192
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2193
	.parent		= &l4_ick,
2194
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
2195 2196
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_CAM_SHIFT,
2197
	.clkdm_name	= "cam_clkdm",
P
Paul Walmsley 已提交
2198 2199 2200
	.recalc		= &followparent_recalc,
};

2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
static struct clk csi2_96m_fck = {
	.name		= "csi2_96m_fck",
	.ops		= &clkops_omap2_dflt_wait,
	.parent		= &core_96m_fck,
	.init		= &omap2_init_clk_clkdm,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_CSI2_SHIFT,
	.clkdm_name	= "cam_clkdm",
	.recalc		= &followparent_recalc,
};

P
Paul Walmsley 已提交
2212 2213 2214 2215
/* USBHOST - 3430ES2 only */

static struct clk usbhost_120m_fck = {
	.name		= "usbhost_120m_fck",
2216
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2217
	.parent		= &omap_120m_fck,
2218
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
2219 2220
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430ES2_EN_USBHOST2_SHIFT,
2221
	.clkdm_name	= "usbhost_clkdm",
P
Paul Walmsley 已提交
2222 2223 2224 2225 2226
	.recalc		= &followparent_recalc,
};

static struct clk usbhost_48m_fck = {
	.name		= "usbhost_48m_fck",
2227
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2228
	.parent		= &omap_48m_fck,
2229
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
2230 2231
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430ES2_EN_USBHOST1_SHIFT,
2232
	.clkdm_name	= "usbhost_clkdm",
P
Paul Walmsley 已提交
2233 2234 2235
	.recalc		= &followparent_recalc,
};

2236 2237 2238
static struct clk usbhost_ick = {
	/* Handles both L3 and L4 clocks */
	.name		= "usbhost_ick",
2239
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2240
	.parent		= &l4_ick,
2241
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
2242 2243
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430ES2_EN_USBHOST_SHIFT,
2244
	.clkdm_name	= "usbhost_clkdm",
P
Paul Walmsley 已提交
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
	.recalc		= &followparent_recalc,
};

/* WKUP */

static const struct clksel_rate usim_96m_rates[] = {
	{ .div = 2,  .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 4,  .val = 4, .flags = RATE_IN_343X },
	{ .div = 8,  .val = 5, .flags = RATE_IN_343X },
	{ .div = 10, .val = 6, .flags = RATE_IN_343X },
	{ .div = 0 },
};

static const struct clksel_rate usim_120m_rates[] = {
	{ .div = 4,  .val = 7,	.flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 8,  .val = 8,	.flags = RATE_IN_343X },
	{ .div = 16, .val = 9,	.flags = RATE_IN_343X },
	{ .div = 20, .val = 10, .flags = RATE_IN_343X },
	{ .div = 0 },
};

static const struct clksel usim_clksel[] = {
	{ .parent = &omap_96m_fck,	.rates = usim_96m_rates },
	{ .parent = &omap_120m_fck,	.rates = usim_120m_rates },
	{ .parent = &sys_ck,		.rates = div2_rates },
	{ .parent = NULL },
};

/* 3430ES2 only */
static struct clk usim_fck = {
	.name		= "usim_fck",
2276
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2277 2278 2279 2280 2281 2282 2283 2284 2285
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430ES2_EN_USIMOCP_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430ES2_CLKSEL_USIMOCP_MASK,
	.clksel		= usim_clksel,
	.recalc		= &omap2_clksel_recalc,
};

2286
/* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
P
Paul Walmsley 已提交
2287 2288
static struct clk gpt1_fck = {
	.name		= "gpt1_fck",
2289
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2290 2291 2292 2293 2294 2295
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_GPT1_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_GPT1_MASK,
	.clksel		= omap343x_gpt_clksel,
2296
	.clkdm_name	= "wkup_clkdm",
P
Paul Walmsley 已提交
2297 2298 2299 2300 2301
	.recalc		= &omap2_clksel_recalc,
};

static struct clk wkup_32k_fck = {
	.name		= "wkup_32k_fck",
2302
	.ops		= &clkops_null,
2303
	.init		= &omap2_init_clk_clkdm,
P
Paul Walmsley 已提交
2304
	.parent		= &omap_32k_fck,
2305
	.flags		= RATE_PROPAGATES,
2306
	.clkdm_name	= "wkup_clkdm",
P
Paul Walmsley 已提交
2307 2308 2309
	.recalc		= &followparent_recalc,
};

2310 2311
static struct clk gpio1_dbck = {
	.name		= "gpio1_dbck",
2312
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2313 2314 2315
	.parent		= &wkup_32k_fck,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_GPIO1_SHIFT,
2316
	.clkdm_name	= "wkup_clkdm",
P
Paul Walmsley 已提交
2317 2318 2319 2320 2321
	.recalc		= &followparent_recalc,
};

static struct clk wdt2_fck = {
	.name		= "wdt2_fck",
2322
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2323 2324 2325
	.parent		= &wkup_32k_fck,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_WDT2_SHIFT,
2326
	.clkdm_name	= "wkup_clkdm",
P
Paul Walmsley 已提交
2327 2328 2329 2330 2331
	.recalc		= &followparent_recalc,
};

static struct clk wkup_l4_ick = {
	.name		= "wkup_l4_ick",
2332
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
2333
	.parent		= &sys_ck,
2334
	.flags		= RATE_PROPAGATES,
2335
	.clkdm_name	= "wkup_clkdm",
P
Paul Walmsley 已提交
2336 2337 2338 2339 2340 2341 2342
	.recalc		= &followparent_recalc,
};

/* 3430ES2 only */
/* Never specifically named in the TRM, so we have to infer a likely name */
static struct clk usim_ick = {
	.name		= "usim_ick",
2343
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2344 2345 2346
	.parent		= &wkup_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430ES2_EN_USIMOCP_SHIFT,
2347
	.clkdm_name	= "wkup_clkdm",
P
Paul Walmsley 已提交
2348 2349 2350 2351 2352
	.recalc		= &followparent_recalc,
};

static struct clk wdt2_ick = {
	.name		= "wdt2_ick",
2353
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2354 2355 2356
	.parent		= &wkup_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_WDT2_SHIFT,
2357
	.clkdm_name	= "wkup_clkdm",
P
Paul Walmsley 已提交
2358 2359 2360 2361 2362
	.recalc		= &followparent_recalc,
};

static struct clk wdt1_ick = {
	.name		= "wdt1_ick",
2363
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2364 2365 2366
	.parent		= &wkup_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_WDT1_SHIFT,
2367
	.clkdm_name	= "wkup_clkdm",
P
Paul Walmsley 已提交
2368 2369 2370 2371 2372
	.recalc		= &followparent_recalc,
};

static struct clk gpio1_ick = {
	.name		= "gpio1_ick",
2373
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2374 2375 2376
	.parent		= &wkup_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPIO1_SHIFT,
2377
	.clkdm_name	= "wkup_clkdm",
P
Paul Walmsley 已提交
2378 2379 2380 2381 2382
	.recalc		= &followparent_recalc,
};

static struct clk omap_32ksync_ick = {
	.name		= "omap_32ksync_ick",
2383
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2384 2385 2386
	.parent		= &wkup_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_32KSYNC_SHIFT,
2387
	.clkdm_name	= "wkup_clkdm",
P
Paul Walmsley 已提交
2388 2389 2390
	.recalc		= &followparent_recalc,
};

2391
/* XXX This clock no longer exists in 3430 TRM rev F */
P
Paul Walmsley 已提交
2392 2393
static struct clk gpt12_ick = {
	.name		= "gpt12_ick",
2394
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2395 2396 2397
	.parent		= &wkup_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPT12_SHIFT,
2398
	.clkdm_name	= "wkup_clkdm",
P
Paul Walmsley 已提交
2399 2400 2401 2402 2403
	.recalc		= &followparent_recalc,
};

static struct clk gpt1_ick = {
	.name		= "gpt1_ick",
2404
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2405 2406 2407
	.parent		= &wkup_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPT1_SHIFT,
2408
	.clkdm_name	= "wkup_clkdm",
P
Paul Walmsley 已提交
2409 2410 2411 2412 2413 2414 2415 2416 2417
	.recalc		= &followparent_recalc,
};



/* PER clock domain */

static struct clk per_96m_fck = {
	.name		= "per_96m_fck",
2418
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
2419
	.parent		= &omap_96m_alwon_fck,
2420
	.init		= &omap2_init_clk_clkdm,
2421
	.flags		= RATE_PROPAGATES,
2422
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2423 2424 2425 2426 2427
	.recalc		= &followparent_recalc,
};

static struct clk per_48m_fck = {
	.name		= "per_48m_fck",
2428
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
2429
	.parent		= &omap_48m_fck,
2430
	.init		= &omap2_init_clk_clkdm,
2431
	.flags		= RATE_PROPAGATES,
2432
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2433 2434 2435 2436 2437
	.recalc		= &followparent_recalc,
};

static struct clk uart3_fck = {
	.name		= "uart3_fck",
2438
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2439 2440 2441
	.parent		= &per_48m_fck,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_UART3_SHIFT,
2442
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2443 2444 2445 2446 2447
	.recalc		= &followparent_recalc,
};

static struct clk gpt2_fck = {
	.name		= "gpt2_fck",
2448
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2449 2450 2451 2452 2453 2454
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_GPT2_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_GPT2_MASK,
	.clksel		= omap343x_gpt_clksel,
2455
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2456 2457 2458 2459 2460
	.recalc		= &omap2_clksel_recalc,
};

static struct clk gpt3_fck = {
	.name		= "gpt3_fck",
2461
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2462 2463 2464 2465 2466 2467
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_GPT3_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_GPT3_MASK,
	.clksel		= omap343x_gpt_clksel,
2468
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2469 2470 2471 2472 2473
	.recalc		= &omap2_clksel_recalc,
};

static struct clk gpt4_fck = {
	.name		= "gpt4_fck",
2474
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2475 2476 2477 2478 2479 2480
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_GPT4_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_GPT4_MASK,
	.clksel		= omap343x_gpt_clksel,
2481
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2482 2483 2484 2485 2486
	.recalc		= &omap2_clksel_recalc,
};

static struct clk gpt5_fck = {
	.name		= "gpt5_fck",
2487
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2488 2489 2490 2491 2492 2493
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_GPT5_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_GPT5_MASK,
	.clksel		= omap343x_gpt_clksel,
2494
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2495 2496 2497 2498 2499
	.recalc		= &omap2_clksel_recalc,
};

static struct clk gpt6_fck = {
	.name		= "gpt6_fck",
2500
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2501 2502 2503 2504 2505 2506
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_GPT6_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_GPT6_MASK,
	.clksel		= omap343x_gpt_clksel,
2507
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2508 2509 2510 2511 2512
	.recalc		= &omap2_clksel_recalc,
};

static struct clk gpt7_fck = {
	.name		= "gpt7_fck",
2513
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2514 2515 2516 2517 2518 2519
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_GPT7_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_GPT7_MASK,
	.clksel		= omap343x_gpt_clksel,
2520
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2521 2522 2523 2524 2525
	.recalc		= &omap2_clksel_recalc,
};

static struct clk gpt8_fck = {
	.name		= "gpt8_fck",
2526
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2527 2528 2529 2530 2531 2532
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_GPT8_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_GPT8_MASK,
	.clksel		= omap343x_gpt_clksel,
2533
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2534 2535 2536 2537 2538
	.recalc		= &omap2_clksel_recalc,
};

static struct clk gpt9_fck = {
	.name		= "gpt9_fck",
2539
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2540 2541 2542 2543 2544 2545
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_GPT9_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP3430_CLKSEL_GPT9_MASK,
	.clksel		= omap343x_gpt_clksel,
2546
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2547 2548 2549 2550 2551
	.recalc		= &omap2_clksel_recalc,
};

static struct clk per_32k_alwon_fck = {
	.name		= "per_32k_alwon_fck",
2552
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
2553
	.parent		= &omap_32k_fck,
2554
	.clkdm_name	= "per_clkdm",
2555
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
2556 2557 2558
	.recalc		= &followparent_recalc,
};

2559 2560
static struct clk gpio6_dbck = {
	.name		= "gpio6_dbck",
2561
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2562 2563
	.parent		= &per_32k_alwon_fck,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2564
	.enable_bit	= OMAP3430_EN_GPIO6_SHIFT,
2565
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2566 2567 2568
	.recalc		= &followparent_recalc,
};

2569 2570
static struct clk gpio5_dbck = {
	.name		= "gpio5_dbck",
2571
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2572 2573
	.parent		= &per_32k_alwon_fck,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2574
	.enable_bit	= OMAP3430_EN_GPIO5_SHIFT,
2575
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2576 2577 2578
	.recalc		= &followparent_recalc,
};

2579 2580
static struct clk gpio4_dbck = {
	.name		= "gpio4_dbck",
2581
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2582 2583
	.parent		= &per_32k_alwon_fck,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2584
	.enable_bit	= OMAP3430_EN_GPIO4_SHIFT,
2585
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2586 2587 2588
	.recalc		= &followparent_recalc,
};

2589 2590
static struct clk gpio3_dbck = {
	.name		= "gpio3_dbck",
2591
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2592 2593
	.parent		= &per_32k_alwon_fck,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2594
	.enable_bit	= OMAP3430_EN_GPIO3_SHIFT,
2595
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2596 2597 2598
	.recalc		= &followparent_recalc,
};

2599 2600
static struct clk gpio2_dbck = {
	.name		= "gpio2_dbck",
2601
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2602 2603
	.parent		= &per_32k_alwon_fck,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2604
	.enable_bit	= OMAP3430_EN_GPIO2_SHIFT,
2605
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2606 2607 2608 2609 2610
	.recalc		= &followparent_recalc,
};

static struct clk wdt3_fck = {
	.name		= "wdt3_fck",
2611
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2612 2613 2614
	.parent		= &per_32k_alwon_fck,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_WDT3_SHIFT,
2615
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2616 2617 2618 2619 2620
	.recalc		= &followparent_recalc,
};

static struct clk per_l4_ick = {
	.name		= "per_l4_ick",
2621
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
2622
	.parent		= &l4_ick,
2623
	.flags		= RATE_PROPAGATES,
2624
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2625 2626 2627 2628 2629
	.recalc		= &followparent_recalc,
};

static struct clk gpio6_ick = {
	.name		= "gpio6_ick",
2630
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2631 2632 2633
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPIO6_SHIFT,
2634
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2635 2636 2637 2638 2639
	.recalc		= &followparent_recalc,
};

static struct clk gpio5_ick = {
	.name		= "gpio5_ick",
2640
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2641 2642 2643
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPIO5_SHIFT,
2644
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2645 2646 2647 2648 2649
	.recalc		= &followparent_recalc,
};

static struct clk gpio4_ick = {
	.name		= "gpio4_ick",
2650
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2651 2652 2653
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPIO4_SHIFT,
2654
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2655 2656 2657 2658 2659
	.recalc		= &followparent_recalc,
};

static struct clk gpio3_ick = {
	.name		= "gpio3_ick",
2660
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2661 2662 2663
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPIO3_SHIFT,
2664
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2665 2666 2667 2668 2669
	.recalc		= &followparent_recalc,
};

static struct clk gpio2_ick = {
	.name		= "gpio2_ick",
2670
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2671 2672 2673
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPIO2_SHIFT,
2674
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2675 2676 2677 2678 2679
	.recalc		= &followparent_recalc,
};

static struct clk wdt3_ick = {
	.name		= "wdt3_ick",
2680
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2681 2682 2683
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_WDT3_SHIFT,
2684
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2685 2686 2687 2688 2689
	.recalc		= &followparent_recalc,
};

static struct clk uart3_ick = {
	.name		= "uart3_ick",
2690
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2691 2692 2693
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_UART3_SHIFT,
2694
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2695 2696 2697 2698 2699
	.recalc		= &followparent_recalc,
};

static struct clk gpt9_ick = {
	.name		= "gpt9_ick",
2700
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2701 2702 2703
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPT9_SHIFT,
2704
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2705 2706 2707 2708 2709
	.recalc		= &followparent_recalc,
};

static struct clk gpt8_ick = {
	.name		= "gpt8_ick",
2710
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2711 2712 2713
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPT8_SHIFT,
2714
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2715 2716 2717 2718 2719
	.recalc		= &followparent_recalc,
};

static struct clk gpt7_ick = {
	.name		= "gpt7_ick",
2720
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2721 2722 2723
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPT7_SHIFT,
2724
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2725 2726 2727 2728 2729
	.recalc		= &followparent_recalc,
};

static struct clk gpt6_ick = {
	.name		= "gpt6_ick",
2730
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2731 2732 2733
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPT6_SHIFT,
2734
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2735 2736 2737 2738 2739
	.recalc		= &followparent_recalc,
};

static struct clk gpt5_ick = {
	.name		= "gpt5_ick",
2740
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2741 2742 2743
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPT5_SHIFT,
2744
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2745 2746 2747 2748 2749
	.recalc		= &followparent_recalc,
};

static struct clk gpt4_ick = {
	.name		= "gpt4_ick",
2750
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2751 2752 2753
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPT4_SHIFT,
2754
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2755 2756 2757 2758 2759
	.recalc		= &followparent_recalc,
};

static struct clk gpt3_ick = {
	.name		= "gpt3_ick",
2760
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2761 2762 2763
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPT3_SHIFT,
2764
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2765 2766 2767 2768 2769
	.recalc		= &followparent_recalc,
};

static struct clk gpt2_ick = {
	.name		= "gpt2_ick",
2770
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
2771 2772 2773
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_GPT2_SHIFT,
2774
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2775 2776 2777 2778
	.recalc		= &followparent_recalc,
};

static struct clk mcbsp2_ick = {
2779
	.name		= "mcbsp_ick",
2780
	.ops		= &clkops_omap2_dflt_wait,
2781
	.id		= 2,
P
Paul Walmsley 已提交
2782 2783 2784
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_MCBSP2_SHIFT,
2785
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2786 2787 2788 2789
	.recalc		= &followparent_recalc,
};

static struct clk mcbsp3_ick = {
2790
	.name		= "mcbsp_ick",
2791
	.ops		= &clkops_omap2_dflt_wait,
2792
	.id		= 3,
P
Paul Walmsley 已提交
2793 2794 2795
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_MCBSP3_SHIFT,
2796
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2797 2798 2799 2800
	.recalc		= &followparent_recalc,
};

static struct clk mcbsp4_ick = {
2801
	.name		= "mcbsp_ick",
2802
	.ops		= &clkops_omap2_dflt_wait,
2803
	.id		= 4,
P
Paul Walmsley 已提交
2804 2805 2806
	.parent		= &per_l4_ick,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
	.enable_bit	= OMAP3430_EN_MCBSP4_SHIFT,
2807
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2808 2809 2810 2811
	.recalc		= &followparent_recalc,
};

static const struct clksel mcbsp_234_clksel[] = {
2812 2813
	{ .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
	{ .parent = &mcbsp_clks,   .rates = common_mcbsp_mcbsp_rates },
P
Paul Walmsley 已提交
2814 2815 2816 2817
	{ .parent = NULL }
};

static struct clk mcbsp2_fck = {
2818
	.name		= "mcbsp_fck",
2819
	.ops		= &clkops_omap2_dflt_wait,
2820
	.id		= 2,
P
Paul Walmsley 已提交
2821 2822 2823 2824 2825 2826
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_MCBSP2_SHIFT,
	.clksel_reg	= OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
	.clksel_mask	= OMAP2_MCBSP2_CLKS_MASK,
	.clksel		= mcbsp_234_clksel,
2827
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2828 2829 2830 2831
	.recalc		= &omap2_clksel_recalc,
};

static struct clk mcbsp3_fck = {
2832
	.name		= "mcbsp_fck",
2833
	.ops		= &clkops_omap2_dflt_wait,
2834
	.id		= 3,
P
Paul Walmsley 已提交
2835 2836 2837 2838 2839 2840
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_MCBSP3_SHIFT,
	.clksel_reg	= OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
	.clksel_mask	= OMAP2_MCBSP3_CLKS_MASK,
	.clksel		= mcbsp_234_clksel,
2841
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2842 2843 2844 2845
	.recalc		= &omap2_clksel_recalc,
};

static struct clk mcbsp4_fck = {
2846
	.name		= "mcbsp_fck",
2847
	.ops		= &clkops_omap2_dflt_wait,
2848
	.id		= 4,
P
Paul Walmsley 已提交
2849 2850 2851 2852 2853 2854
	.init		= &omap2_init_clksel_parent,
	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_MCBSP4_SHIFT,
	.clksel_reg	= OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
	.clksel_mask	= OMAP2_MCBSP4_CLKS_MASK,
	.clksel		= mcbsp_234_clksel,
2855
	.clkdm_name	= "per_clkdm",
P
Paul Walmsley 已提交
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
	.recalc		= &omap2_clksel_recalc,
};

/* EMU clocks */

/* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */

static const struct clksel_rate emu_src_sys_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 },
};

static const struct clksel_rate emu_src_core_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 },
};

static const struct clksel_rate emu_src_per_rates[] = {
	{ .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 },
};

static const struct clksel_rate emu_src_mpu_rates[] = {
	{ .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 0 },
};

static const struct clksel emu_src_clksel[] = {
	{ .parent = &sys_ck,		.rates = emu_src_sys_rates },
	{ .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
	{ .parent = &emu_per_alwon_ck,	.rates = emu_src_per_rates },
	{ .parent = &emu_mpu_alwon_ck,	.rates = emu_src_mpu_rates },
	{ .parent = NULL },
};

/*
 * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
 * to switch the source of some of the EMU clocks.
 * XXX Are there CLKEN bits for these EMU clks?
 */
static struct clk emu_src_ck = {
	.name		= "emu_src_ck",
2898
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
2899 2900 2901 2902
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP3430_MUX_CTRL_MASK,
	.clksel		= emu_src_clksel,
2903
	.flags		= RATE_PROPAGATES,
2904
	.clkdm_name	= "emu_clkdm",
P
Paul Walmsley 已提交
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
	.recalc		= &omap2_clksel_recalc,
};

static const struct clksel_rate pclk_emu_rates[] = {
	{ .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 3, .val = 3, .flags = RATE_IN_343X },
	{ .div = 4, .val = 4, .flags = RATE_IN_343X },
	{ .div = 6, .val = 6, .flags = RATE_IN_343X },
	{ .div = 0 },
};

static const struct clksel pclk_emu_clksel[] = {
	{ .parent = &emu_src_ck, .rates = pclk_emu_rates },
	{ .parent = NULL },
};

static struct clk pclk_fck = {
	.name		= "pclk_fck",
2923
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
2924 2925 2926 2927
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP3430_CLKSEL_PCLK_MASK,
	.clksel		= pclk_emu_clksel,
2928
	.flags		= RATE_PROPAGATES,
2929
	.clkdm_name	= "emu_clkdm",
P
Paul Walmsley 已提交
2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
	.recalc		= &omap2_clksel_recalc,
};

static const struct clksel_rate pclkx2_emu_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 2, .val = 2, .flags = RATE_IN_343X },
	{ .div = 3, .val = 3, .flags = RATE_IN_343X },
	{ .div = 0 },
};

static const struct clksel pclkx2_emu_clksel[] = {
	{ .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
	{ .parent = NULL },
};

static struct clk pclkx2_fck = {
	.name		= "pclkx2_fck",
2947
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
2948 2949 2950 2951
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP3430_CLKSEL_PCLKX2_MASK,
	.clksel		= pclkx2_emu_clksel,
2952
	.flags		= RATE_PROPAGATES,
2953
	.clkdm_name	= "emu_clkdm",
P
Paul Walmsley 已提交
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
	.recalc		= &omap2_clksel_recalc,
};

static const struct clksel atclk_emu_clksel[] = {
	{ .parent = &emu_src_ck, .rates = div2_rates },
	{ .parent = NULL },
};

static struct clk atclk_fck = {
	.name		= "atclk_fck",
2964
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
2965 2966 2967 2968
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP3430_CLKSEL_ATCLK_MASK,
	.clksel		= atclk_emu_clksel,
2969
	.flags		= RATE_PROPAGATES,
2970
	.clkdm_name	= "emu_clkdm",
P
Paul Walmsley 已提交
2971 2972 2973 2974 2975
	.recalc		= &omap2_clksel_recalc,
};

static struct clk traceclk_src_fck = {
	.name		= "traceclk_src_fck",
2976
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
2977 2978 2979 2980
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP3430_TRACE_MUX_CTRL_MASK,
	.clksel		= emu_src_clksel,
2981
	.flags		= RATE_PROPAGATES,
2982
	.clkdm_name	= "emu_clkdm",
P
Paul Walmsley 已提交
2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
	.recalc		= &omap2_clksel_recalc,
};

static const struct clksel_rate traceclk_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
	{ .div = 2, .val = 2, .flags = RATE_IN_343X },
	{ .div = 4, .val = 4, .flags = RATE_IN_343X },
	{ .div = 0 },
};

static const struct clksel traceclk_clksel[] = {
	{ .parent = &traceclk_src_fck, .rates = traceclk_rates },
	{ .parent = NULL },
};

static struct clk traceclk_fck = {
	.name		= "traceclk_fck",
3000
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
3001 3002 3003 3004
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP3430_CLKSEL_TRACECLK_MASK,
	.clksel		= traceclk_clksel,
3005
	.clkdm_name	= "emu_clkdm",
P
Paul Walmsley 已提交
3006 3007 3008 3009 3010 3011 3012 3013
	.recalc		= &omap2_clksel_recalc,
};

/* SR clocks */

/* SmartReflex fclk (VDD1) */
static struct clk sr1_fck = {
	.name		= "sr1_fck",
3014
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
3015 3016 3017
	.parent		= &sys_ck,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_SR1_SHIFT,
3018
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
3019 3020 3021 3022 3023 3024
	.recalc		= &followparent_recalc,
};

/* SmartReflex fclk (VDD2) */
static struct clk sr2_fck = {
	.name		= "sr2_fck",
3025
	.ops		= &clkops_omap2_dflt_wait,
P
Paul Walmsley 已提交
3026 3027 3028
	.parent		= &sys_ck,
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP3430_EN_SR2_SHIFT,
3029
	.flags		= RATE_PROPAGATES,
P
Paul Walmsley 已提交
3030 3031 3032 3033 3034
	.recalc		= &followparent_recalc,
};

static struct clk sr_l4_ick = {
	.name		= "sr_l4_ick",
3035
	.ops		= &clkops_null, /* RMK: missing? */
P
Paul Walmsley 已提交
3036
	.parent		= &l4_ick,
3037
	.clkdm_name	= "core_l4_clkdm",
P
Paul Walmsley 已提交
3038 3039 3040 3041 3042
	.recalc		= &followparent_recalc,
};

/* SECURE_32K_FCK clocks */

3043
/* XXX This clock no longer exists in 3430 TRM rev F */
P
Paul Walmsley 已提交
3044 3045
static struct clk gpt12_fck = {
	.name		= "gpt12_fck",
3046
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
3047 3048 3049 3050 3051 3052
	.parent		= &secure_32k_fck,
	.recalc		= &followparent_recalc,
};

static struct clk wdt1_fck = {
	.name		= "wdt1_fck",
3053
	.ops		= &clkops_null,
P
Paul Walmsley 已提交
3054
	.parent		= &secure_32k_fck,
3055
	.recalc		= &followparent_recalc,
P
Paul Walmsley 已提交
3056 3057 3058
};

#endif