nv50_display.c 82.2 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27
#include <drm/drmP.h>
28
#include <drm/drm_atomic.h>
29
#include <drm/drm_crtc_helper.h>
30
#include <drm/drm_dp_helper.h>
31
#include <drm/drm_fb_helper.h>
32
#include <drm/drm_plane_helper.h>
33

34
#include <nvif/class.h>
35
#include <nvif/cl0002.h>
36 37 38 39 40 41
#include <nvif/cl5070.h>
#include <nvif/cl507a.h>
#include <nvif/cl507b.h>
#include <nvif/cl507c.h>
#include <nvif/cl507d.h>
#include <nvif/cl507e.h>
42

43
#include "nouveau_drv.h"
44 45
#include "nouveau_dma.h"
#include "nouveau_gem.h"
46 47 48
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
49
#include "nouveau_fence.h"
50
#include "nv50_display.h"
51

52 53
#define EVO_DMA_NR 9

54
#define EVO_MASTER  (0x00)
55
#define EVO_FLIP(c) (0x01 + (c))
56 57
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
58 59
#define EVO_CURS(c) (0x0d + (c))

60 61
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
62 63 64
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
65

66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93
/******************************************************************************
 * Atomic state
 *****************************************************************************/
#define nv50_head_atom(p) container_of((p), struct nv50_head_atom, state)

struct nv50_head_atom {
	struct drm_crtc_state state;

	struct nv50_head_mode {
		bool interlace;
		u32 clock;
		struct {
			u16 active;
			u16 synce;
			u16 blanke;
			u16 blanks;
		} h;
		struct {
			u32 active;
			u16 synce;
			u16 blanke;
			u16 blanks;
			u16 blank2s;
			u16 blank2e;
			u16 blankus;
		} v;
	} mode;

94 95 96 97 98
	struct {
		u32 handle;
		u64 offset:40;
	} lut;

99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
	struct {
		bool visible;
		u32 handle;
		u64 offset:40;
		u8  format;
		u8  kind:7;
		u8  layout:1;
		u8  block:4;
		u32 pitch:20;
		u16 x;
		u16 y;
		u16 w;
		u16 h;
	} core;

114 115 116 117 118 119 120 121
	struct {
		bool visible;
		u32 handle;
		u64 offset:40;
		u8  layout:1;
		u8  format:1;
	} curs;

122 123 124 125 126 127 128 129 130
	struct {
		u8  depth;
		u8  cpp;
		u16 x;
		u16 y;
		u16 w;
		u16 h;
	} base;

131 132 133 134
	struct {
		u8 cpp;
	} ovly;

135 136 137
	union {
		struct {
			bool core:1;
138
			bool curs:1;
139 140 141 142
		};
		u8 mask;
	} clr;

143 144
	union {
		struct {
145
			bool core:1;
146
			bool curs:1;
147
			bool view:1;
148
			bool mode:1;
149 150
			bool base:1;
			bool ovly:1;
151 152 153 154 155
		};
		u16 mask;
	} set;
};

156 157 158 159
/******************************************************************************
 * EVO channel
 *****************************************************************************/

160
struct nv50_chan {
161
	struct nvif_object user;
162
	struct nvif_device *device;
163 164 165
};

static int
166
nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
167
		 const s32 *oclass, u8 head, void *data, u32 size,
168
		 struct nv50_chan *chan)
169
{
170 171
	struct nvif_sclass *sclass;
	int ret, i, n;
172

173 174
	chan->device = device;

175
	ret = n = nvif_object_sclass_get(disp, &sclass);
176 177 178
	if (ret < 0)
		return ret;

179
	while (oclass[0]) {
180 181
		for (i = 0; i < n; i++) {
			if (sclass[i].oclass == oclass[0]) {
182
				ret = nvif_object_init(disp, 0, oclass[0],
183
						       data, size, &chan->user);
184 185
				if (ret == 0)
					nvif_object_map(&chan->user);
186
				nvif_object_sclass_put(&sclass);
187 188
				return ret;
			}
189
		}
190
		oclass++;
191
	}
192

193
	nvif_object_sclass_put(&sclass);
194
	return -ENOSYS;
195 196 197
}

static void
198
nv50_chan_destroy(struct nv50_chan *chan)
199
{
200
	nvif_object_fini(&chan->user);
201 202 203 204 205 206
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

207 208
struct nv50_pioc {
	struct nv50_chan base;
209 210 211
};

static void
212
nv50_pioc_destroy(struct nv50_pioc *pioc)
213
{
214
	nv50_chan_destroy(&pioc->base);
215 216 217
}

static int
218
nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
219
		 const s32 *oclass, u8 head, void *data, u32 size,
220
		 struct nv50_pioc *pioc)
221
{
222 223
	return nv50_chan_create(device, disp, oclass, head, data, size,
				&pioc->base);
224 225 226 227 228 229 230 231 232 233 234
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
235 236
nv50_curs_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, struct nv50_curs *curs)
237
{
238
	struct nv50_disp_cursor_v0 args = {
239 240
		.head = head,
	};
241
	static const s32 oclass[] = {
242 243 244 245 246
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
247 248 249
		0
	};

250 251
	return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
				&curs->base);
252 253 254 255 256 257 258 259 260 261 262
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
263 264
nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, struct nv50_oimm *oimm)
265
{
266
	struct nv50_disp_cursor_v0 args = {
267 268
		.head = head,
	};
269
	static const s32 oclass[] = {
270 271 272 273 274
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
275 276 277
		0
	};

278 279
	return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
				&oimm->base);
280 281 282 283 284 285
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

286 287
struct nv50_dmac {
	struct nv50_chan base;
288 289
	dma_addr_t handle;
	u32 *ptr;
290

291 292 293
	struct nvif_object sync;
	struct nvif_object vram;

294 295 296 297
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
298 299 300
};

static void
301
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
302
{
303 304
	struct nvif_device *device = dmac->base.device;

305 306 307 308 309
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

310
	if (dmac->ptr) {
311 312
		struct device *dev = nvxx_device(device)->dev;
		dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
313 314 315
	}
}

316
static int
317
nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
318
		 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
319
		 struct nv50_dmac *dmac)
320
{
321
	struct nv50_disp_core_channel_dma_v0 *args = data;
322
	struct nvif_object pushbuf;
323 324
	int ret;

325 326
	mutex_init(&dmac->lock);

327 328
	dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
				       &dmac->handle, GFP_KERNEL);
329 330 331
	if (!dmac->ptr)
		return -ENOMEM;

332 333
	ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
			       &(struct nv_dma_v0) {
334 335
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
336 337
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
338
			       }, sizeof(struct nv_dma_v0), &pushbuf);
339
	if (ret)
340
		return ret;
341

342 343
	args->pushbuf = nvif_handle(&pushbuf);

344 345
	ret = nv50_chan_create(device, disp, oclass, head, data, size,
			       &dmac->base);
346
	nvif_object_fini(&pushbuf);
347 348 349
	if (ret)
		return ret;

350
	ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
351 352 353
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
354 355
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
356
			       }, sizeof(struct nv_dma_v0),
357
			       &dmac->sync);
358 359 360
	if (ret)
		return ret;

361
	ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
362 363 364
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
365
					.start = 0,
366
					.limit = device->info.ram_user - 1,
367
			       }, sizeof(struct nv_dma_v0),
368
			       &dmac->vram);
369
	if (ret)
370 371
		return ret;

372 373 374
	return ret;
}

375 376 377 378
/******************************************************************************
 * Core
 *****************************************************************************/

379 380
struct nv50_mast {
	struct nv50_dmac base;
381 382
};

383
static int
384 385
nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
		 u64 syncbuf, struct nv50_mast *core)
386
{
387 388
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
389
	};
390
	static const s32 oclass[] = {
391
		GP104_DISP_CORE_CHANNEL_DMA,
392
		GP100_DISP_CORE_CHANNEL_DMA,
393
		GM200_DISP_CORE_CHANNEL_DMA,
394 395 396 397 398 399 400 401 402
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
403 404 405
		0
	};

406 407
	return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
				syncbuf, &core->base);
408 409 410 411 412
}

/******************************************************************************
 * Base
 *****************************************************************************/
413

414 415
struct nv50_sync {
	struct nv50_dmac base;
416 417
	u32 addr;
	u32 data;
418 419
};

420
static int
421 422
nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, u64 syncbuf, struct nv50_sync *base)
423
{
424 425
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
426 427
		.head = head,
	};
428
	static const s32 oclass[] = {
429 430 431 432 433 434 435
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
436 437 438
		0
	};

439
	return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
440 441 442 443 444 445 446
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

447 448
struct nv50_ovly {
	struct nv50_dmac base;
449
};
450

451
static int
452 453
nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, u64 syncbuf, struct nv50_ovly *ovly)
454
{
455 456
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
457 458
		.head = head,
	};
459
	static const s32 oclass[] = {
460 461 462 463 464 465
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
466 467 468
		0
	};

469
	return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
470 471
				syncbuf, &ovly->base);
}
472

473
struct nv50_head {
474
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
475
	struct nouveau_bo *image;
476 477 478 479
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
480 481 482

	struct nv50_head_atom arm;
	struct nv50_head_atom asy;
483 484
};

485 486 487 488 489 490
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
491 492 493 494 495 496 497
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
498

499
struct nv50_disp {
500
	struct nvif_object *disp;
501
	struct nv50_mast mast;
502

503
	struct list_head fbdma;
504 505

	struct nouveau_bo *sync;
506 507
};

508 509
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
510
{
511
	return nouveau_display(dev)->priv;
512 513
}

514
#define nv50_mast(d) (&nv50_disp(d)->mast)
515

516
static struct drm_crtc *
517
nv50_display_crtc_get(struct drm_encoder *encoder)
518 519 520 521 522 523 524
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
525
static u32 *
526
evo_wait(void *evoc, int nr)
527
{
528
	struct nv50_dmac *dmac = evoc;
529
	struct nvif_device *device = dmac->base.device;
530
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
531

532
	mutex_lock(&dmac->lock);
533
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
534
		dmac->ptr[put] = 0x20000000;
535

536
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
537 538 539 540
		if (nvif_msec(device, 2000,
			if (!nvif_rd32(&dmac->base.user, 0x0004))
				break;
		) < 0) {
541
			mutex_unlock(&dmac->lock);
B
Ben Skeggs 已提交
542
			printk(KERN_ERR "nouveau: evo channel stalled\n");
543 544 545 546 547 548
			return NULL;
		}

		put = 0;
	}

549
	return dmac->ptr + put;
550 551 552
}

static void
553
evo_kick(u32 *push, void *evoc)
554
{
555
	struct nv50_dmac *dmac = evoc;
556
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
557
	mutex_unlock(&dmac->lock);
558 559
}

560 561
#define evo_mthd(p,m,s) do {                                                   \
	const u32 _m = (m), _s = (s);                                          \
562 563
	if (drm_debug & DRM_UT_KMS)                                            \
		printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__);             \
564 565
	*((p)++) = ((_s << 18) | _m);                                          \
} while(0)
566

567 568
#define evo_data(p,d) do {                                                     \
	const u32 _d = (d);                                                    \
569 570
	if (drm_debug & DRM_UT_KMS)                                            \
		printk(KERN_ERR "\t%08x\n", _d);                               \
571 572
	*((p)++) = _d;                                                         \
} while(0)
573

574 575 576
static bool
evo_sync_wait(void *data)
{
577 578 579 580
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
581 582 583
}

static int
584
evo_sync(struct drm_device *dev)
585
{
586
	struct nvif_device *device = &nouveau_drm(dev)->device;
587 588
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
589
	u32 *push = evo_wait(mast, 8);
590
	if (push) {
591
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
592
		evo_mthd(push, 0x0084, 1);
593
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
594 595 596
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
597
		evo_kick(push, mast);
598 599 600 601
		if (nvif_msec(device, 2000,
			if (evo_sync_wait(disp->sync))
				break;
		) >= 0)
602 603 604 605 606 607 608
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
609
 * Page flipping channel
610 611
 *****************************************************************************/
struct nouveau_bo *
612
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
613
{
614
	return nv50_disp(dev)->sync;
615 616
}

617 618 619 620 621 622 623 624 625 626
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
627
					      flip->chan->data)
628 629 630 631 632
		return true;
	usleep_range(1, 2);
	return false;
}

633
void
634
nv50_display_flip_stop(struct drm_crtc *crtc)
635
{
636
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
637 638 639 640
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
641 642
	u32 *push;

643
	push = evo_wait(flip.chan, 8);
644 645 646 647 648 649 650 651 652
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
653
		evo_kick(push, flip.chan);
654
	}
655

656 657 658 659
	nvif_msec(device, 2000,
		if (nv50_display_flip_wait(&flip))
			break;
	);
660 661 662
}

int
663
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
664 665 666 667
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
668
	struct nv50_head *head = nv50_head(crtc);
669
	struct nv50_sync *sync = nv50_sync(crtc);
670
	u32 *push;
B
Ben Skeggs 已提交
671
	int ret;
672

673 674 675 676
	if (crtc->primary->fb->width != fb->width ||
	    crtc->primary->fb->height != fb->height)
		return -EINVAL;

677 678 679
	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
680 681
	if (chan == NULL)
		evo_sync(crtc->dev);
682

683
	push = evo_wait(sync, 128);
684 685 686
	if (unlikely(push == NULL))
		return -EBUSY;

687
	if (chan && chan->user.oclass < G82_CHANNEL_GPFIFO) {
688 689 690 691 692
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
693
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
694 695 696 697 698 699 700
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
701
	if (chan && chan->user.oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
702
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
703 704 705 706 707
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
708
		OUT_RING  (chan, chan->vram.handle);
709 710 711 712 713 714 715 716 717 718 719 720
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
721
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
739

740 741 742
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
743 744 745 746 747 748 749 750 751 752 753 754 755
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
756 757 758
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
759
	evo_data(push, sync->base.sync.handle);
760 761 762 763
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
764
	evo_data(push, nv_fb->r_handle);
765 766 767
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
768
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
769 770 771 772 773 774 775 776 777 778 779 780 781 782
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
783 784
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
785
	evo_kick(push, sync);
B
Ben Skeggs 已提交
786 787

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
788 789 790
	return 0;
}

791 792 793
/******************************************************************************
 * Head
 *****************************************************************************/
794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
static void
nv50_head_ovly(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 bounds = 0;
	u32 *push;

	if (asyh->base.cpp) {
		switch (asyh->base.cpp) {
		case 8: bounds |= 0x00000500; break;
		case 4: bounds |= 0x00000300; break;
		case 2: bounds |= 0x00000100; break;
		default:
			WARN_ON(1);
			break;
		}
		bounds |= 0x00000001;
	}

	if ((push = evo_wait(core, 2))) {
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
			evo_mthd(push, 0x0904 + head->base.index * 0x400, 1);
		else
			evo_mthd(push, 0x04d4 + head->base.index * 0x300, 1);
		evo_data(push, bounds);
		evo_kick(push, core);
	}
}

static void
nv50_head_base(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 bounds = 0;
	u32 *push;

	if (asyh->base.cpp) {
		switch (asyh->base.cpp) {
		case 8: bounds |= 0x00000500; break;
		case 4: bounds |= 0x00000300; break;
		case 2: bounds |= 0x00000100; break;
		case 1: bounds |= 0x00000000; break;
		default:
			WARN_ON(1);
			break;
		}
		bounds |= 0x00000001;
	}

	if ((push = evo_wait(core, 2))) {
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
			evo_mthd(push, 0x0900 + head->base.index * 0x400, 1);
		else
			evo_mthd(push, 0x04d0 + head->base.index * 0x300, 1);
		evo_data(push, bounds);
		evo_kick(push, core);
	}
}

853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
static void
nv50_head_curs_clr(struct nv50_head *head)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 4))) {
		if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
			evo_data(push, 0x05000000);
		} else
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0480 + head->base.index * 0x300, 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, core);
	}
}

static void
nv50_head_curs_set(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 5))) {
		if (core->base.user.oclass < G82_DISP_BASE_CHANNEL_DMA) {
			evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
			evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
						    (asyh->curs.format << 24));
			evo_data(push, asyh->curs.offset >> 8);
		} else
		if (core->base.user.oclass < GF110_DISP_BASE_CHANNEL_DMA) {
			evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
			evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
						    (asyh->curs.format << 24));
			evo_data(push, asyh->curs.offset >> 8);
			evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
			evo_data(push, asyh->curs.handle);
		} else {
			evo_mthd(push, 0x0480 + head->base.index * 0x300, 2);
			evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
						    (asyh->curs.format << 24));
			evo_data(push, asyh->curs.offset >> 8);
			evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
			evo_data(push, asyh->curs.handle);
		}
		evo_kick(push, core);
	}
}

909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
static void
nv50_head_core_clr(struct nv50_head *head)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 2))) {
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
			evo_mthd(push, 0x0874 + head->base.index * 0x400, 1);
		else
			evo_mthd(push, 0x0474 + head->base.index * 0x300, 1);
		evo_data(push, 0x00000000);
		evo_kick(push, core);
	}
}

static void
nv50_head_core_set(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 9))) {
		if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
			evo_data(push, asyh->core.offset >> 8);
			evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
			evo_data(push, (asyh->core.h << 16) | asyh->core.w);
			evo_data(push, asyh->core.layout << 20 |
				       (asyh->core.pitch >> 8) << 8 |
				       asyh->core.block);
			evo_data(push, asyh->core.kind << 16 |
				       asyh->core.format << 8);
			evo_data(push, asyh->core.handle);
			evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
			evo_data(push, (asyh->core.y << 16) | asyh->core.x);
		} else
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
			evo_data(push, asyh->core.offset >> 8);
			evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
			evo_data(push, (asyh->core.h << 16) | asyh->core.w);
			evo_data(push, asyh->core.layout << 20 |
				       (asyh->core.pitch >> 8) << 8 |
				       asyh->core.block);
			evo_data(push, asyh->core.format << 8);
			evo_data(push, asyh->core.handle);
			evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
			evo_data(push, (asyh->core.y << 16) | asyh->core.x);
		} else {
			evo_mthd(push, 0x0460 + head->base.index * 0x300, 1);
			evo_data(push, asyh->core.offset >> 8);
			evo_mthd(push, 0x0468 + head->base.index * 0x300, 4);
			evo_data(push, (asyh->core.h << 16) | asyh->core.w);
			evo_data(push, asyh->core.layout << 24 |
				       (asyh->core.pitch >> 8) << 8 |
				       asyh->core.block);
			evo_data(push, asyh->core.format << 8);
			evo_data(push, asyh->core.handle);
			evo_mthd(push, 0x04b0 + head->base.index * 0x300, 1);
			evo_data(push, (asyh->core.y << 16) | asyh->core.x);
		}
		evo_kick(push, core);
	}
}

973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
static void
nv50_head_lut_clr(struct nv50_head *head)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 4))) {
		if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0440 + (head->base.index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, core);
	}
}

static void
nv50_head_lut_set(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 7))) {
		if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, asyh->lut.offset >> 8);
		} else
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, asyh->lut.offset >> 8);
			evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
			evo_data(push, asyh->lut.handle);
		} else {
			evo_mthd(push, 0x0440 + (head->base.index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, asyh->lut.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
			evo_data(push, asyh->lut.handle);
		}
		evo_kick(push, core);
	}
}

1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
static void
nv50_head_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	struct nv50_head_mode *m = &asyh->mode;
	u32 *push;
	if ((push = evo_wait(core, 14))) {
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0804 + (head->base.index * 0x400), 2);
			evo_data(push, 0x00800000 | m->clock);
			evo_data(push, m->interlace ? 0x00000002 : 0x00000000);
			evo_mthd(push, 0x0810 + (head->base.index * 0x400), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (m->v.active  << 16) | m->h.active );
			evo_data(push, (m->v.synce   << 16) | m->h.synce  );
			evo_data(push, (m->v.blanke  << 16) | m->h.blanke );
			evo_data(push, (m->v.blanks  << 16) | m->h.blanks );
			evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
			evo_mthd(push, 0x082c + (head->base.index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0410 + (head->base.index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (m->v.active  << 16) | m->h.active );
			evo_data(push, (m->v.synce   << 16) | m->h.synce  );
			evo_data(push, (m->v.blanke  << 16) | m->h.blanke );
			evo_data(push, (m->v.blanks  << 16) | m->h.blanks );
			evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
			evo_mthd(push, 0x042c + (head->base.index * 0x300), 2);
			evo_data(push, 0x00000000); /* ??? */
			evo_data(push, 0xffffff00);
			evo_mthd(push, 0x0450 + (head->base.index * 0x300), 3);
			evo_data(push, m->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, m->clock * 1000);
		}
		evo_kick(push, core);
	}
}

1068 1069 1070
static void
nv50_head_flush_clr(struct nv50_head *head, struct nv50_head_atom *asyh, bool y)
{
1071 1072
	if (asyh->clr.core && (!asyh->set.core || y))
		nv50_head_lut_clr(head);
1073 1074
	if (asyh->clr.core && (!asyh->set.core || y))
		nv50_head_core_clr(head);
1075 1076
	if (asyh->clr.curs && (!asyh->set.curs || y))
		nv50_head_curs_clr(head);
1077 1078
}

1079 1080 1081 1082
static void
nv50_head_flush_set(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	if (asyh->set.mode   ) nv50_head_mode    (head, asyh);
1083
	if (asyh->set.core   ) nv50_head_lut_set (head, asyh);
1084
	if (asyh->set.core   ) nv50_head_core_set(head, asyh);
1085
	if (asyh->set.curs   ) nv50_head_curs_set(head, asyh);
1086 1087
	if (asyh->set.base   ) nv50_head_base    (head, asyh);
	if (asyh->set.ovly   ) nv50_head_ovly    (head, asyh);
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
}

static void
nv50_head_atomic_check_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct drm_display_mode *mode = &asyh->state.adjusted_mode;
	u32 ilace   = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan   = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hbackp  =  mode->htotal - mode->hsync_end;
	u32 vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	u32 hfrontp =  mode->hsync_start - mode->hdisplay;
	u32 vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	struct nv50_head_mode *m = &asyh->mode;

	m->h.active = mode->htotal;
	m->h.synce  = mode->hsync_end - mode->hsync_start - 1;
	m->h.blanke = m->h.synce + hbackp;
	m->h.blanks = mode->htotal - hfrontp - 1;

	m->v.active = mode->vtotal * vscan / ilace;
	m->v.synce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	m->v.blanke = m->v.synce + vbackp;
	m->v.blanks = m->v.active - vfrontp - 1;

	/*XXX: Safe underestimate, even "0" works */
	m->v.blankus = (m->v.active - mode->vdisplay - 2) * m->h.active;
	m->v.blankus *= 1000;
	m->v.blankus /= mode->clock;

	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		m->v.blank2e =  m->v.active + m->v.synce + vbackp;
		m->v.blank2s =  m->v.blank2e + (mode->vdisplay * vscan / ilace);
		m->v.active  = (m->v.active * 2) + 1;
		m->interlace = true;
	} else {
		m->v.blank2e = 0;
		m->v.blank2s = 1;
		m->interlace = false;
	}
	m->clock = mode->clock;

	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V);
	asyh->set.mode = true;
}

static int
nv50_head_atomic_check(struct drm_crtc *crtc, struct drm_crtc_state *state)
{
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1137
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1138 1139 1140 1141 1142
	struct nv50_head *head = nv50_head(crtc);
	struct nv50_head_atom *armh = &head->arm;
	struct nv50_head_atom *asyh = nv50_head_atom(state);

	NV_ATOMIC(drm, "%s atomic_check %d\n", crtc->name, asyh->state.active);
1143
	asyh->clr.mask = 0;
1144 1145 1146 1147 1148
	asyh->set.mask = 0;

	if (asyh->state.active) {
		if (asyh->state.mode_changed)
			nv50_head_atomic_check_mode(head, asyh);
1149 1150 1151 1152 1153 1154 1155

		if ((asyh->core.visible = (asyh->base.cpp != 0))) {
			asyh->core.x = asyh->base.x;
			asyh->core.y = asyh->base.y;
			asyh->core.w = asyh->base.w;
			asyh->core.h = asyh->base.h;
		} else
1156
		if ((asyh->core.visible = asyh->curs.visible)) {
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
			/*XXX: We need to either find some way of having the
			 *     primary base layer appear black, while still
			 *     being able to display the other layers, or we
			 *     need to allocate a dummy black surface here.
			 */
			asyh->core.x = 0;
			asyh->core.y = 0;
			asyh->core.w = asyh->state.mode.hdisplay;
			asyh->core.h = asyh->state.mode.vdisplay;
		}
		asyh->core.handle = disp->mast.base.vram.handle;
		asyh->core.offset = 0;
		asyh->core.format = 0xcf;
		asyh->core.kind = 0;
		asyh->core.layout = 1;
		asyh->core.block = 0;
		asyh->core.pitch = ALIGN(asyh->core.w, 64) * 4;
1174 1175
		asyh->lut.handle = disp->mast.base.vram.handle;
		asyh->lut.offset = head->base.lut.nvbo->bo.offset;
1176 1177
		asyh->set.base = armh->base.cpp != asyh->base.cpp;
		asyh->set.ovly = armh->ovly.cpp != asyh->ovly.cpp;
1178 1179
	} else {
		asyh->core.visible = false;
1180
		asyh->curs.visible = false;
1181 1182
		asyh->base.cpp = 0;
		asyh->ovly.cpp = 0;
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
	}

	if (!drm_atomic_crtc_needs_modeset(&asyh->state)) {
		if (asyh->core.visible) {
			if (memcmp(&armh->core, &asyh->core, sizeof(asyh->core)))
				asyh->set.core = true;
		} else
		if (armh->core.visible) {
			asyh->clr.core = true;
		}
1193 1194 1195 1196 1197 1198 1199 1200

		if (asyh->curs.visible) {
			if (memcmp(&armh->curs, &asyh->curs, sizeof(asyh->curs)))
				asyh->set.curs = true;
		} else
		if (armh->curs.visible) {
			asyh->clr.curs = true;
		}
1201 1202
	} else {
		asyh->clr.core = armh->core.visible;
1203
		asyh->clr.curs = armh->curs.visible;
1204
		asyh->set.core = asyh->core.visible;
1205
		asyh->set.curs = asyh->curs.visible;
1206 1207 1208 1209 1210 1211 1212
	}

	memcpy(armh, asyh, sizeof(*asyh));
	asyh->state.mode_changed = 0;
	return 0;
}

1213 1214 1215 1216
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
1217
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
1218
{
1219
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1220 1221 1222
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
1223

1224
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1225 1226
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
1227
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
1238 1239
	}

1240
	push = evo_wait(mast, 4);
1241
	if (push) {
1242
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1243 1244 1245
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
1246
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
1247 1248 1249 1250 1251 1252 1253
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

1254 1255 1256 1257
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
1258
		evo_kick(push, mast);
1259 1260 1261 1262 1263 1264
	}

	return 0;
}

static int
1265
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
1266
{
1267
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1268
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
1269
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
1270
	struct nouveau_connector *nv_connector;
1271 1272
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
1273

1274 1275 1276
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
1277
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1278
	if (nv_connector && nv_connector->native_mode) {
1279
		mode = nv_connector->scaling_mode;
1280 1281 1282
		if (nv_connector->scaling_full) /* non-EDID LVDS/eDP mode */
			mode = DRM_MODE_SCALE_FULLSCREEN;
	}
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
1331
		}
1332 1333 1334
		break;
	default:
		break;
B
Ben Skeggs 已提交
1335
	}
1336

1337
	push = evo_wait(mast, 8);
1338
	if (push) {
1339
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

1361
		if (update) {
1362
			nv50_display_flip_stop(crtc);
1363 1364
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
1365 1366 1367 1368 1369 1370
		}
	}

	return 0;
}

1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
static int
nv50_crtc_set_raster_vblank_dmi(struct nouveau_crtc *nv_crtc, u32 usec)
{
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
	u32 *push;

	push = evo_wait(mast, 8);
	if (!push)
		return -ENOMEM;

	evo_mthd(push, 0x0828 + (nv_crtc->index * 0x400), 1);
	evo_data(push, usec);
	evo_kick(push, mast);
	return 0;
}

1387
static int
1388
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
1389
{
1390
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1391 1392 1393 1394 1395 1396 1397 1398 1399
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
1400
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

1418
static int
1419
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
1420 1421 1422
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
1423 1424 1425
	struct nv50_head *head = nv50_head(&nv_crtc->base);
	struct nv50_head_atom *asyh = &head->asy;
	const struct drm_format_info *info;
1426

1427 1428 1429
	info = drm_format_info(nvfb->base.pixel_format);
	if (!info || !info->depth)
		return -EINVAL;
1430

1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
	asyh->base.depth = info->depth;
	asyh->base.cpp = info->cpp[0];
	asyh->base.x = x;
	asyh->base.y = y;
	asyh->base.w = nvfb->base.width;
	asyh->base.h = nvfb->base.height;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_flush_set(head, asyh);

	if (update) {
		struct nv50_mast *core = nv50_mast(nv_crtc->base.dev);
		u32 *push = evo_wait(core, 2);
		if (push) {
1444 1445
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
1446
			evo_kick(push, core);
1447
		}
1448 1449
	}

1450
	nv_crtc->fb.handle = nvfb->r_handle;
1451 1452 1453 1454
	return 0;
}

static void
1455
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
1456
{
1457
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
	struct nv50_head *head = nv50_head(&nv_crtc->base);
	struct nv50_head_atom *asyh = &head->asy;

	asyh->curs.visible = true;
	asyh->curs.handle = mast->base.vram.handle;
	asyh->curs.offset = nv_crtc->cursor.nvbo->bo.offset;
	asyh->curs.layout = 1;
	asyh->curs.format = 1;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_flush_set(head, asyh);
1468 1469 1470
}

static void
1471
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
1472
{
1473 1474 1475 1476 1477 1478
	struct nv50_head *head = nv50_head(&nv_crtc->base);
	struct nv50_head_atom *asyh = &head->asy;

	asyh->curs.visible = false;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_flush_clr(head, asyh, false);
1479
}
1480

1481
static void
1482
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
1483
{
1484
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1485

1486
	if (show && nv_crtc->cursor.nvbo && nv_crtc->base.enabled)
1487
		nv50_crtc_cursor_show(nv_crtc);
1488
	else
1489
		nv50_crtc_cursor_hide(nv_crtc);
1490 1491 1492 1493

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
1494 1495
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
1496
			evo_kick(push, mast);
1497 1498 1499 1500 1501
		}
	}
}

static void
1502
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
1503 1504 1505 1506
{
}

static void
1507
nv50_crtc_prepare(struct drm_crtc *crtc)
1508
{
1509 1510
	struct nv50_head *head = nv50_head(crtc);
	struct nv50_head_atom *asyh = &head->asy;
1511

1512
	nv50_display_flip_stop(crtc);
1513

1514 1515 1516
	asyh->state.active = false;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_flush_clr(head, asyh, false);
1517 1518 1519
}

static void
1520
nv50_crtc_commit(struct drm_crtc *crtc)
1521
{
1522 1523
	struct nv50_head *head = nv50_head(crtc);
	struct nv50_head_atom *asyh = &head->asy;
1524

1525 1526 1527
	asyh->state.active = true;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_flush_set(head, asyh);
1528

1529
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1530 1531 1532
}

static bool
1533
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1534 1535
		     struct drm_display_mode *adjusted_mode)
{
1536
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1537 1538 1539 1540
	return true;
}

static int
1541
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1542
{
1543
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1544
	struct nv50_head *head = nv50_head(crtc);
1545 1546
	int ret;

1547
	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
B
Ben Skeggs 已提交
1548 1549 1550 1551
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1552 1553
	}

B
Ben Skeggs 已提交
1554
	return ret;
1555 1556 1557
}

static int
1558
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1559 1560 1561
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1562
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1563 1564 1565
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
	int ret;
1566 1567
	struct nv50_head *head = nv50_head(crtc);
	struct nv50_head_atom *asyh = &head->asy;
1568

1569 1570 1571 1572 1573
	memcpy(&asyh->state.mode, umode, sizeof(*umode));
	memcpy(&asyh->state.adjusted_mode, mode, sizeof(*mode));
	asyh->state.active = true;
	asyh->state.mode_changed = true;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
1574

1575
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1576 1577 1578
	if (ret)
		return ret;

1579 1580
	nv50_head_flush_set(head, asyh);

1581
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1582 1583
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
1584 1585 1586

	/* G94 only accepts this after setting scale */
	if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA)
1587
		nv50_crtc_set_raster_vblank_dmi(nv_crtc, asyh->mode.v.blankus);
1588

1589
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1590
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1591 1592 1593 1594
	return 0;
}

static int
1595
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1596 1597
			struct drm_framebuffer *old_fb)
{
1598
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1599 1600 1601
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1602
	if (!crtc->primary->fb) {
1603
		NV_DEBUG(drm, "No FB bound\n");
1604 1605 1606
		return 0;
	}

1607
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1608 1609 1610
	if (ret)
		return ret;

1611
	nv50_display_flip_stop(crtc);
1612 1613
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1614 1615 1616 1617
	return 0;
}

static int
1618
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1619 1620 1621 1622
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1623 1624
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1625 1626 1627 1628
	return 0;
}

static void
1629
nv50_crtc_lut_load(struct drm_crtc *crtc)
1630
{
1631
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1632 1633 1634 1635 1636
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1637 1638 1639 1640
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1641
		if (disp->disp->oclass < GF110_DISP) {
1642 1643 1644 1645 1646 1647 1648 1649
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1650 1651 1652
	}
}

B
Ben Skeggs 已提交
1653 1654 1655 1656
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1657
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1658 1659 1660 1661 1662
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1663
static int
1664
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1665 1666 1667
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1668 1669 1670
	struct drm_gem_object *gem = NULL;
	struct nouveau_bo *nvbo = NULL;
	int ret = 0;
1671

1672
	if (handle) {
1673 1674 1675
		if (width != 64 || height != 64)
			return -EINVAL;

1676
		gem = drm_gem_object_lookup(file_priv, handle);
1677 1678 1679 1680
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

1681
		ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
1682 1683
	}

1684
	if (ret == 0) {
1685 1686 1687
		if (nv_crtc->cursor.nvbo)
			nouveau_bo_unpin(nv_crtc->cursor.nvbo);
		nouveau_bo_ref(nvbo, &nv_crtc->cursor.nvbo);
1688
	}
1689
	drm_gem_object_unreference_unlocked(gem);
1690

1691
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1692 1693 1694 1695
	return ret;
}

static int
1696
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1697
{
1698
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1699 1700
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1701 1702
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1703 1704 1705

	nv_crtc->cursor_saved_x = x;
	nv_crtc->cursor_saved_y = y;
1706 1707 1708
	return 0;
}

1709
static int
1710
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1711
		    uint32_t size)
1712 1713 1714 1715
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	u32 i;

1716
	for (i = 0; i < size; i++) {
1717 1718 1719 1720 1721
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1722
	nv50_crtc_lut_load(crtc);
1723 1724

	return 0;
1725 1726
}

1727 1728 1729 1730 1731 1732 1733 1734
static void
nv50_crtc_cursor_restore(struct nouveau_crtc *nv_crtc, int x, int y)
{
	nv50_crtc_cursor_move(&nv_crtc->base, x, y);

	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
}

1735
static void
1736
nv50_crtc_destroy(struct drm_crtc *crtc)
1737 1738
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1739 1740
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1741
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1742

1743 1744 1745 1746 1747 1748 1749 1750
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1751 1752 1753 1754 1755 1756 1757 1758

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1759
	/*XXX: ditto */
1760 1761 1762
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1763

1764
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1765 1766
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1767
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1768

1769 1770 1771 1772
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1773 1774 1775 1776 1777 1778 1779 1780 1781
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1782
	.disable = nv50_crtc_disable,
1783 1784
};

1785 1786 1787 1788
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1789
	.set_config = nouveau_crtc_set_config,
1790
	.destroy = nv50_crtc_destroy,
1791
	.page_flip = nouveau_crtc_page_flip,
1792 1793 1794
};

static int
1795
nv50_crtc_create(struct drm_device *dev, int index)
1796
{
1797 1798
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nvif_device *device = &drm->device;
1799 1800
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1801 1802 1803
	struct drm_crtc *crtc;
	int ret, i;

1804 1805
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1806 1807
		return -ENOMEM;

1808
	head->base.index = index;
1809 1810
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1811
	head->base.cursor.set_pos = nv50_crtc_cursor_restore;
1812
	for (i = 0; i < 256; i++) {
1813 1814 1815
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1816 1817
	}

1818
	crtc = &head->base.base;
1819 1820
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1821 1822
	drm_mode_crtc_set_gamma_size(crtc, 256);

1823
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
1824
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
1825
	if (!ret) {
1826
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
1827
		if (!ret) {
1828
			ret = nouveau_bo_map(head->base.lut.nvbo);
1829 1830 1831
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1832 1833 1834 1835 1836 1837 1838 1839
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

	/* allocate cursor resources */
1840
	ret = nv50_curs_create(device, disp->disp, index, &head->curs);
1841 1842 1843
	if (ret)
		goto out;

1844
	/* allocate page flip / sync resources */
1845 1846
	ret = nv50_base_create(device, disp->disp, index, disp->sync->bo.offset,
			       &head->sync);
1847 1848 1849
	if (ret)
		goto out;

1850 1851
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1852

1853
	/* allocate overlay resources */
1854
	ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
1855 1856 1857
	if (ret)
		goto out;

1858 1859
	ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
			       &head->ovly);
1860 1861
	if (ret)
		goto out;
1862 1863 1864

out:
	if (ret)
1865
		nv50_crtc_destroy(crtc);
1866 1867 1868
	return ret;
}

1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
/******************************************************************************
 * Encoder helpers
 *****************************************************************************/
static bool
nv50_encoder_mode_fixup(struct drm_encoder *encoder,
			const struct drm_display_mode *mode,
			struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
		nv_connector->scaling_full = false;
		if (nv_connector->scaling_mode == DRM_MODE_SCALE_NONE) {
			switch (nv_connector->type) {
			case DCB_CONNECTOR_LVDS:
			case DCB_CONNECTOR_LVDS_SPWG:
			case DCB_CONNECTOR_eDP:
				/* force use of scaler for non-edid modes */
				if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
					return true;
				nv_connector->scaling_full = true;
				break;
			default:
				return true;
			}
		}

		drm_mode_copy(adjusted_mode, nv_connector->native_mode);
1899 1900 1901 1902 1903
	}

	return true;
}

1904 1905 1906
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1907
static void
1908
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1909 1910
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1911
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1927

1928
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1929 1930 1931
}

static void
1932
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1933 1934 1935 1936
{
}

static void
1937
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1938 1939
		  struct drm_display_mode *adjusted_mode)
{
1940
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1941 1942
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1943
	u32 *push;
B
Ben Skeggs 已提交
1944

1945
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1946

1947
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1948
	if (push) {
1949
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1980 1981 1982 1983 1984 1985
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1986
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1987 1988
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1989
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1990
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1991 1992 1993
	u32 *push;

	if (nv_encoder->crtc) {
1994
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1995

1996
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1997
		if (push) {
1998
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1999 2000 2001 2002 2003 2004 2005
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
2006 2007
		}
	}
2008 2009

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
2010 2011
}

2012
static enum drm_connector_status
2013
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2014
{
2015
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2016
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
2031

2032 2033
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
2034
		return connector_status_disconnected;
B
Ben Skeggs 已提交
2035

2036
	return connector_status_connected;
2037 2038
}

B
Ben Skeggs 已提交
2039
static void
2040
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
2041 2042 2043 2044 2045
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2046 2047
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
2048
	.mode_fixup = nv50_encoder_mode_fixup,
2049 2050 2051 2052 2053 2054
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
2055 2056
};

2057 2058
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
2059 2060 2061
};

static int
2062
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
2063
{
2064
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2065
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2066
	struct nvkm_i2c_bus *bus;
B
Ben Skeggs 已提交
2067 2068
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2069
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
2070 2071 2072 2073 2074 2075

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
2076 2077 2078 2079

	bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
	if (bus)
		nv_encoder->i2c = &bus->i2c;
B
Ben Skeggs 已提交
2080 2081 2082 2083

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2084 2085
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
			 "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
2086
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
2087 2088 2089 2090

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2091

2092 2093 2094 2095
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
2096
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
2097 2098
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
2099
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2100
	struct nouveau_connector *nv_connector;
2101
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2102 2103 2104 2105 2106
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
2107 2108
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
2109 2110 2111
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
2112 2113
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
2114
	};
2115 2116 2117 2118 2119 2120

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
2121
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
2122

2123 2124
	nvif_mthd(disp->disp, 0, &args,
		  sizeof(args.base) + drm_eld_size(args.data));
2125 2126 2127
}

static void
B
Ben Skeggs 已提交
2128
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
2129 2130
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2131
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2132 2133 2134 2135 2136 2137 2138
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
2139 2140
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
2141
	};
2142

2143
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2144 2145 2146 2147 2148 2149
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
2150
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
2151
{
2152 2153
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2154
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
2168 2169 2170 2171 2172 2173 2174
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
2175
	max_ac_packet -= args.pwr.rekey;
2176
	max_ac_packet -= 18; /* constant from tegra */
2177
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
2178

2179
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2180
	nv50_audio_mode_set(encoder, mode);
2181 2182 2183
}

static void
2184
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
2185
{
2186
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2187
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
2198

2199
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2200 2201
}

2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
/******************************************************************************
 * MST
 *****************************************************************************/
struct nv50_mstm {
	struct nouveau_encoder *outp;

	struct drm_dp_mst_topology_mgr mgr;
};

static int
nv50_mstm_enable(struct nv50_mstm *mstm, u8 dpcd, int state)
{
	struct nouveau_encoder *outp = mstm->outp;
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_mst_link_v0 mst;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
		.base.hasht = outp->dcb->hasht,
		.base.hashm = outp->dcb->hashm,
		.mst.state = state,
	};
	struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
	struct nvif_object *disp = &drm->display->disp;
	int ret;

	if (dpcd >= 0x12) {
		ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CTRL, &dpcd);
		if (ret < 0)
			return ret;

		dpcd &= ~DP_MST_EN;
		if (state)
			dpcd |= DP_MST_EN;

		ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL, dpcd);
		if (ret < 0)
			return ret;
	}

	return nvif_mthd(disp, 0, &args, sizeof(args));
}

int
nv50_mstm_detect(struct nv50_mstm *mstm, u8 dpcd[8], int allow)
{
	int ret, state = 0;

	if (!mstm)
		return 0;

	if (dpcd[0] >= 0x12 && allow) {
		ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CAP, &dpcd[1]);
		if (ret < 0)
			return ret;

		state = dpcd[1] & DP_MST_CAP;
	}

	ret = nv50_mstm_enable(mstm, dpcd[0], state);
	if (ret)
		return ret;

	ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, state);
	if (ret)
		return nv50_mstm_enable(mstm, dpcd[0], 0);

	return mstm->mgr.mst_state;
}

static void
nv50_mstm_del(struct nv50_mstm **pmstm)
{
	struct nv50_mstm *mstm = *pmstm;
	if (mstm) {
		kfree(*pmstm);
		*pmstm = NULL;
	}
}

static int
nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
	      int conn_base_id, struct nv50_mstm **pmstm)
{
	const int max_payloads = hweight8(outp->dcb->heads);
	struct drm_device *dev = outp->base.base.dev;
	struct nv50_mstm *mstm;
	int ret;

	if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
		return -ENOMEM;
	mstm->outp = outp;

	ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev->dev, aux, aux_max,
					   max_payloads, conn_base_id);
	if (ret)
		return ret;

	return 0;
}

2304 2305 2306
/******************************************************************************
 * SOR
 *****************************************************************************/
2307
static void
2308
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
2309 2310
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
2344
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
2345 2346 2347 2348 2349 2350
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

2351
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
2352 2353
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
2354
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
2355
	} else {
2356
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
2357
	}
2358 2359
}

2360
static void
2361
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
2362
{
2363 2364 2365
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
2366
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2367 2368 2369 2370 2371
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
2372
		}
2373
		evo_kick(push, mast);
2374
	}
2375 2376 2377 2378 2379 2380 2381
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
2382 2383 2384

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
2385 2386 2387 2388

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
2389
		nv50_audio_disconnect(encoder, nv_crtc);
2390 2391
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
2392 2393
}

2394
static void
2395
nv50_sor_commit(struct drm_encoder *encoder)
2396 2397 2398 2399
{
}

static void
2400
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
2401
		  struct drm_display_mode *mode)
2402
{
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
2414 2415
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
2416
	struct drm_device *dev = encoder->dev;
2417
	struct nouveau_drm *drm = nouveau_drm(dev);
2418
	struct nouveau_connector *nv_connector;
2419
	struct nvbios *bios = &drm->vbios;
2420
	u32 mask, ctrl;
2421 2422 2423
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
2424

2425
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
2426 2427
	nv_encoder->crtc = encoder->crtc;

2428
	switch (nv_encoder->dcb->type) {
2429
	case DCB_OUTPUT_TMDS:
2430
		if (nv_encoder->dcb->sorconf.link & 1) {
2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
			proto = 0x1;
			/* Only enable dual-link if:
			 *  - Need to (i.e. rate > 165MHz)
			 *  - DCB says we can
			 *  - Not an HDMI monitor, since there's no dual-link
			 *    on HDMI.
			 */
			if (mode->clock >= 165000 &&
			    nv_encoder->dcb->duallink_possible &&
			    !drm_detect_hdmi_monitor(nv_connector->edid))
				proto |= 0x4;
2442
		} else {
2443
			proto = 0x2;
2444 2445
		}

2446
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
2447
		break;
2448
	case DCB_OUTPUT_LVDS:
2449 2450
		proto = 0x0;

2451 2452
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
2453
				lvds.lvds.script |= 0x0100;
2454
			if (bios->fp.if_is_24bit)
2455
				lvds.lvds.script |= 0x0200;
2456
		} else {
2457
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
2458
				if (((u8 *)nv_connector->edid)[121] == 2)
2459
					lvds.lvds.script |= 0x0100;
2460 2461
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
2462
				lvds.lvds.script |= 0x0100;
2463
			}
2464

2465
			if (lvds.lvds.script & 0x0100) {
2466
				if (bios->fp.strapless_is_24bit & 2)
2467
					lvds.lvds.script |= 0x0200;
2468 2469
			} else {
				if (bios->fp.strapless_is_24bit & 1)
2470
					lvds.lvds.script |= 0x0200;
2471 2472 2473
			}

			if (nv_connector->base.display_info.bpc == 8)
2474
				lvds.lvds.script |= 0x0200;
2475
		}
2476

2477
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
2478
		break;
2479
	case DCB_OUTPUT_DP:
2480
		if (nv_connector->base.display_info.bpc == 6) {
2481
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
2482
			depth = 0x2;
2483 2484
		} else
		if (nv_connector->base.display_info.bpc == 8) {
2485
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
2486
			depth = 0x5;
2487 2488 2489
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
2490
		}
2491 2492

		if (nv_encoder->dcb->sorconf.link & 1)
2493
			proto = 0x8;
2494
		else
2495
			proto = 0x9;
2496
		nv50_audio_mode_set(encoder, mode);
2497
		break;
2498 2499 2500 2501
	default:
		BUG_ON(1);
		break;
	}
2502

2503
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
2504

2505
	if (nv50_vers(mast) >= GF110_DISP) {
2506 2507
		u32 *push = evo_wait(mast, 3);
		if (push) {
2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
2522
			evo_kick(push, mast);
2523 2524
		}

2525 2526 2527 2528 2529 2530 2531 2532 2533
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
2534 2535
	}

2536
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2537 2538 2539
}

static void
2540
nv50_sor_destroy(struct drm_encoder *encoder)
2541
{
2542 2543
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	nv50_mstm_del(&nv_encoder->dp.mstm);
2544 2545 2546 2547
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2548 2549
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
2550
	.mode_fixup = nv50_encoder_mode_fixup,
2551
	.prepare = nv50_sor_disconnect,
2552 2553 2554 2555
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2556 2557
};

2558 2559
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2560 2561 2562
};

static int
2563
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2564
{
2565
	struct nouveau_connector *nv_connector = nouveau_connector(connector);
2566
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2567
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2568 2569
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2570
	int type, ret;
2571 2572 2573 2574 2575 2576 2577 2578 2579

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2580 2581 2582 2583 2584 2585 2586 2587

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

2588 2589 2590
	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2591 2592
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
			 "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
2593 2594 2595 2596
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);

2597 2598 2599 2600 2601 2602 2603
	if (dcbe->type == DCB_OUTPUT_DP) {
		struct nvkm_i2c_aux *aux =
			nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
		if (aux) {
			nv_encoder->i2c = &aux->i2c;
			nv_encoder->aux = aux;
		}
2604 2605 2606 2607 2608 2609 2610 2611 2612

		/*TODO: Use DP Info Table to check for support. */
		if (nv50_disp(encoder->dev)->disp->oclass >= GF110_DISP) {
			ret = nv50_mstm_new(nv_encoder, &nv_connector->aux, 16,
					    nv_connector->base.base.id,
					    &nv_encoder->dp.mstm);
			if (ret)
				return ret;
		}
2613 2614 2615 2616 2617 2618 2619
	} else {
		struct nvkm_i2c_bus *bus =
			nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
		if (bus)
			nv_encoder->i2c = &bus->i2c;
	}

2620 2621
	return 0;
}
2622

2623 2624 2625 2626 2627 2628 2629 2630 2631
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2645 2646 2647 2648 2649 2650 2651
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
2652 2653
	if (!nv50_encoder_mode_fixup(encoder, mode, adjusted_mode))
		return false;
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2697
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2726
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2762
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2763 2764 2765
	struct nvkm_i2c_bus *bus = NULL;
	struct nvkm_i2c_aux *aux = NULL;
	struct i2c_adapter *ddc;
2766 2767 2768 2769 2770 2771
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
2772 2773
		bus  = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
		ddc  = bus ? &bus->i2c : NULL;
2774 2775 2776
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
2777 2778
		aux  = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
		ddc  = aux ? &aux->i2c : NULL;
2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;
2791
	nv_encoder->aux = aux;
2792 2793 2794 2795

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2796 2797
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
			 "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
2798 2799 2800 2801 2802 2803
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2804 2805 2806 2807
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2808
static void
2809
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2810
{
2811 2812 2813 2814
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2815 2816 2817 2818 2819 2820 2821 2822 2823 2824
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2825 2826 2827 2828 2829
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
2830
			struct gf119_dma_v0 gf119;
2831 2832
		};
	} args = {};
2833 2834
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2835
	u32 size = sizeof(args.base);
2836 2837 2838
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2839
		if (fbdma->core.handle == name)
2840 2841 2842 2843 2844 2845 2846 2847
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2848 2849 2850 2851
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2852

2853
	if (drm->device.info.chipset < 0x80) {
2854 2855
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2856
	} else
2857
	if (drm->device.info.chipset < 0xc0) {
2858 2859 2860
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2861
	} else
2862
	if (drm->device.info.chipset < 0xd0) {
2863 2864
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2865
	} else {
2866 2867 2868
		args.gf119.page = GF119_DMA_V0_PAGE_LP;
		args.gf119.kind = kind;
		size += sizeof(args.gf119);
2869 2870 2871
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2872
		struct nv50_head *head = nv50_head(crtc);
2873 2874
		int ret = nvif_object_init(&head->sync.base.base.user, name,
					   NV_DMA_IN_MEMORY, &args, size,
2875
					   &fbdma->base[head->base.index]);
2876
		if (ret) {
2877
			nv50_fbdma_fini(fbdma);
2878 2879 2880 2881
			return ret;
		}
	}

2882 2883
	ret = nvif_object_init(&mast->base.base.user, name, NV_DMA_IN_MEMORY,
			       &args, size, &fbdma->core);
2884
	if (ret) {
2885
		nv50_fbdma_fini(fbdma);
2886 2887 2888 2889 2890 2891
		return ret;
	}

	return 0;
}

2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2903 2904 2905
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2906

2907
	if (drm->device.info.chipset >= 0xc0)
2908 2909
		tile >>= 4; /* yep.. */

2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2922
	if (disp->disp->oclass < G82_DISP) {
2923 2924 2925 2926
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2927
	if (disp->disp->oclass < GF110_DISP) {
2928 2929
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2930
	} else {
2931 2932
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2933
	}
2934
	nv_fb->r_handle = 0xffff0000 | kind;
2935

2936 2937
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2938 2939
}

2940 2941 2942
/******************************************************************************
 * Init
 *****************************************************************************/
2943

2944
void
2945
nv50_display_fini(struct drm_device *dev)
2946 2947 2948 2949
{
}

int
2950
nv50_display_init(struct drm_device *dev)
2951
{
2952 2953 2954 2955 2956 2957 2958 2959 2960 2961
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
2962 2963

		nv50_crtc_lut_load(crtc);
2964
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2965
	}
2966

2967
	evo_mthd(push, 0x0088, 1);
2968
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2969 2970
	evo_kick(push, nv50_mast(dev));
	return 0;
2971 2972 2973
}

void
2974
nv50_display_destroy(struct drm_device *dev)
2975
{
2976
	struct nv50_disp *disp = nv50_disp(dev);
2977 2978 2979
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2980
		nv50_fbdma_fini(fbdma);
2981
	}
2982

2983
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2984

2985
	nouveau_bo_unmap(disp->sync);
2986 2987
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2988
	nouveau_bo_ref(NULL, &disp->sync);
2989

2990
	nouveau_display(dev)->priv = NULL;
2991 2992 2993 2994
	kfree(disp);
}

int
2995
nv50_display_create(struct drm_device *dev)
2996
{
2997
	struct nvif_device *device = &nouveau_drm(dev)->device;
2998 2999
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
3000
	struct drm_connector *connector, *tmp;
3001
	struct nv50_disp *disp;
3002
	struct dcb_output *dcbe;
3003
	int crtcs, ret, i;
3004 3005 3006 3007

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
3008
	INIT_LIST_HEAD(&disp->fbdma);
3009 3010

	nouveau_display(dev)->priv = disp;
3011 3012 3013
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
3014 3015
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
3016
	disp->disp = &nouveau_display(dev)->disp;
3017

3018 3019
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
3020
			     0, 0x0000, NULL, NULL, &disp->sync);
3021
	if (!ret) {
3022
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
3023
		if (!ret) {
3024
			ret = nouveau_bo_map(disp->sync);
3025 3026 3027
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
3028 3029 3030 3031 3032 3033 3034 3035
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
3036
	ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
3037
			      &disp->mast);
3038 3039 3040
	if (ret)
		goto out;

3041
	/* create crtc objects to represent the hw heads */
3042
	if (disp->disp->oclass >= GF110_DISP)
3043
		crtcs = nvif_rd32(&device->object, 0x022448);
3044 3045 3046
	else
		crtcs = 2;

3047
	for (i = 0; i < crtcs; i++) {
3048
		ret = nv50_crtc_create(dev, i);
3049 3050 3051 3052
		if (ret)
			goto out;
	}

3053 3054 3055 3056 3057 3058
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
3075 3076
		}

3077 3078 3079 3080
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
3081
			ret = 0;
3082 3083 3084 3085 3086 3087 3088 3089
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

3090
		NV_WARN(drm, "%s has no encoders, removing\n",
3091
			connector->name);
3092 3093 3094
		connector->funcs->destroy(connector);
	}

3095 3096
out:
	if (ret)
3097
		nv50_display_destroy(dev);
3098 3099
	return ret;
}