hns_roce_device.h 32.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
/*
 * Copyright (c) 2016 Hisilicon Limited.
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#ifndef _HNS_ROCE_DEVICE_H
#define _HNS_ROCE_DEVICE_H

#include <rdma/ib_verbs.h>
37
#include <rdma/hns-abi.h>
38

39
#define PCI_REVISION_ID_HIP08			0x21
40
#define PCI_REVISION_ID_HIP09			0x30
41

42 43 44 45
#define HNS_ROCE_MAX_MSG_LEN			0x80000000

#define HNS_ROCE_IB_MIN_SQ_STRIDE		6

46 47
#define BA_BYTE_LEN				8

48
#define HNS_ROCE_MIN_CQE_NUM			0x40
49
#define HNS_ROCE_MIN_SRQ_WQE_NUM		1
50

Y
Yixian Liu 已提交
51
#define HNS_ROCE_MAX_IRQ_NUM			128
52

53 54 55
#define HNS_ROCE_SGE_IN_WQE			2
#define HNS_ROCE_SGE_SHIFT			4

Y
Yixian Liu 已提交
56 57
#define EQ_ENABLE				1
#define EQ_DISABLE				0
58

Y
Yixian Liu 已提交
59 60 61
#define HNS_ROCE_CEQ				0
#define HNS_ROCE_AEQ				1

62 63 64 65
#define HNS_ROCE_CEQE_SIZE 0x4
#define HNS_ROCE_AEQE_SIZE 0x10

#define HNS_ROCE_V3_EQE_SIZE 0x40
66

67 68 69
#define HNS_ROCE_V2_CQE_SIZE 32
#define HNS_ROCE_V3_CQE_SIZE 64

70 71 72
#define HNS_ROCE_V2_QPC_SZ 256
#define HNS_ROCE_V3_QPC_SZ 512

73 74
#define HNS_ROCE_MAX_PORTS			6
#define HNS_ROCE_GID_SIZE			16
75
#define HNS_ROCE_SGE_SIZE			16
W
wangsirong 已提交
76
#define HNS_ROCE_DWQE_SIZE			65536
77

78 79
#define HNS_ROCE_HOP_NUM_0			0xff

80
#define MR_TYPE_MR				0x00
Y
Yixian Liu 已提交
81
#define MR_TYPE_FRMR				0x01
82 83
#define MR_TYPE_DMA				0x03

Y
Yixian Liu 已提交
84 85
#define HNS_ROCE_FRMR_MAX_PA			512

86 87
#define PKEY_ID					0xffff
#define NODE_DESC_SIZE				64
88
#define DB_REG_OFFSET				0x1000
89

90 91 92
/* Configure to HW for PAGE_SIZE larger than 4KB */
#define PG_SHIFT_OFFSET				(PAGE_SHIFT - 12)

93 94 95
#define HNS_ROCE_IDX_QUE_ENTRY_SZ		4
#define SRQ_DB_REG				0x230

96
#define HNS_ROCE_QP_BANK_NUM 8
97 98 99
#define HNS_ROCE_CQ_BANK_NUM 4

#define CQ_BANKID_SHIFT 2
100

L
Lijun Ou 已提交
101 102 103 104 105
enum {
	SERV_TYPE_RC,
	SERV_TYPE_UC,
	SERV_TYPE_RD,
	SERV_TYPE_UD,
106
	SERV_TYPE_XRC = 5,
L
Lijun Ou 已提交
107 108
};

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136
enum hns_roce_qp_state {
	HNS_ROCE_QP_STATE_RST,
	HNS_ROCE_QP_STATE_INIT,
	HNS_ROCE_QP_STATE_RTR,
	HNS_ROCE_QP_STATE_RTS,
	HNS_ROCE_QP_STATE_SQD,
	HNS_ROCE_QP_STATE_ERR,
	HNS_ROCE_QP_NUM_STATE,
};

enum hns_roce_event {
	HNS_ROCE_EVENT_TYPE_PATH_MIG                  = 0x01,
	HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED           = 0x02,
	HNS_ROCE_EVENT_TYPE_COMM_EST                  = 0x03,
	HNS_ROCE_EVENT_TYPE_SQ_DRAINED                = 0x04,
	HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR            = 0x05,
	HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR    = 0x06,
	HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR     = 0x07,
	HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH           = 0x08,
	HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH        = 0x09,
	HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR           = 0x0a,
	HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR           = 0x0b,
	HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW               = 0x0c,
	HNS_ROCE_EVENT_TYPE_CQ_ID_INVALID             = 0x0d,
	HNS_ROCE_EVENT_TYPE_PORT_CHANGE               = 0x0f,
	/* 0x10 and 0x11 is unused in currently application case */
	HNS_ROCE_EVENT_TYPE_DB_OVERFLOW               = 0x12,
	HNS_ROCE_EVENT_TYPE_MB                        = 0x13,
Y
Yixian Liu 已提交
137
	HNS_ROCE_EVENT_TYPE_FLR			      = 0x15,
138 139
	HNS_ROCE_EVENT_TYPE_XRCD_VIOLATION	      = 0x16,
	HNS_ROCE_EVENT_TYPE_INVALID_XRCETH	      = 0x17,
140 141
};

142 143
#define HNS_ROCE_CAP_FLAGS_EX_SHIFT 12

144 145
enum {
	HNS_ROCE_CAP_FLAG_REREG_MR		= BIT(0),
146
	HNS_ROCE_CAP_FLAG_ROCE_V1_V2		= BIT(1),
147
	HNS_ROCE_CAP_FLAG_RQ_INLINE		= BIT(2),
148 149
	HNS_ROCE_CAP_FLAG_CQ_RECORD_DB		= BIT(3),
	HNS_ROCE_CAP_FLAG_QP_RECORD_DB		= BIT(4),
L
Lijun Ou 已提交
150
	HNS_ROCE_CAP_FLAG_SRQ			= BIT(5),
151
	HNS_ROCE_CAP_FLAG_XRC			= BIT(6),
Y
Yixian Liu 已提交
152
	HNS_ROCE_CAP_FLAG_MW			= BIT(7),
Y
Yixian Liu 已提交
153
	HNS_ROCE_CAP_FLAG_FRMR                  = BIT(8),
154
	HNS_ROCE_CAP_FLAG_QP_FLOW_CTRL		= BIT(9),
L
Lijun Ou 已提交
155
	HNS_ROCE_CAP_FLAG_ATOMIC		= BIT(10),
156
	HNS_ROCE_CAP_FLAG_DIRECT_WQE		= BIT(12),
157
	HNS_ROCE_CAP_FLAG_SDI_MODE		= BIT(14),
L
Lang Cheng 已提交
158
	HNS_ROCE_CAP_FLAG_STASH			= BIT(17),
159 160
};

161 162 163
#define HNS_ROCE_DB_TYPE_COUNT			2
#define HNS_ROCE_DB_UNIT_SIZE			4

164 165 166 167
enum {
	HNS_ROCE_DB_PER_PAGE = PAGE_SIZE / 4
};

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
enum hns_roce_reset_stage {
	HNS_ROCE_STATE_NON_RST,
	HNS_ROCE_STATE_RST_BEF_DOWN,
	HNS_ROCE_STATE_RST_DOWN,
	HNS_ROCE_STATE_RST_UNINIT,
	HNS_ROCE_STATE_RST_INIT,
	HNS_ROCE_STATE_RST_INITED,
};

enum hns_roce_instance_state {
	HNS_ROCE_STATE_NON_INIT,
	HNS_ROCE_STATE_INIT,
	HNS_ROCE_STATE_INITED,
	HNS_ROCE_STATE_UNINIT,
};

enum {
	HNS_ROCE_RST_DIRECT_RETURN		= 0,
};

188 189
#define HNS_ROCE_CMD_SUCCESS			1

190 191 192
/* The minimum page size is 4K for hardware */
#define HNS_HW_PAGE_SHIFT			12
#define HNS_HW_PAGE_SIZE			(1 << HNS_HW_PAGE_SHIFT)
193 194 195 196

struct hns_roce_uar {
	u64		pfn;
	unsigned long	index;
197
	unsigned long	logic_idx;
198 199
};

200 201
enum hns_roce_mmap_type {
	HNS_ROCE_MMAP_TYPE_DB = 1,
202
	HNS_ROCE_MMAP_TYPE_DWQE,
203 204 205 206 207 208 209 210
};

struct hns_user_mmap_entry {
	struct rdma_user_mmap_entry rdma_entry;
	enum hns_roce_mmap_type mmap_type;
	u64 address;
};

211 212 213
struct hns_roce_ucontext {
	struct ib_ucontext	ibucontext;
	struct hns_roce_uar	uar;
214 215
	struct list_head	page_list;
	struct mutex		page_mutex;
216
	struct hns_user_mmap_entry *db_mmap_entry;
217 218 219 220 221 222 223
};

struct hns_roce_pd {
	struct ib_pd		ibpd;
	unsigned long		pdn;
};

224 225 226 227 228
struct hns_roce_xrcd {
	struct ib_xrcd ibxrcd;
	u32 xrcdn;
};

229 230 231 232 233 234 235 236 237 238 239
struct hns_roce_bitmap {
	/* Bitmap Traversal last a bit which is 1 */
	unsigned long		last;
	unsigned long		top;
	unsigned long		max;
	unsigned long		reserved_top;
	unsigned long		mask;
	spinlock_t		lock;
	unsigned long		*table;
};

240 241 242 243 244 245
struct hns_roce_ida {
	struct ida ida;
	u32 min; /* Lowest ID to allocate.  */
	u32 max; /* Highest ID to allocate. */
};

246 247 248 249 250 251
/* For Hardware Entry Memory */
struct hns_roce_hem_table {
	/* HEM type: 0 = qpc, 1 = mtt, 2 = cqc, 3 = srq, 4 = other */
	u32		type;
	/* HEM array elment num */
	unsigned long	num_hem;
252
	/* Single obj size */
253
	unsigned long	obj_size;
254
	unsigned long	table_chunk_size;
255 256 257
	int		lowmem;
	struct mutex	mutex;
	struct hns_roce_hem **hem;
258 259 260 261
	u64		**bt_l1;
	dma_addr_t	*bt_l1_dma_addr;
	u64		**bt_l0;
	dma_addr_t	*bt_l0_dma_addr;
262 263
};

264
struct hns_roce_buf_region {
265
	u32 offset; /* page offset */
266
	u32 count; /* page count */
267 268 269 270 271 272 273 274 275 276 277
	int hopnum; /* addressing hop num */
};

#define HNS_ROCE_MAX_BT_REGION	3
#define HNS_ROCE_MAX_BT_LEVEL	3
struct hns_roce_hem_list {
	struct list_head root_bt;
	/* link all bt dma mem by hop config */
	struct list_head mid_bt[HNS_ROCE_MAX_BT_REGION][HNS_ROCE_MAX_BT_LEVEL];
	struct list_head btm_bt; /* link all bottom bt in @mid_bt */
	dma_addr_t root_ba; /* pointer to the root ba table */
278 279 280 281 282 283 284
};

struct hns_roce_buf_attr {
	struct {
		size_t	size;  /* region size */
		int	hopnum; /* multi-hop addressing hop num */
	} region[HNS_ROCE_MAX_BT_REGION];
285
	unsigned int region_count; /* valid region count */
286
	unsigned int page_shift;  /* buffer page shift */
287
	unsigned int user_access; /* umem access flag */
288
	bool mtt_only; /* only alloc buffer-required MTT memory */
289 290
};

291 292 293 294 295 296 297
struct hns_roce_hem_cfg {
	dma_addr_t	root_ba; /* root BA table's address */
	bool		is_direct; /* addressing without BA table */
	unsigned int	ba_pg_shift; /* BA table page shift */
	unsigned int	buf_pg_shift; /* buffer page shift */
	unsigned int	buf_pg_count;  /* buffer page count */
	struct hns_roce_buf_region region[HNS_ROCE_MAX_BT_REGION];
298
	unsigned int	region_count;
299 300
};

301 302
/* memory translate region */
struct hns_roce_mtr {
303
	struct hns_roce_hem_list hem_list; /* multi-hop addressing resource */
304 305
	struct ib_umem		*umem; /* user space buffer */
	struct hns_roce_buf	*kmem; /* kernel space buffer */
306
	struct hns_roce_hem_cfg  hem_cfg; /* config for hardware addressing */
307 308
};

Y
Yixian Liu 已提交
309 310 311 312 313 314 315 316 317 318
struct hns_roce_mw {
	struct ib_mw		ibmw;
	u32			pdn;
	u32			rkey;
	int			enabled; /* MW's active status */
	u32			pbl_hop_num;
	u32			pbl_ba_pg_sz;
	u32			pbl_buf_pg_sz;
};

319 320
struct hns_roce_mr {
	struct ib_mr		ibmr;
321
	u64			iova; /* MR's virtual original addr */
322 323 324
	u64			size; /* Address range of MR */
	u32			key; /* Key of MR */
	u32			pd;   /* PD num of MR */
325
	u32			access;	/* Access permission of MR */
326 327
	int			enabled; /* MR's active status */
	int			type;	/* MR's register type */
328
	u32			pbl_hop_num;	/* multi-hop number */
329 330 331
	struct hns_roce_mtr	pbl_mtr;
	u32			npages;
	dma_addr_t		*page_list;
332 333 334
};

struct hns_roce_mr_table {
335
	struct hns_roce_ida mtpt_ida;
336 337 338 339 340 341
	struct hns_roce_hem_table	mtpt_table;
};

struct hns_roce_wq {
	u64		*wrid;     /* Work request ID */
	spinlock_t	lock;
342
	u32		wqe_cnt;  /* WQE num */
343
	u32		max_gs;
344
	u32		rsv_sge;
345
	int		offset;
346
	int		wqe_shift;	/* WQE size */
347 348
	u32		head;
	u32		tail;
349
	void __iomem	*db_reg;
350 351
};

352
struct hns_roce_sge {
353
	unsigned int	sge_cnt;	/* SGE num */
354
	int		offset;
355
	int		sge_shift;	/* SGE size */
356 357
};

358 359 360 361 362
struct hns_roce_buf_list {
	void		*buf;
	dma_addr_t	map;
};

363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
/*
 * %HNS_ROCE_BUF_DIRECT indicates that the all memory must be in a continuous
 * dma address range.
 *
 * %HNS_ROCE_BUF_NOSLEEP indicates that the caller cannot sleep.
 *
 * %HNS_ROCE_BUF_NOFAIL allocation only failed when allocated size is zero, even
 * the allocated size is smaller than the required size.
 */
enum {
	HNS_ROCE_BUF_DIRECT = BIT(0),
	HNS_ROCE_BUF_NOSLEEP = BIT(1),
	HNS_ROCE_BUF_NOFAIL = BIT(2),
};

378
struct hns_roce_buf {
379 380
	struct hns_roce_buf_list	*trunk_list;
	u32				ntrunks;
381
	u32				npages;
382
	unsigned int			trunk_shift;
383
	unsigned int			page_shift;
384 385
};

386 387 388
struct hns_roce_db_pgdir {
	struct list_head	list;
	DECLARE_BITMAP(order0, HNS_ROCE_DB_PER_PAGE);
389 390
	DECLARE_BITMAP(order1, HNS_ROCE_DB_PER_PAGE / HNS_ROCE_DB_TYPE_COUNT);
	unsigned long		*bits[HNS_ROCE_DB_TYPE_COUNT];
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
	u32			*page;
	dma_addr_t		db_dma;
};

struct hns_roce_user_db_page {
	struct list_head	list;
	struct ib_umem		*umem;
	unsigned long		user_virt;
	refcount_t		refcount;
};

struct hns_roce_db {
	u32		*db_record;
	union {
		struct hns_roce_db_pgdir *pgdir;
		struct hns_roce_user_db_page *user_page;
	} u;
	dma_addr_t	dma;
409
	void		*virt_addr;
410 411
	unsigned long	index;
	unsigned long	order;
412 413
};

414 415
struct hns_roce_cq {
	struct ib_cq			ib_cq;
416
	struct hns_roce_mtr		mtr;
417
	struct hns_roce_db		db;
418
	u32				flags;
419 420 421
	spinlock_t			lock;
	u32				cq_depth;
	u32				cons_index;
422
	u32				*set_ci_db;
423
	void __iomem			*db_reg;
424
	int				arm_sn;
425
	int				cqe_size;
426 427
	unsigned long			cqn;
	u32				vector;
428
	refcount_t			refcount;
429
	struct completion		free;
430 431 432 433
	struct list_head		sq_list; /* all qps on this send cq */
	struct list_head		rq_list; /* all qps on this recv cq */
	int				is_armed; /* cq is armed */
	struct list_head		node; /* all armed cqs are on a list */
434 435
};

436
struct hns_roce_idx_que {
437
	struct hns_roce_mtr		mtr;
438
	int				entry_shift;
439
	unsigned long			*bitmap;
440 441
	u32				head;
	u32				tail;
442 443
};

444 445
struct hns_roce_srq {
	struct ib_srq		ibsrq;
446
	unsigned long		srqn;
447
	u32			wqe_cnt;
448
	int			max_gs;
449
	u32			rsv_sge;
450
	int			wqe_shift;
451
	u32			cqn;
452
	u32			xrcdn;
453
	void __iomem		*db_reg;
454

455
	refcount_t		refcount;
456 457
	struct completion	free;

458 459
	struct hns_roce_mtr	buf_mtr;

460 461 462 463
	u64		       *wrid;
	struct hns_roce_idx_que idx_que;
	spinlock_t		lock;
	struct mutex		mutex;
464
	void (*event)(struct hns_roce_srq *srq, enum hns_roce_event event);
465 466 467 468 469 470
};

struct hns_roce_uar_table {
	struct hns_roce_bitmap bitmap;
};

471 472 473 474 475 476 477 478
struct hns_roce_bank {
	struct ida ida;
	u32 inuse; /* Number of IDs allocated */
	u32 min; /* Lowest ID to allocate.  */
	u32 max; /* Highest ID to allocate. */
	u32 next; /* Next ID to allocate. */
};

479 480 481
struct hns_roce_qp_table {
	struct hns_roce_hem_table	qp_table;
	struct hns_roce_hem_table	irrl_table;
482
	struct hns_roce_hem_table	trrl_table;
483
	struct hns_roce_hem_table	sccc_table;
484
	struct mutex			scc_mutex;
485
	struct hns_roce_bank bank[HNS_ROCE_QP_BANK_NUM];
486
	struct mutex bank_mutex;
487 488 489
};

struct hns_roce_cq_table {
490
	struct xarray			array;
491
	struct hns_roce_hem_table	table;
492 493
	struct hns_roce_bank bank[HNS_ROCE_CQ_BANK_NUM];
	struct mutex			bank_mutex;
494 495
};

L
Lijun Ou 已提交
496
struct hns_roce_srq_table {
497
	struct hns_roce_ida		srq_ida;
L
Lijun Ou 已提交
498 499 500 501
	struct xarray			xa;
	struct hns_roce_hem_table	table;
};

502
struct hns_roce_av {
503 504 505 506 507 508 509 510 511 512 513
	u8 port;
	u8 gid_index;
	u8 stat_rate;
	u8 hop_limit;
	u32 flowlabel;
	u16 udp_sport;
	u8 sl;
	u8 tclass;
	u8 dgid[HNS_ROCE_GID_SIZE];
	u8 mac[ETH_ALEN];
	u16 vlan_id;
514
	u8 vlan_en;
515 516 517 518 519 520 521 522 523 524 525 526 527
};

struct hns_roce_ah {
	struct ib_ah		ibah;
	struct hns_roce_av	av;
};

struct hns_roce_cmd_context {
	struct completion	done;
	int			result;
	int			next;
	u64			out_param;
	u16			token;
L
Lang Cheng 已提交
528
	u16			busy;
529 530 531 532 533 534
};

struct hns_roce_cmdq {
	struct dma_pool		*pool;
	struct semaphore	poll_sem;
	/*
535 536 537
	 * Event mode: cmd register mutex protection,
	 * ensure to not exceed max_cmds and user use limit region
	 */
538 539 540 541 542 543
	struct semaphore	event_sem;
	int			max_cmds;
	spinlock_t		context_lock;
	int			free_head;
	struct hns_roce_cmd_context *context;
	/*
544 545 546 547 548
	 * Process whether use event mode, init default non-zero
	 * After the event queue of cmd event ready,
	 * can switch into event mode
	 * close device, switch into poll mode(non event mode)
	 */
549 550 551
	u8			use_events;
};

S
Shaobo Xu 已提交
552 553 554 555 556
struct hns_roce_cmd_mailbox {
	void		       *buf;
	dma_addr_t		dma;
};

557 558
struct hns_roce_dev;

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573
struct hns_roce_rinl_sge {
	void			*addr;
	u32			len;
};

struct hns_roce_rinl_wqe {
	struct hns_roce_rinl_sge *sg_list;
	u32			 sge_cnt;
};

struct hns_roce_rinl_buf {
	struct hns_roce_rinl_wqe *wqe_list;
	u32			 wqe_cnt;
};

574 575 576 577
enum {
	HNS_ROCE_FLUSH_FLAG = 0,
};

578 579 580 581 582
struct hns_roce_work {
	struct hns_roce_dev *hr_dev;
	struct work_struct work;
	int event_type;
	int sub_type;
583
	u32 queue_num;
584 585
};

586 587 588
struct hns_roce_qp {
	struct ib_qp		ibqp;
	struct hns_roce_wq	rq;
589
	struct hns_roce_db	rdb;
590
	struct hns_roce_db	sdb;
591
	unsigned long		en_flags;
592
	u32			doorbell_qpn;
593
	enum ib_sig_type	sq_signal_bits;
594 595
	struct hns_roce_wq	sq;

596 597
	struct hns_roce_mtr	mtr;

598 599 600
	u32			buff_size;
	struct mutex		mutex;
	u8			port;
601
	u8			phy_port;
602 603 604
	u8			sl;
	u8			resp_depth;
	u8			state;
605
	u32                     atomic_rd_en;
606
	u32			qkey;
607 608
	void			(*event)(struct hns_roce_qp *qp,
					 enum hns_roce_event event_type);
609 610
	unsigned long		qpn;

611 612
	u32			xrcdn;

613
	refcount_t		refcount;
614
	struct completion	free;
615 616 617

	struct hns_roce_sge	sge;
	u32			next_sge;
618 619
	enum ib_mtu		path_mtu;
	u32			max_inline_data;
620

621 622
	/* 0: flush needed, 1: unneeded */
	unsigned long		flush_flag;
623
	struct hns_roce_work	flush_work;
624
	struct hns_roce_rinl_buf rq_inl_buf;
625 626 627
	struct list_head	node;		/* all qps are on a list */
	struct list_head	rq_node;	/* all recv qps are on a list */
	struct list_head	sq_node;	/* all send qps are on a list */
628
	struct hns_user_mmap_entry *dwqe_mmap_entry;
629 630 631 632 633 634 635 636 637
};

struct hns_roce_ib_iboe {
	spinlock_t		lock;
	struct net_device      *netdevs[HNS_ROCE_MAX_PORTS];
	struct notifier_block	nb;
	u8			phy_port[HNS_ROCE_MAX_PORTS];
};

Y
Yixian Liu 已提交
638
struct hns_roce_ceqe {
639 640
	__le32	comp;
	__le32	rsv[15];
Y
Yixian Liu 已提交
641 642 643
};

struct hns_roce_aeqe {
644
	__le32 asyn;
Y
Yixian Liu 已提交
645 646
	union {
		struct {
647
			__le32 num;
Y
Yixian Liu 已提交
648 649
			u32 rsv0;
			u32 rsv1;
650
		} queue_event;
Y
Yixian Liu 已提交
651 652 653 654 655 656 657 658

		struct {
			__le64  out_param;
			__le16  token;
			u8	status;
			u8	rsv0;
		} __packed cmd;
	 } event;
659
	__le32 rsv[12];
Y
Yixian Liu 已提交
660 661
};

662 663
struct hns_roce_eq {
	struct hns_roce_dev		*hr_dev;
664
	void __iomem			*db_reg;
665

666
	int				type_flag; /* Aeq:1 ceq:0 */
667 668 669 670
	int				eqn;
	u32				entries;
	int				eqe_size;
	int				irq;
671
	u32				cons_index;
Y
Yixian Liu 已提交
672 673 674 675
	int				over_ignore;
	int				coalesce;
	int				arm_st;
	int				hop_num;
676
	struct hns_roce_mtr		mtr;
677
	u16				eq_max_cnt;
678
	u32				eq_period;
Y
Yixian Liu 已提交
679
	int				shift;
680 681
	int				event_type;
	int				sub_type;
682 683 684 685 686 687
};

struct hns_roce_eq_table {
	struct hns_roce_eq	*eq;
};

688 689 690 691 692 693 694
enum cong_type {
	CONG_TYPE_DCQCN,
	CONG_TYPE_LDCP,
	CONG_TYPE_HC3,
	CONG_TYPE_DIP,
};

695
struct hns_roce_caps {
696
	u64		fw_ver;
697 698 699 700 701 702
	u8		num_ports;
	int		gid_table_len[HNS_ROCE_MAX_PORTS];
	int		pkey_table_len[HNS_ROCE_MAX_PORTS];
	int		local_ca_ack_delay;
	int		num_uars;
	u32		phy_num_uars;
703 704 705
	u32		max_sq_sg;
	u32		max_sq_inline;
	u32		max_rq_sg;
706
	u32		max_extend_sg;
707
	u32		num_qps;
708
	u32		num_pi_qps;
709
	u32		reserved_qps;
710 711
	int		num_qpc_timer;
	int		num_cqc_timer;
L
Lijun Ou 已提交
712
	int		num_srqs;
713
	u32		max_wqes;
L
Lijun Ou 已提交
714 715
	u32		max_srq_wrs;
	u32		max_srq_sges;
716 717
	u32		max_sq_desc_sz;
	u32		max_rq_desc_sz;
718
	u32		max_srq_desc_sz;
719 720
	int		max_qp_init_rdma;
	int		max_qp_dest_rdma;
721
	u32		num_cqs;
722 723
	u32		max_cqes;
	u32		min_cqes;
724
	u32		min_wqes;
725
	u32		reserved_cqs;
L
Lijun Ou 已提交
726
	int		reserved_srqs;
727
	int		num_aeq_vectors;
Y
Yixian Liu 已提交
728
	int		num_comp_vectors;
729
	int		num_other_vectors;
730
	u32		num_mtpts;
731
	u32		num_mtt_segs;
L
Lijun Ou 已提交
732 733
	u32		num_srqwqe_segs;
	u32		num_idx_segs;
734 735 736 737
	int		reserved_mrws;
	int		reserved_uars;
	int		num_pds;
	int		reserved_pds;
738 739
	u32		num_xrcds;
	u32		reserved_xrcds;
740
	u32		mtt_entry_sz;
741
	u32		cqe_sz;
742 743 744
	u32		page_size_cap;
	u32		reserved_lkey;
	int		mtpt_entry_sz;
745
	int		qpc_sz;
746
	int		irrl_entry_sz;
747
	int		trrl_entry_sz;
748
	int		cqc_entry_sz;
749
	int		sccc_sz;
750 751
	int		qpc_timer_entry_sz;
	int		cqc_timer_entry_sz;
L
Lijun Ou 已提交
752 753
	int		srqc_entry_sz;
	int		idx_entry_sz;
754 755 756
	u32		pbl_ba_pg_sz;
	u32		pbl_buf_pg_sz;
	u32		pbl_hop_num;
757
	int		aeqe_depth;
Y
Yixian Liu 已提交
758
	int		ceqe_depth;
759 760
	u32		aeqe_size;
	u32		ceqe_size;
761
	enum ib_mtu	max_mtu;
762
	u32		qpc_bt_num;
763
	u32		qpc_timer_bt_num;
764 765
	u32		srqc_bt_num;
	u32		cqc_bt_num;
766
	u32		cqc_timer_bt_num;
767
	u32		mpt_bt_num;
768 769 770
	u32		eqc_bt_num;
	u32		smac_bt_num;
	u32		sgid_bt_num;
771
	u32		sccc_bt_num;
772
	u32		gmv_bt_num;
773 774 775 776 777 778 779 780 781 782 783 784
	u32		qpc_ba_pg_sz;
	u32		qpc_buf_pg_sz;
	u32		qpc_hop_num;
	u32		srqc_ba_pg_sz;
	u32		srqc_buf_pg_sz;
	u32		srqc_hop_num;
	u32		cqc_ba_pg_sz;
	u32		cqc_buf_pg_sz;
	u32		cqc_hop_num;
	u32		mpt_ba_pg_sz;
	u32		mpt_buf_pg_sz;
	u32		mpt_hop_num;
785 786 787
	u32		mtt_ba_pg_sz;
	u32		mtt_buf_pg_sz;
	u32		mtt_hop_num;
788 789 790
	u32		wqe_sq_hop_num;
	u32		wqe_sge_hop_num;
	u32		wqe_rq_hop_num;
791 792 793
	u32		sccc_ba_pg_sz;
	u32		sccc_buf_pg_sz;
	u32		sccc_hop_num;
794 795 796 797 798 799
	u32		qpc_timer_ba_pg_sz;
	u32		qpc_timer_buf_pg_sz;
	u32		qpc_timer_hop_num;
	u32		cqc_timer_ba_pg_sz;
	u32		cqc_timer_buf_pg_sz;
	u32		cqc_timer_hop_num;
L
Lang Cheng 已提交
800
	u32             cqe_ba_pg_sz;	/* page_size = 4K*(2^cqe_ba_pg_sz) */
801 802
	u32		cqe_buf_pg_sz;
	u32		cqe_hop_num;
803 804 805 806 807 808
	u32		srqwqe_ba_pg_sz;
	u32		srqwqe_buf_pg_sz;
	u32		srqwqe_hop_num;
	u32		idx_ba_pg_sz;
	u32		idx_buf_pg_sz;
	u32		idx_hop_num;
Y
Yixian Liu 已提交
809 810 811
	u32		eqe_ba_pg_sz;
	u32		eqe_buf_pg_sz;
	u32		eqe_hop_num;
812 813 814 815 816
	u32		gmv_entry_num;
	u32		gmv_entry_sz;
	u32		gmv_ba_pg_sz;
	u32		gmv_buf_pg_sz;
	u32		gmv_hop_num;
O
oulijun 已提交
817
	u32		sl_num;
818
	u32		llm_buf_pg_sz;
819
	u32		chunk_sz;	/* chunk size in non multihop mode */
820
	u64		flags;
821 822 823 824 825 826
	u16		default_ceq_max_cnt;
	u16		default_ceq_period;
	u16		default_aeq_max_cnt;
	u16		default_aeq_period;
	u16		default_aeq_arm_st;
	u16		default_ceq_arm_st;
827
	enum cong_type	cong_type;
828 829
};

830 831 832 833 834
struct hns_roce_dfx_hw {
	int (*query_cqc_info)(struct hns_roce_dev *hr_dev, u32 cqn,
			      int *buffer);
};

835 836 837 838 839 840
enum hns_roce_device_state {
	HNS_ROCE_DEVICE_STATE_INITED,
	HNS_ROCE_DEVICE_STATE_RST_DOWN,
	HNS_ROCE_DEVICE_STATE_UNINIT,
};

841
struct hns_roce_hw {
842 843
	int (*cmq_init)(struct hns_roce_dev *hr_dev);
	void (*cmq_exit)(struct hns_roce_dev *hr_dev);
844
	int (*hw_profile)(struct hns_roce_dev *hr_dev);
845 846
	int (*hw_init)(struct hns_roce_dev *hr_dev);
	void (*hw_exit)(struct hns_roce_dev *hr_dev);
847 848 849
	int (*post_mbox)(struct hns_roce_dev *hr_dev, u64 in_param,
			 u64 out_param, u32 in_modifier, u8 op_modifier, u16 op,
			 u16 token, int event);
850 851 852
	int (*poll_mbox_done)(struct hns_roce_dev *hr_dev,
			      unsigned int timeout);
	bool (*chk_mbox_avail)(struct hns_roce_dev *hr_dev, bool *is_busy);
853
	int (*set_gid)(struct hns_roce_dev *hr_dev, int gid_index,
854
		       const union ib_gid *gid, const struct ib_gid_attr *attr);
855
	int (*set_mac)(struct hns_roce_dev *hr_dev, u8 phy_port, u8 *addr);
856
	int (*write_mtpt)(struct hns_roce_dev *hr_dev, void *mb_buf,
857
			  struct hns_roce_mr *mr);
858
	int (*rereg_write_mtpt)(struct hns_roce_dev *hr_dev,
859
				struct hns_roce_mr *mr, int flags,
860
				void *mb_buf);
861 862
	int (*frmr_write_mtpt)(struct hns_roce_dev *hr_dev, void *mb_buf,
			       struct hns_roce_mr *mr);
Y
Yixian Liu 已提交
863
	int (*mw_write_mtpt)(void *mb_buf, struct hns_roce_mw *mw);
864 865
	void (*write_cqc)(struct hns_roce_dev *hr_dev,
			  struct hns_roce_cq *hr_cq, void *mb_buf, u64 *mtts,
866
			  dma_addr_t dma_handle);
867 868
	int (*set_hem)(struct hns_roce_dev *hr_dev,
		       struct hns_roce_hem_table *table, int obj, int step_idx);
W
Wei Hu (Xavier) 已提交
869
	int (*clear_hem)(struct hns_roce_dev *hr_dev,
870 871
			 struct hns_roce_hem_table *table, int obj,
			 int step_idx);
872 873 874
	int (*modify_qp)(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
			 int attr_mask, enum ib_qp_state cur_state,
			 enum ib_qp_state new_state);
875 876
	int (*qp_flow_control_init)(struct hns_roce_dev *hr_dev,
			 struct hns_roce_qp *hr_qp);
Y
Yixian Liu 已提交
877 878
	int (*init_eq)(struct hns_roce_dev *hr_dev);
	void (*cleanup_eq)(struct hns_roce_dev *hr_dev);
879
	int (*write_srqc)(struct hns_roce_srq *srq, void *mb_buf);
880 881
	const struct ib_device_ops *hns_roce_dev_ops;
	const struct ib_device_ops *hns_roce_dev_srq_ops;
882 883 884 885
};

struct hns_roce_dev {
	struct ib_device	ib_dev;
886 887
	struct pci_dev		*pci_dev;
	struct device		*dev;
888
	struct hns_roce_uar     priv_uar;
889
	const char		*irq_names[HNS_ROCE_MAX_IRQ_NUM];
890
	spinlock_t		sm_lock;
891 892
	bool			active;
	bool			is_reset;
893
	bool			dis_db;
894
	unsigned long		reset_cnt;
895
	struct hns_roce_ib_iboe iboe;
896 897 898
	enum hns_roce_device_state state;
	struct list_head	qp_list; /* list of all qps on this dev */
	spinlock_t		qp_list_lock; /* protect qp_list */
899 900
	struct list_head	dip_list; /* list of all dest ips on this dev */
	spinlock_t		dip_list_lock; /* protect dip_list */
901

902 903
	struct list_head        pgdir_list;
	struct mutex            pgdir_mutex;
904 905
	int			irq[HNS_ROCE_MAX_IRQ_NUM];
	u8 __iomem		*reg_base;
W
wangsirong 已提交
906
	void __iomem		*mem_base;
907
	struct hns_roce_caps	caps;
908
	struct xarray		qp_table_xa;
909

910
	unsigned char	dev_addr[HNS_ROCE_MAX_PORTS][ETH_ALEN];
911 912 913 914 915 916 917
	u64			sys_image_guid;
	u32                     vendor_id;
	u32                     vendor_part_id;
	u32                     hw_rev;
	void __iomem            *priv_addr;

	struct hns_roce_cmdq	cmd;
918
	struct hns_roce_ida pd_ida;
919
	struct hns_roce_ida xrcd_ida;
920
	struct hns_roce_ida uar_ida;
921 922
	struct hns_roce_mr_table  mr_table;
	struct hns_roce_cq_table  cq_table;
L
Lijun Ou 已提交
923
	struct hns_roce_srq_table srq_table;
924 925
	struct hns_roce_qp_table  qp_table;
	struct hns_roce_eq_table  eq_table;
926 927
	struct hns_roce_hem_table  qpc_timer_table;
	struct hns_roce_hem_table  cqc_timer_table;
928 929 930 931
	/* GMV is the memory area that the driver allocates for the hardware
	 * to store SGID, SMAC and VLAN information.
	 */
	struct hns_roce_hem_table  gmv_table;
932 933 934

	int			cmd_mod;
	int			loop_idc;
935 936
	u32			sdb_offset;
	u32			odb_offset;
937
	const struct hns_roce_hw *hw;
938
	void			*priv;
939
	struct workqueue_struct *irq_workq;
940
	const struct hns_roce_dfx_hw *dfx;
941
	u32 func_num;
942
	u32 is_vf;
943
	u32 cong_algo_tmpl_id;
944
	u64 dwqe_page;
945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
};

static inline struct hns_roce_dev *to_hr_dev(struct ib_device *ib_dev)
{
	return container_of(ib_dev, struct hns_roce_dev, ib_dev);
}

static inline struct hns_roce_ucontext
			*to_hr_ucontext(struct ib_ucontext *ibucontext)
{
	return container_of(ibucontext, struct hns_roce_ucontext, ibucontext);
}

static inline struct hns_roce_pd *to_hr_pd(struct ib_pd *ibpd)
{
	return container_of(ibpd, struct hns_roce_pd, ibpd);
}

963 964 965 966 967
static inline struct hns_roce_xrcd *to_hr_xrcd(struct ib_xrcd *ibxrcd)
{
	return container_of(ibxrcd, struct hns_roce_xrcd, ibxrcd);
}

968 969 970 971 972 973 974 975 976 977
static inline struct hns_roce_ah *to_hr_ah(struct ib_ah *ibah)
{
	return container_of(ibah, struct hns_roce_ah, ibah);
}

static inline struct hns_roce_mr *to_hr_mr(struct ib_mr *ibmr)
{
	return container_of(ibmr, struct hns_roce_mr, ibmr);
}

Y
Yixian Liu 已提交
978 979 980 981 982
static inline struct hns_roce_mw *to_hr_mw(struct ib_mw *ibmw)
{
	return container_of(ibmw, struct hns_roce_mw, ibmw);
}

983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
static inline struct hns_roce_qp *to_hr_qp(struct ib_qp *ibqp)
{
	return container_of(ibqp, struct hns_roce_qp, ibqp);
}

static inline struct hns_roce_cq *to_hr_cq(struct ib_cq *ib_cq)
{
	return container_of(ib_cq, struct hns_roce_cq, ib_cq);
}

static inline struct hns_roce_srq *to_hr_srq(struct ib_srq *ibsrq)
{
	return container_of(ibsrq, struct hns_roce_srq, ibsrq);
}

998 999 1000 1001 1002 1003
static inline struct hns_user_mmap_entry *
to_hns_mmap(struct rdma_user_mmap_entry *rdma_entry)
{
	return container_of(rdma_entry, struct hns_user_mmap_entry, rdma_entry);
}

1004
static inline void hns_roce_write64_k(__le32 val[2], void __iomem *dest)
1005
{
1006
	writeq(*(u64 *)val, dest);
1007 1008 1009 1010 1011
}

static inline struct hns_roce_qp
	*__hns_roce_qp_lookup(struct hns_roce_dev *hr_dev, u32 qpn)
{
1012
	return xa_load(&hr_dev->qp_table_xa, qpn);
1013 1014
}

1015 1016
static inline void *hns_roce_buf_offset(struct hns_roce_buf *buf,
					unsigned int offset)
1017
{
1018 1019
	return (char *)(buf->trunk_list[offset >> buf->trunk_shift].buf) +
			(offset & ((1 << buf->trunk_shift) - 1));
1020 1021
}

1022
static inline dma_addr_t hns_roce_buf_page(struct hns_roce_buf *buf, u32 idx)
1023
{
1024
	unsigned int offset = idx << buf->page_shift;
1025 1026 1027

	return buf->trunk_list[offset >> buf->trunk_shift].map +
			(offset & ((1 << buf->trunk_shift) - 1));
1028 1029
}

1030
#define hr_hw_page_align(x)		ALIGN(x, 1 << HNS_HW_PAGE_SHIFT)
1031

1032 1033
static inline u64 to_hr_hw_page_addr(u64 addr)
{
1034
	return addr >> HNS_HW_PAGE_SHIFT;
1035 1036 1037 1038
}

static inline u32 to_hr_hw_page_shift(u32 page_shift)
{
1039
	return page_shift - HNS_HW_PAGE_SHIFT;
1040 1041
}

1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
static inline u32 to_hr_hem_hopnum(u32 hopnum, u32 count)
{
	if (count > 0)
		return hopnum == HNS_ROCE_HOP_NUM_0 ? 0 : hopnum;

	return 0;
}

static inline u32 to_hr_hem_entries_size(u32 count, u32 buf_shift)
{
	return hr_hw_page_align(count << buf_shift);
}

static inline u32 to_hr_hem_entries_count(u32 count, u32 buf_shift)
{
	return hr_hw_page_align(count << buf_shift) >> buf_shift;
}

static inline u32 to_hr_hem_entries_shift(u32 count, u32 buf_shift)
{
1062 1063 1064
	if (!count)
		return 0;

1065 1066 1067
	return ilog2(to_hr_hem_entries_count(count, buf_shift));
}

1068 1069 1070 1071 1072 1073 1074 1075
#define DSCP_SHIFT 2

static inline u8 get_tclass(const struct ib_global_route *grh)
{
	return grh->sgid_attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP ?
	       grh->traffic_class >> DSCP_SHIFT : grh->traffic_class;
}

1076
void hns_roce_init_uar_table(struct hns_roce_dev *dev);
1077 1078 1079 1080 1081 1082 1083 1084 1085
int hns_roce_uar_alloc(struct hns_roce_dev *dev, struct hns_roce_uar *uar);

int hns_roce_cmd_init(struct hns_roce_dev *hr_dev);
void hns_roce_cmd_cleanup(struct hns_roce_dev *hr_dev);
void hns_roce_cmd_event(struct hns_roce_dev *hr_dev, u16 token, u8 status,
			u64 out_param);
int hns_roce_cmd_use_events(struct hns_roce_dev *hr_dev);
void hns_roce_cmd_use_polling(struct hns_roce_dev *hr_dev);

1086 1087 1088 1089
/* hns roce hw need current block and next block addr from mtt */
#define MTT_MIN_COUNT	 2
int hns_roce_mtr_find(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
		      int offset, u64 *mtt_buf, int mtt_max, u64 *base_addr);
1090
int hns_roce_mtr_create(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1091 1092 1093
			struct hns_roce_buf_attr *buf_attr,
			unsigned int page_shift, struct ib_udata *udata,
			unsigned long user_addr);
1094 1095 1096
void hns_roce_mtr_destroy(struct hns_roce_dev *hr_dev,
			  struct hns_roce_mtr *mtr);
int hns_roce_mtr_map(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1097
		     dma_addr_t *pages, unsigned int page_cnt);
1098

1099
void hns_roce_init_pd_table(struct hns_roce_dev *hr_dev);
1100
void hns_roce_init_mr_table(struct hns_roce_dev *hr_dev);
1101
void hns_roce_init_cq_table(struct hns_roce_dev *hr_dev);
1102
void hns_roce_init_qp_table(struct hns_roce_dev *hr_dev);
1103
void hns_roce_init_srq_table(struct hns_roce_dev *hr_dev);
1104
void hns_roce_init_xrcd_table(struct hns_roce_dev *hr_dev);
1105 1106 1107 1108 1109 1110 1111

void hns_roce_cleanup_eq_table(struct hns_roce_dev *hr_dev);
void hns_roce_cleanup_cq_table(struct hns_roce_dev *hr_dev);
void hns_roce_cleanup_qp_table(struct hns_roce_dev *hr_dev);

void hns_roce_cleanup_bitmap(struct hns_roce_dev *hr_dev);

1112 1113
int hns_roce_create_ah(struct ib_ah *ah, struct rdma_ah_init_attr *init_attr,
		       struct ib_udata *udata);
1114
int hns_roce_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
1115 1116 1117 1118
static inline int hns_roce_destroy_ah(struct ib_ah *ah, u32 flags)
{
	return 0;
}
1119

1120
int hns_roce_alloc_pd(struct ib_pd *pd, struct ib_udata *udata);
1121
int hns_roce_dealloc_pd(struct ib_pd *pd, struct ib_udata *udata);
1122 1123 1124 1125 1126

struct ib_mr *hns_roce_get_dma_mr(struct ib_pd *pd, int acc);
struct ib_mr *hns_roce_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
				   u64 virt_addr, int access_flags,
				   struct ib_udata *udata);
1127 1128 1129
int hns_roce_rereg_user_mr(struct ib_mr *mr, int flags, u64 start, u64 length,
			   u64 virt_addr, int mr_access_flags, struct ib_pd *pd,
			   struct ib_udata *udata);
Y
Yixian Liu 已提交
1130
struct ib_mr *hns_roce_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
1131
				u32 max_num_sg);
Y
Yixian Liu 已提交
1132 1133
int hns_roce_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
		       unsigned int *sg_offset);
1134
int hns_roce_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
1135 1136 1137
int hns_roce_hw_destroy_mpt(struct hns_roce_dev *hr_dev,
			    struct hns_roce_cmd_mailbox *mailbox,
			    unsigned long mpt_index);
S
Shaobo Xu 已提交
1138
unsigned long key_to_hw_index(u32 key);
1139

1140
int hns_roce_alloc_mw(struct ib_mw *mw, struct ib_udata *udata);
Y
Yixian Liu 已提交
1141 1142
int hns_roce_dealloc_mw(struct ib_mw *ibmw);

1143
void hns_roce_buf_free(struct hns_roce_dev *hr_dev, struct hns_roce_buf *buf);
1144 1145
struct hns_roce_buf *hns_roce_buf_alloc(struct hns_roce_dev *hr_dev, u32 size,
					u32 page_shift, u32 flags);
1146

1147 1148 1149 1150
int hns_roce_get_kmem_bufs(struct hns_roce_dev *hr_dev, dma_addr_t *bufs,
			   int buf_cnt, int start, struct hns_roce_buf *buf);
int hns_roce_get_umem_bufs(struct hns_roce_dev *hr_dev, dma_addr_t *bufs,
			   int buf_cnt, int start, struct ib_umem *umem,
1151
			   unsigned int page_shift);
1152

1153 1154 1155
int hns_roce_create_srq(struct ib_srq *srq,
			struct ib_srq_init_attr *srq_init_attr,
			struct ib_udata *udata);
1156 1157 1158
int hns_roce_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr,
			enum ib_srq_attr_mask srq_attr_mask,
			struct ib_udata *udata);
1159
int hns_roce_destroy_srq(struct ib_srq *ibsrq, struct ib_udata *udata);
1160

1161 1162 1163
int hns_roce_alloc_xrcd(struct ib_xrcd *ib_xrcd, struct ib_udata *udata);
int hns_roce_dealloc_xrcd(struct ib_xrcd *ib_xrcd, struct ib_udata *udata);

1164 1165 1166 1167 1168
struct ib_qp *hns_roce_create_qp(struct ib_pd *ib_pd,
				 struct ib_qp_init_attr *init_attr,
				 struct ib_udata *udata);
int hns_roce_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
		       int attr_mask, struct ib_udata *udata);
1169
void init_flush_work(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp);
1170 1171 1172 1173
void *hns_roce_get_recv_wqe(struct hns_roce_qp *hr_qp, unsigned int n);
void *hns_roce_get_send_wqe(struct hns_roce_qp *hr_qp, unsigned int n);
void *hns_roce_get_extend_sge(struct hns_roce_qp *hr_qp, unsigned int n);
bool hns_roce_wq_overflow(struct hns_roce_wq *hr_wq, u32 nreq,
1174 1175 1176 1177 1178 1179 1180
			  struct ib_cq *ib_cq);
enum hns_roce_qp_state to_hns_roce_state(enum ib_qp_state state);
void hns_roce_lock_cqs(struct hns_roce_cq *send_cq,
		       struct hns_roce_cq *recv_cq);
void hns_roce_unlock_cqs(struct hns_roce_cq *send_cq,
			 struct hns_roce_cq *recv_cq);
void hns_roce_qp_remove(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp);
X
Xi Wang 已提交
1181 1182
void hns_roce_qp_destroy(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp,
			 struct ib_udata *udata);
1183
__be32 send_ieth(const struct ib_send_wr *wr);
1184 1185
int to_hr_qp_type(int qp_type);

1186 1187
int hns_roce_create_cq(struct ib_cq *ib_cq, const struct ib_cq_init_attr *attr,
		       struct ib_udata *udata);
1188

L
Leon Romanovsky 已提交
1189
int hns_roce_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata);
1190
int hns_roce_db_map_user(struct hns_roce_ucontext *context, unsigned long virt,
1191 1192 1193
			 struct hns_roce_db *db);
void hns_roce_db_unmap_user(struct hns_roce_ucontext *context,
			    struct hns_roce_db *db);
1194 1195 1196 1197
int hns_roce_alloc_db(struct hns_roce_dev *hr_dev, struct hns_roce_db *db,
		      int order);
void hns_roce_free_db(struct hns_roce_dev *hr_dev, struct hns_roce_db *db);

1198 1199
void hns_roce_cq_completion(struct hns_roce_dev *hr_dev, u32 cqn);
void hns_roce_cq_event(struct hns_roce_dev *hr_dev, u32 cqn, int event_type);
1200
void flush_cqe(struct hns_roce_dev *dev, struct hns_roce_qp *qp);
1201
void hns_roce_qp_event(struct hns_roce_dev *hr_dev, u32 qpn, int event_type);
1202
void hns_roce_srq_event(struct hns_roce_dev *hr_dev, u32 srqn, int event_type);
1203
u8 hns_get_gid_index(struct hns_roce_dev *hr_dev, u8 port, int gid_index);
1204
void hns_roce_handle_device_err(struct hns_roce_dev *hr_dev);
1205 1206
int hns_roce_init(struct hns_roce_dev *hr_dev);
void hns_roce_exit(struct hns_roce_dev *hr_dev);
1207 1208
int hns_roce_fill_res_cq_entry(struct sk_buff *msg,
			       struct ib_cq *ib_cq);
1209 1210 1211 1212
struct hns_user_mmap_entry *
hns_roce_user_mmap_entry_insert(struct ib_ucontext *ucontext, u64 address,
				size_t length,
				enum hns_roce_mmap_type mmap_type);
1213
#endif /* _HNS_ROCE_DEVICE_H */