hns_roce_device.h 35.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
/*
 * Copyright (c) 2016 Hisilicon Limited.
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#ifndef _HNS_ROCE_DEVICE_H
#define _HNS_ROCE_DEVICE_H

#include <rdma/ib_verbs.h>

#define DRV_NAME "hns_roce"

40
#define PCI_REVISION_ID_HIP08			0x21
41
#define PCI_REVISION_ID_HIP09			0x30
42

43 44
#define HNS_ROCE_HW_VER1	('h' << 24 | 'i' << 16 | '0' << 8 | '6')

45 46 47 48 49 50
#define HNS_ROCE_MAX_MSG_LEN			0x80000000

#define HNS_ROCE_IB_MIN_SQ_STRIDE		6

#define HNS_ROCE_BA_SIZE			(32 * 4096)

51 52
#define BA_BYTE_LEN				8

53 54 55 56 57 58 59 60
/* Hardware specification only for v1 engine */
#define HNS_ROCE_MIN_CQE_NUM			0x40
#define HNS_ROCE_MIN_WQE_NUM			0x20

/* Hardware specification only for v1 engine */
#define HNS_ROCE_MAX_INNER_MTPT_NUM		0x7
#define HNS_ROCE_MAX_MTPT_PBL_NUM		0x100000

S
Shaobo Xu 已提交
61 62 63 64 65 66
#define HNS_ROCE_EACH_FREE_CQ_WAIT_MSECS	20
#define HNS_ROCE_MAX_FREE_CQ_WAIT_CNT	\
	(5000 / HNS_ROCE_EACH_FREE_CQ_WAIT_MSECS)
#define HNS_ROCE_CQE_WCMD_EMPTY_BIT		0x2
#define HNS_ROCE_MIN_CQE_CNT			16

Y
Yixian Liu 已提交
67
#define HNS_ROCE_MAX_IRQ_NUM			128
68

69 70 71
#define HNS_ROCE_SGE_IN_WQE			2
#define HNS_ROCE_SGE_SHIFT			4

Y
Yixian Liu 已提交
72 73
#define EQ_ENABLE				1
#define EQ_DISABLE				0
74

Y
Yixian Liu 已提交
75 76 77
#define HNS_ROCE_CEQ				0
#define HNS_ROCE_AEQ				1

78 79 80 81
#define HNS_ROCE_CEQE_SIZE 0x4
#define HNS_ROCE_AEQE_SIZE 0x10

#define HNS_ROCE_V3_EQE_SIZE 0x40
82

83 84 85
#define HNS_ROCE_V2_CQE_SIZE 32
#define HNS_ROCE_V3_CQE_SIZE 64

86 87 88
#define HNS_ROCE_V2_QPC_SZ 256
#define HNS_ROCE_V3_QPC_SZ 512

89 90
#define HNS_ROCE_MAX_PORTS			6
#define HNS_ROCE_GID_SIZE			16
91
#define HNS_ROCE_SGE_SIZE			16
92

93 94
#define HNS_ROCE_HOP_NUM_0			0xff

95 96 97
#define BITMAP_NO_RR				0
#define BITMAP_RR				1

98
#define MR_TYPE_MR				0x00
Y
Yixian Liu 已提交
99
#define MR_TYPE_FRMR				0x01
100 101
#define MR_TYPE_DMA				0x03

Y
Yixian Liu 已提交
102 103
#define HNS_ROCE_FRMR_MAX_PA			512

104
#define PKEY_ID					0xffff
105
#define GUID_LEN				8
106
#define NODE_DESC_SIZE				64
107
#define DB_REG_OFFSET				0x1000
108

109 110 111
/* Configure to HW for PAGE_SIZE larger than 4KB */
#define PG_SHIFT_OFFSET				(PAGE_SHIFT - 12)

112 113 114 115 116
#define PAGES_SHIFT_8				8
#define PAGES_SHIFT_16				16
#define PAGES_SHIFT_24				24
#define PAGES_SHIFT_32				32

117 118 119
#define HNS_ROCE_IDX_QUE_ENTRY_SZ		4
#define SRQ_DB_REG				0x230

120 121 122 123 124
/* The chip implementation of the consumer index is calculated
 * according to twice the actual EQ depth
 */
#define EQ_DEPTH_COEFF				2

L
Lijun Ou 已提交
125 126 127 128 129 130 131
enum {
	SERV_TYPE_RC,
	SERV_TYPE_UC,
	SERV_TYPE_RD,
	SERV_TYPE_UD,
};

132
enum hns_roce_qp_caps {
133 134
	HNS_ROCE_QP_CAP_RQ_RECORD_DB = BIT(0),
	HNS_ROCE_QP_CAP_SQ_RECORD_DB = BIT(1),
135
	HNS_ROCE_QP_CAP_OWNER_DB = BIT(2),
136 137
};

138 139
enum hns_roce_cq_flags {
	HNS_ROCE_CQ_FLAG_RECORD_DB = BIT(0),
140 141
};

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
enum hns_roce_qp_state {
	HNS_ROCE_QP_STATE_RST,
	HNS_ROCE_QP_STATE_INIT,
	HNS_ROCE_QP_STATE_RTR,
	HNS_ROCE_QP_STATE_RTS,
	HNS_ROCE_QP_STATE_SQD,
	HNS_ROCE_QP_STATE_ERR,
	HNS_ROCE_QP_NUM_STATE,
};

enum hns_roce_event {
	HNS_ROCE_EVENT_TYPE_PATH_MIG                  = 0x01,
	HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED           = 0x02,
	HNS_ROCE_EVENT_TYPE_COMM_EST                  = 0x03,
	HNS_ROCE_EVENT_TYPE_SQ_DRAINED                = 0x04,
	HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR            = 0x05,
	HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR    = 0x06,
	HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR     = 0x07,
	HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH           = 0x08,
	HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH        = 0x09,
	HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR           = 0x0a,
	HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR           = 0x0b,
	HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW               = 0x0c,
	HNS_ROCE_EVENT_TYPE_CQ_ID_INVALID             = 0x0d,
	HNS_ROCE_EVENT_TYPE_PORT_CHANGE               = 0x0f,
	/* 0x10 and 0x11 is unused in currently application case */
	HNS_ROCE_EVENT_TYPE_DB_OVERFLOW               = 0x12,
	HNS_ROCE_EVENT_TYPE_MB                        = 0x13,
	HNS_ROCE_EVENT_TYPE_CEQ_OVERFLOW              = 0x14,
Y
Yixian Liu 已提交
171
	HNS_ROCE_EVENT_TYPE_FLR			      = 0x15,
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
};

/* Local Work Queue Catastrophic Error,SUBTYPE 0x5 */
enum {
	HNS_ROCE_LWQCE_QPC_ERROR		= 1,
	HNS_ROCE_LWQCE_MTU_ERROR		= 2,
	HNS_ROCE_LWQCE_WQE_BA_ADDR_ERROR	= 3,
	HNS_ROCE_LWQCE_WQE_ADDR_ERROR		= 4,
	HNS_ROCE_LWQCE_SQ_WQE_SHIFT_ERROR	= 5,
	HNS_ROCE_LWQCE_SL_ERROR			= 6,
	HNS_ROCE_LWQCE_PORT_ERROR		= 7,
};

/* Local Access Violation Work Queue Error,SUBTYPE 0x7 */
enum {
	HNS_ROCE_LAVWQE_R_KEY_VIOLATION		= 1,
	HNS_ROCE_LAVWQE_LENGTH_ERROR		= 2,
	HNS_ROCE_LAVWQE_VA_ERROR		= 3,
	HNS_ROCE_LAVWQE_PD_ERROR		= 4,
	HNS_ROCE_LAVWQE_RW_ACC_ERROR		= 5,
	HNS_ROCE_LAVWQE_KEY_STATE_ERROR		= 6,
	HNS_ROCE_LAVWQE_MR_OPERATION_ERROR	= 7,
};

/* DOORBELL overflow subtype */
enum {
	HNS_ROCE_DB_SUBTYPE_SDB_OVF		= 1,
	HNS_ROCE_DB_SUBTYPE_SDB_ALM_OVF		= 2,
	HNS_ROCE_DB_SUBTYPE_ODB_OVF		= 3,
	HNS_ROCE_DB_SUBTYPE_ODB_ALM_OVF		= 4,
	HNS_ROCE_DB_SUBTYPE_SDB_ALM_EMP		= 5,
	HNS_ROCE_DB_SUBTYPE_ODB_ALM_EMP		= 6,
};

enum {
	/* RQ&SRQ related operations */
	HNS_ROCE_OPCODE_SEND_DATA_RECEIVE	= 0x06,
	HNS_ROCE_OPCODE_RDMA_WITH_IMM_RECEIVE	= 0x07,
};

212 213
#define HNS_ROCE_CAP_FLAGS_EX_SHIFT 12

214 215
enum {
	HNS_ROCE_CAP_FLAG_REREG_MR		= BIT(0),
216
	HNS_ROCE_CAP_FLAG_ROCE_V1_V2		= BIT(1),
217
	HNS_ROCE_CAP_FLAG_RQ_INLINE		= BIT(2),
218 219
	HNS_ROCE_CAP_FLAG_RECORD_DB		= BIT(3),
	HNS_ROCE_CAP_FLAG_SQ_RECORD_DB		= BIT(4),
L
Lijun Ou 已提交
220
	HNS_ROCE_CAP_FLAG_SRQ			= BIT(5),
Y
Yixian Liu 已提交
221
	HNS_ROCE_CAP_FLAG_MW			= BIT(7),
Y
Yixian Liu 已提交
222
	HNS_ROCE_CAP_FLAG_FRMR                  = BIT(8),
223
	HNS_ROCE_CAP_FLAG_QP_FLOW_CTRL		= BIT(9),
L
Lijun Ou 已提交
224
	HNS_ROCE_CAP_FLAG_ATOMIC		= BIT(10),
225
	HNS_ROCE_CAP_FLAG_SDI_MODE		= BIT(14),
226 227
};

228 229 230
#define HNS_ROCE_DB_TYPE_COUNT			2
#define HNS_ROCE_DB_UNIT_SIZE			4

231 232 233 234
enum {
	HNS_ROCE_DB_PER_PAGE = PAGE_SIZE / 4
};

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
enum hns_roce_reset_stage {
	HNS_ROCE_STATE_NON_RST,
	HNS_ROCE_STATE_RST_BEF_DOWN,
	HNS_ROCE_STATE_RST_DOWN,
	HNS_ROCE_STATE_RST_UNINIT,
	HNS_ROCE_STATE_RST_INIT,
	HNS_ROCE_STATE_RST_INITED,
};

enum hns_roce_instance_state {
	HNS_ROCE_STATE_NON_INIT,
	HNS_ROCE_STATE_INIT,
	HNS_ROCE_STATE_INITED,
	HNS_ROCE_STATE_UNINIT,
};

enum {
	HNS_ROCE_RST_DIRECT_RETURN		= 0,
};

255 256 257 258 259 260
enum {
	CMD_RST_PRC_OTHERS,
	CMD_RST_PRC_SUCCESS,
	CMD_RST_PRC_EBUSY,
};

261 262 263 264 265
#define HNS_ROCE_CMD_SUCCESS			1

#define HNS_ROCE_PORT_DOWN			0
#define HNS_ROCE_PORT_UP			1

266 267 268
/* The minimum page size is 4K for hardware */
#define HNS_HW_PAGE_SHIFT			12
#define HNS_HW_PAGE_SIZE			(1 << HNS_HW_PAGE_SHIFT)
269 270 271 272

struct hns_roce_uar {
	u64		pfn;
	unsigned long	index;
273
	unsigned long	logic_idx;
274 275 276 277 278
};

struct hns_roce_ucontext {
	struct ib_ucontext	ibucontext;
	struct hns_roce_uar	uar;
279 280
	struct list_head	page_list;
	struct mutex		page_mutex;
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
};

struct hns_roce_pd {
	struct ib_pd		ibpd;
	unsigned long		pdn;
};

struct hns_roce_bitmap {
	/* Bitmap Traversal last a bit which is 1 */
	unsigned long		last;
	unsigned long		top;
	unsigned long		max;
	unsigned long		reserved_top;
	unsigned long		mask;
	spinlock_t		lock;
	unsigned long		*table;
};

/* For Hardware Entry Memory */
struct hns_roce_hem_table {
	/* HEM type: 0 = qpc, 1 = mtt, 2 = cqc, 3 = srq, 4 = other */
	u32		type;
	/* HEM array elment num */
	unsigned long	num_hem;
	/* HEM entry record obj total num */
	unsigned long	num_obj;
307
	/* Single obj size */
308
	unsigned long	obj_size;
309
	unsigned long	table_chunk_size;
310 311 312
	int		lowmem;
	struct mutex	mutex;
	struct hns_roce_hem **hem;
313 314 315 316
	u64		**bt_l1;
	dma_addr_t	*bt_l1_dma_addr;
	u64		**bt_l0;
	dma_addr_t	*bt_l0_dma_addr;
317 318
};

319 320
struct hns_roce_buf_region {
	int offset; /* page offset */
321
	u32 count; /* page count */
322 323 324 325 326 327 328 329 330 331 332
	int hopnum; /* addressing hop num */
};

#define HNS_ROCE_MAX_BT_REGION	3
#define HNS_ROCE_MAX_BT_LEVEL	3
struct hns_roce_hem_list {
	struct list_head root_bt;
	/* link all bt dma mem by hop config */
	struct list_head mid_bt[HNS_ROCE_MAX_BT_REGION][HNS_ROCE_MAX_BT_LEVEL];
	struct list_head btm_bt; /* link all bottom bt in @mid_bt */
	dma_addr_t root_ba; /* pointer to the root ba table */
333 334 335 336 337 338 339 340
};

struct hns_roce_buf_attr {
	struct {
		size_t	size;  /* region size */
		int	hopnum; /* multi-hop addressing hop num */
	} region[HNS_ROCE_MAX_BT_REGION];
	int region_count; /* valid region count */
341
	unsigned int page_shift;  /* buffer page shift */
342 343 344
	bool fixed_page; /* decide page shift is fixed-size or maximum size */
	int user_access; /* umem access flag */
	bool mtt_only; /* only alloc buffer-required MTT memory */
345 346
};

347 348 349 350 351 352 353 354 355 356
struct hns_roce_hem_cfg {
	dma_addr_t	root_ba; /* root BA table's address */
	bool		is_direct; /* addressing without BA table */
	unsigned int	ba_pg_shift; /* BA table page shift */
	unsigned int	buf_pg_shift; /* buffer page shift */
	unsigned int	buf_pg_count;  /* buffer page count */
	struct hns_roce_buf_region region[HNS_ROCE_MAX_BT_REGION];
	int		region_count;
};

357 358
/* memory translate region */
struct hns_roce_mtr {
359
	struct hns_roce_hem_list hem_list; /* multi-hop addressing resource */
360 361
	struct ib_umem		*umem; /* user space buffer */
	struct hns_roce_buf	*kmem; /* kernel space buffer */
362
	struct hns_roce_hem_cfg  hem_cfg; /* config for hardware addressing */
363 364
};

Y
Yixian Liu 已提交
365 366 367 368 369 370 371 372 373 374
struct hns_roce_mw {
	struct ib_mw		ibmw;
	u32			pdn;
	u32			rkey;
	int			enabled; /* MW's active status */
	u32			pbl_hop_num;
	u32			pbl_ba_pg_sz;
	u32			pbl_buf_pg_sz;
};

375 376 377 378 379 380 381 382 383
/* Only support 4K page size for mr register */
#define MR_SIZE_4K 0

struct hns_roce_mr {
	struct ib_mr		ibmr;
	u64			iova; /* MR's virtual orignal addr */
	u64			size; /* Address range of MR */
	u32			key; /* Key of MR */
	u32			pd;   /* PD num of MR */
384
	u32			access;	/* Access permission of MR */
385 386
	int			enabled; /* MR's active status */
	int			type;	/* MR's register type */
387
	u32			pbl_hop_num;	/* multi-hop number */
388 389 390
	struct hns_roce_mtr	pbl_mtr;
	u32			npages;
	dma_addr_t		*page_list;
391 392 393 394 395 396 397 398 399 400
};

struct hns_roce_mr_table {
	struct hns_roce_bitmap		mtpt_bitmap;
	struct hns_roce_hem_table	mtpt_table;
};

struct hns_roce_wq {
	u64		*wrid;     /* Work request ID */
	spinlock_t	lock;
401
	u32		wqe_cnt;  /* WQE num */
402 403
	int		max_gs;
	int		offset;
404
	int		wqe_shift;	/* WQE size */
405 406 407 408 409
	u32		head;
	u32		tail;
	void __iomem	*db_reg_l;
};

410
struct hns_roce_sge {
411
	unsigned int	sge_cnt;	/* SGE num */
412
	int		offset;
413
	int		sge_shift;	/* SGE size */
414 415
};

416 417 418 419 420
struct hns_roce_buf_list {
	void		*buf;
	dma_addr_t	map;
};

421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
/*
 * %HNS_ROCE_BUF_DIRECT indicates that the all memory must be in a continuous
 * dma address range.
 *
 * %HNS_ROCE_BUF_NOSLEEP indicates that the caller cannot sleep.
 *
 * %HNS_ROCE_BUF_NOFAIL allocation only failed when allocated size is zero, even
 * the allocated size is smaller than the required size.
 */
enum {
	HNS_ROCE_BUF_DIRECT = BIT(0),
	HNS_ROCE_BUF_NOSLEEP = BIT(1),
	HNS_ROCE_BUF_NOFAIL = BIT(2),
};

436
struct hns_roce_buf {
437 438
	struct hns_roce_buf_list	*trunk_list;
	u32				ntrunks;
439
	u32				npages;
440
	unsigned int			trunk_shift;
441
	unsigned int			page_shift;
442 443
};

444 445 446
struct hns_roce_db_pgdir {
	struct list_head	list;
	DECLARE_BITMAP(order0, HNS_ROCE_DB_PER_PAGE);
447 448
	DECLARE_BITMAP(order1, HNS_ROCE_DB_PER_PAGE / HNS_ROCE_DB_TYPE_COUNT);
	unsigned long		*bits[HNS_ROCE_DB_TYPE_COUNT];
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
	u32			*page;
	dma_addr_t		db_dma;
};

struct hns_roce_user_db_page {
	struct list_head	list;
	struct ib_umem		*umem;
	unsigned long		user_virt;
	refcount_t		refcount;
};

struct hns_roce_db {
	u32		*db_record;
	union {
		struct hns_roce_db_pgdir *pgdir;
		struct hns_roce_user_db_page *user_page;
	} u;
	dma_addr_t	dma;
467
	void		*virt_addr;
468 469 470 471
	int		index;
	int		order;
};

472 473
struct hns_roce_cq {
	struct ib_cq			ib_cq;
474
	struct hns_roce_mtr		mtr;
475
	struct hns_roce_db		db;
476
	u32				flags;
477 478 479
	spinlock_t			lock;
	u32				cq_depth;
	u32				cons_index;
480
	u32				*set_ci_db;
481
	void __iomem			*cq_db_l;
482
	u16				*tptr_addr;
483
	int				arm_sn;
484
	int				cqe_size;
485 486 487 488
	unsigned long			cqn;
	u32				vector;
	atomic_t			refcount;
	struct completion		free;
489 490 491 492
	struct list_head		sq_list; /* all qps on this send cq */
	struct list_head		rq_list; /* all qps on this recv cq */
	int				is_armed; /* cq is armed */
	struct list_head		node; /* all armed cqs are on a list */
493 494
};

495
struct hns_roce_idx_que {
496
	struct hns_roce_mtr		mtr;
497
	int				entry_shift;
498
	unsigned long			*bitmap;
499 500
};

501 502
struct hns_roce_srq {
	struct ib_srq		ibsrq;
503
	unsigned long		srqn;
504
	u32			wqe_cnt;
505 506 507 508 509 510 511
	int			max_gs;
	int			wqe_shift;
	void __iomem		*db_reg_l;

	atomic_t		refcount;
	struct completion	free;

512 513
	struct hns_roce_mtr	buf_mtr;

514 515 516 517 518 519
	u64		       *wrid;
	struct hns_roce_idx_que idx_que;
	spinlock_t		lock;
	int			head;
	int			tail;
	struct mutex		mutex;
520
	void (*event)(struct hns_roce_srq *srq, enum hns_roce_event event);
521 522 523 524 525 526 527 528 529 530
};

struct hns_roce_uar_table {
	struct hns_roce_bitmap bitmap;
};

struct hns_roce_qp_table {
	struct hns_roce_bitmap		bitmap;
	struct hns_roce_hem_table	qp_table;
	struct hns_roce_hem_table	irrl_table;
531
	struct hns_roce_hem_table	trrl_table;
532
	struct hns_roce_hem_table	sccc_table;
533
	struct mutex			scc_mutex;
534 535 536 537
};

struct hns_roce_cq_table {
	struct hns_roce_bitmap		bitmap;
538
	struct xarray			array;
539 540 541
	struct hns_roce_hem_table	table;
};

L
Lijun Ou 已提交
542 543 544 545 546 547
struct hns_roce_srq_table {
	struct hns_roce_bitmap		bitmap;
	struct xarray			xa;
	struct hns_roce_hem_table	table;
};

548 549 550 551 552
struct hns_roce_raq_table {
	struct hns_roce_buf_list	*e_raq_buf;
};

struct hns_roce_av {
553 554 555 556 557 558 559 560 561 562 563
	u8 port;
	u8 gid_index;
	u8 stat_rate;
	u8 hop_limit;
	u32 flowlabel;
	u16 udp_sport;
	u8 sl;
	u8 tclass;
	u8 dgid[HNS_ROCE_GID_SIZE];
	u8 mac[ETH_ALEN];
	u16 vlan_id;
564
	u8 vlan_en;
565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
};

struct hns_roce_ah {
	struct ib_ah		ibah;
	struct hns_roce_av	av;
};

struct hns_roce_cmd_context {
	struct completion	done;
	int			result;
	int			next;
	u64			out_param;
	u16			token;
};

struct hns_roce_cmdq {
	struct dma_pool		*pool;
	struct mutex		hcr_mutex;
	struct semaphore	poll_sem;
	/*
585 586 587
	 * Event mode: cmd register mutex protection,
	 * ensure to not exceed max_cmds and user use limit region
	 */
588 589 590 591 592 593
	struct semaphore	event_sem;
	int			max_cmds;
	spinlock_t		context_lock;
	int			free_head;
	struct hns_roce_cmd_context *context;
	/*
594 595 596
	 * Result of get integer part
	 * which max_comds compute according a power of 2
	 */
597 598
	u16			token_mask;
	/*
599 600 601 602 603
	 * Process whether use event mode, init default non-zero
	 * After the event queue of cmd event ready,
	 * can switch into event mode
	 * close device, switch into poll mode(non event mode)
	 */
604 605 606
	u8			use_events;
};

S
Shaobo Xu 已提交
607 608 609 610 611
struct hns_roce_cmd_mailbox {
	void		       *buf;
	dma_addr_t		dma;
};

612 613
struct hns_roce_dev;

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628
struct hns_roce_rinl_sge {
	void			*addr;
	u32			len;
};

struct hns_roce_rinl_wqe {
	struct hns_roce_rinl_sge *sg_list;
	u32			 sge_cnt;
};

struct hns_roce_rinl_buf {
	struct hns_roce_rinl_wqe *wqe_list;
	u32			 wqe_cnt;
};

629 630 631 632
enum {
	HNS_ROCE_FLUSH_FLAG = 0,
};

633 634 635 636 637 638 639 640 641
struct hns_roce_work {
	struct hns_roce_dev *hr_dev;
	struct work_struct work;
	u32 qpn;
	u32 cqn;
	int event_type;
	int sub_type;
};

642 643 644
struct hns_roce_qp {
	struct ib_qp		ibqp;
	struct hns_roce_wq	rq;
645
	struct hns_roce_db	rdb;
646
	struct hns_roce_db	sdb;
647
	unsigned long		en_flags;
648
	u32			doorbell_qpn;
649
	enum ib_sig_type	sq_signal_bits;
650 651
	struct hns_roce_wq	sq;

652 653
	struct hns_roce_mtr	mtr;

654 655 656
	u32			buff_size;
	struct mutex		mutex;
	u8			port;
657
	u8			phy_port;
658 659 660 661
	u8			sl;
	u8			resp_depth;
	u8			state;
	u32			access_flags;
662
	u32                     atomic_rd_en;
663
	u32			pkey_index;
664
	u32			qkey;
665 666
	void			(*event)(struct hns_roce_qp *qp,
					 enum hns_roce_event event_type);
667 668 669 670
	unsigned long		qpn;

	atomic_t		refcount;
	struct completion	free;
671 672 673

	struct hns_roce_sge	sge;
	u32			next_sge;
674 675
	enum ib_mtu		path_mtu;
	u32			max_inline_data;
676

677 678
	/* 0: flush needed, 1: unneeded */
	unsigned long		flush_flag;
679
	struct hns_roce_work	flush_work;
680
	struct hns_roce_rinl_buf rq_inl_buf;
681 682 683
	struct list_head	node;		/* all qps are on a list */
	struct list_head	rq_node;	/* all recv qps are on a list */
	struct list_head	sq_node;	/* all send qps are on a list */
684 685 686 687 688 689 690 691 692
};

struct hns_roce_ib_iboe {
	spinlock_t		lock;
	struct net_device      *netdevs[HNS_ROCE_MAX_PORTS];
	struct notifier_block	nb;
	u8			phy_port[HNS_ROCE_MAX_PORTS];
};

Y
Yixian Liu 已提交
693 694 695 696 697 698
enum {
	HNS_ROCE_EQ_STAT_INVALID  = 0,
	HNS_ROCE_EQ_STAT_VALID    = 2,
};

struct hns_roce_ceqe {
699 700
	__le32	comp;
	__le32	rsv[15];
Y
Yixian Liu 已提交
701 702 703
};

struct hns_roce_aeqe {
704
	__le32 asyn;
Y
Yixian Liu 已提交
705 706
	union {
		struct {
707
			__le32 qp;
Y
Yixian Liu 已提交
708 709 710 711
			u32 rsv0;
			u32 rsv1;
		} qp_event;

712 713 714 715 716 717
		struct {
			__le32 srq;
			u32 rsv0;
			u32 rsv1;
		} srq_event;

Y
Yixian Liu 已提交
718
		struct {
719
			__le32 cq;
Y
Yixian Liu 已提交
720 721 722 723 724
			u32 rsv0;
			u32 rsv1;
		} cq_event;

		struct {
725
			__le32 ceqe;
Y
Yixian Liu 已提交
726 727 728 729 730 731 732 733 734 735 736
			u32 rsv0;
			u32 rsv1;
		} ce_event;

		struct {
			__le64  out_param;
			__le16  token;
			u8	status;
			u8	rsv0;
		} __packed cmd;
	 } event;
737
	__le32 rsv[12];
Y
Yixian Liu 已提交
738 739
};

740 741 742 743
struct hns_roce_eq {
	struct hns_roce_dev		*hr_dev;
	void __iomem			*doorbell;

744
	int				type_flag; /* Aeq:1 ceq:0 */
745 746 747 748 749 750 751 752
	int				eqn;
	u32				entries;
	int				log_entries;
	int				eqe_size;
	int				irq;
	int				log_page_size;
	int				cons_index;
	struct hns_roce_buf_list	*buf_list;
Y
Yixian Liu 已提交
753 754 755 756
	int				over_ignore;
	int				coalesce;
	int				arm_st;
	int				hop_num;
757
	struct hns_roce_mtr		mtr;
758
	u16				eq_max_cnt;
Y
Yixian Liu 已提交
759 760
	int				eq_period;
	int				shift;
761 762
	int				event_type;
	int				sub_type;
763 764 765 766
};

struct hns_roce_eq_table {
	struct hns_roce_eq	*eq;
Y
Yixian Liu 已提交
767
	void __iomem		**eqc_base; /* only for hw v1 */
768 769 770
};

struct hns_roce_caps {
771
	u64		fw_ver;
772 773 774 775 776 777
	u8		num_ports;
	int		gid_table_len[HNS_ROCE_MAX_PORTS];
	int		pkey_table_len[HNS_ROCE_MAX_PORTS];
	int		local_ca_ack_delay;
	int		num_uars;
	u32		phy_num_uars;
778 779 780
	u32		max_sq_sg;
	u32		max_sq_inline;
	u32		max_rq_sg;
781
	u32		max_extend_sg;
782
	int		num_qps;
L
Lijun Ou 已提交
783
	int             reserved_qps;
784 785
	int		num_qpc_timer;
	int		num_cqc_timer;
L
Lijun Ou 已提交
786
	int		num_srqs;
787
	u32		max_wqes;
L
Lijun Ou 已提交
788 789
	u32		max_srq_wrs;
	u32		max_srq_sges;
790 791
	u32		max_sq_desc_sz;
	u32		max_rq_desc_sz;
792
	u32		max_srq_desc_sz;
793 794 795
	int		max_qp_init_rdma;
	int		max_qp_dest_rdma;
	int		num_cqs;
796 797
	u32		max_cqes;
	u32		min_cqes;
798
	u32		min_wqes;
799
	int		reserved_cqs;
L
Lijun Ou 已提交
800
	int		reserved_srqs;
801
	int		num_aeq_vectors;
Y
Yixian Liu 已提交
802
	int		num_comp_vectors;
803 804 805
	int		num_other_vectors;
	int		num_mtpts;
	u32		num_mtt_segs;
806
	u32		num_cqe_segs;
L
Lijun Ou 已提交
807 808
	u32		num_srqwqe_segs;
	u32		num_idx_segs;
809 810 811 812 813
	int		reserved_mrws;
	int		reserved_uars;
	int		num_pds;
	int		reserved_pds;
	u32		mtt_entry_sz;
814
	u32		cqe_sz;
815 816 817
	u32		page_size_cap;
	u32		reserved_lkey;
	int		mtpt_entry_sz;
818
	int		qpc_sz;
819
	int		irrl_entry_sz;
820
	int		trrl_entry_sz;
821
	int		cqc_entry_sz;
822
	int		sccc_sz;
823 824
	int		qpc_timer_entry_sz;
	int		cqc_timer_entry_sz;
L
Lijun Ou 已提交
825 826
	int		srqc_entry_sz;
	int		idx_entry_sz;
827 828 829
	u32		pbl_ba_pg_sz;
	u32		pbl_buf_pg_sz;
	u32		pbl_hop_num;
830
	int		aeqe_depth;
Y
Yixian Liu 已提交
831
	int		ceqe_depth;
832 833
	u32		aeqe_size;
	u32		ceqe_size;
834
	enum ib_mtu	max_mtu;
835
	u32		qpc_bt_num;
836
	u32		qpc_timer_bt_num;
837 838
	u32		srqc_bt_num;
	u32		cqc_bt_num;
839
	u32		cqc_timer_bt_num;
840
	u32		mpt_bt_num;
841
	u32		sccc_bt_num;
842
	u32		gmv_bt_num;
843 844 845 846 847 848 849 850 851 852 853 854
	u32		qpc_ba_pg_sz;
	u32		qpc_buf_pg_sz;
	u32		qpc_hop_num;
	u32		srqc_ba_pg_sz;
	u32		srqc_buf_pg_sz;
	u32		srqc_hop_num;
	u32		cqc_ba_pg_sz;
	u32		cqc_buf_pg_sz;
	u32		cqc_hop_num;
	u32		mpt_ba_pg_sz;
	u32		mpt_buf_pg_sz;
	u32		mpt_hop_num;
855 856 857
	u32		mtt_ba_pg_sz;
	u32		mtt_buf_pg_sz;
	u32		mtt_hop_num;
858 859 860
	u32		wqe_sq_hop_num;
	u32		wqe_sge_hop_num;
	u32		wqe_rq_hop_num;
861 862 863
	u32		sccc_ba_pg_sz;
	u32		sccc_buf_pg_sz;
	u32		sccc_hop_num;
864 865 866 867 868 869
	u32		qpc_timer_ba_pg_sz;
	u32		qpc_timer_buf_pg_sz;
	u32		qpc_timer_hop_num;
	u32		cqc_timer_ba_pg_sz;
	u32		cqc_timer_buf_pg_sz;
	u32		cqc_timer_hop_num;
L
Lang Cheng 已提交
870
	u32             cqe_ba_pg_sz;	/* page_size = 4K*(2^cqe_ba_pg_sz) */
871 872
	u32		cqe_buf_pg_sz;
	u32		cqe_hop_num;
873 874 875 876 877 878
	u32		srqwqe_ba_pg_sz;
	u32		srqwqe_buf_pg_sz;
	u32		srqwqe_hop_num;
	u32		idx_ba_pg_sz;
	u32		idx_buf_pg_sz;
	u32		idx_hop_num;
Y
Yixian Liu 已提交
879 880 881
	u32		eqe_ba_pg_sz;
	u32		eqe_buf_pg_sz;
	u32		eqe_hop_num;
882 883 884 885 886
	u32		gmv_entry_num;
	u32		gmv_entry_sz;
	u32		gmv_ba_pg_sz;
	u32		gmv_buf_pg_sz;
	u32		gmv_hop_num;
O
oulijun 已提交
887 888
	u32		sl_num;
	u32		tsq_buf_pg_sz;
O
oulijun 已提交
889
	u32		tpq_buf_pg_sz;
890
	u32		chunk_sz;	/* chunk size in non multihop mode */
891
	u64		flags;
892 893 894 895 896 897
	u16		default_ceq_max_cnt;
	u16		default_ceq_period;
	u16		default_aeq_max_cnt;
	u16		default_aeq_period;
	u16		default_aeq_arm_st;
	u16		default_ceq_arm_st;
898 899
};

900 901 902 903 904
struct hns_roce_dfx_hw {
	int (*query_cqc_info)(struct hns_roce_dev *hr_dev, u32 cqn,
			      int *buffer);
};

905 906 907 908 909 910
enum hns_roce_device_state {
	HNS_ROCE_DEVICE_STATE_INITED,
	HNS_ROCE_DEVICE_STATE_RST_DOWN,
	HNS_ROCE_DEVICE_STATE_UNINIT,
};

911 912
struct hns_roce_hw {
	int (*reset)(struct hns_roce_dev *hr_dev, bool enable);
913 914
	int (*cmq_init)(struct hns_roce_dev *hr_dev);
	void (*cmq_exit)(struct hns_roce_dev *hr_dev);
915
	int (*hw_profile)(struct hns_roce_dev *hr_dev);
916 917
	int (*hw_init)(struct hns_roce_dev *hr_dev);
	void (*hw_exit)(struct hns_roce_dev *hr_dev);
918 919 920 921
	int (*post_mbox)(struct hns_roce_dev *hr_dev, u64 in_param,
			 u64 out_param, u32 in_modifier, u8 op_modifier, u16 op,
			 u16 token, int event);
	int (*chk_mbox)(struct hns_roce_dev *hr_dev, unsigned long timeout);
922
	int (*rst_prc_mbox)(struct hns_roce_dev *hr_dev);
923
	int (*set_gid)(struct hns_roce_dev *hr_dev, u8 port, int gid_index,
924
		       const union ib_gid *gid, const struct ib_gid_attr *attr);
925
	int (*set_mac)(struct hns_roce_dev *hr_dev, u8 phy_port, u8 *addr);
926 927
	void (*set_mtu)(struct hns_roce_dev *hr_dev, u8 phy_port,
			enum ib_mtu mtu);
928 929
	int (*write_mtpt)(struct hns_roce_dev *hr_dev, void *mb_buf,
			  struct hns_roce_mr *mr, unsigned long mtpt_idx);
930 931 932 933
	int (*rereg_write_mtpt)(struct hns_roce_dev *hr_dev,
				struct hns_roce_mr *mr, int flags, u32 pdn,
				int mr_access_flags, u64 iova, u64 size,
				void *mb_buf);
934 935
	int (*frmr_write_mtpt)(struct hns_roce_dev *hr_dev, void *mb_buf,
			       struct hns_roce_mr *mr);
Y
Yixian Liu 已提交
936
	int (*mw_write_mtpt)(void *mb_buf, struct hns_roce_mw *mw);
937 938
	void (*write_cqc)(struct hns_roce_dev *hr_dev,
			  struct hns_roce_cq *hr_cq, void *mb_buf, u64 *mtts,
939
			  dma_addr_t dma_handle);
940 941
	int (*set_hem)(struct hns_roce_dev *hr_dev,
		       struct hns_roce_hem_table *table, int obj, int step_idx);
W
Wei Hu (Xavier) 已提交
942
	int (*clear_hem)(struct hns_roce_dev *hr_dev,
943 944
			 struct hns_roce_hem_table *table, int obj,
			 int step_idx);
945 946 947 948 949
	int (*query_qp)(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
			int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr);
	int (*modify_qp)(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
			 int attr_mask, enum ib_qp_state cur_state,
			 enum ib_qp_state new_state);
950
	int (*destroy_qp)(struct ib_qp *ibqp, struct ib_udata *udata);
951 952
	int (*qp_flow_control_init)(struct hns_roce_dev *hr_dev,
			 struct hns_roce_qp *hr_qp);
953 954 955 956
	int (*post_send)(struct ib_qp *ibqp, const struct ib_send_wr *wr,
			 const struct ib_send_wr **bad_wr);
	int (*post_recv)(struct ib_qp *qp, const struct ib_recv_wr *recv_wr,
			 const struct ib_recv_wr **bad_recv_wr);
957 958
	int (*req_notify_cq)(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
	int (*poll_cq)(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
959 960
	int (*dereg_mr)(struct hns_roce_dev *hr_dev, struct hns_roce_mr *mr,
			struct ib_udata *udata);
L
Leon Romanovsky 已提交
961
	int (*destroy_cq)(struct ib_cq *ibcq, struct ib_udata *udata);
962
	int (*modify_cq)(struct ib_cq *cq, u16 cq_count, u16 cq_period);
Y
Yixian Liu 已提交
963 964
	int (*init_eq)(struct hns_roce_dev *hr_dev);
	void (*cleanup_eq)(struct hns_roce_dev *hr_dev);
965 966 967 968 969 970 971 972 973 974 975
	void (*write_srqc)(struct hns_roce_dev *hr_dev,
			   struct hns_roce_srq *srq, u32 pdn, u16 xrcd, u32 cqn,
			   void *mb_buf, u64 *mtts_wqe, u64 *mtts_idx,
			   dma_addr_t dma_handle_wqe,
			   dma_addr_t dma_handle_idx);
	int (*modify_srq)(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr,
		       enum ib_srq_attr_mask srq_attr_mask,
		       struct ib_udata *udata);
	int (*query_srq)(struct ib_srq *ibsrq, struct ib_srq_attr *attr);
	int (*post_srq_recv)(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
			     const struct ib_recv_wr **bad_wr);
976 977
	const struct ib_device_ops *hns_roce_dev_ops;
	const struct ib_device_ops *hns_roce_dev_srq_ops;
978 979 980 981 982
};

struct hns_roce_dev {
	struct ib_device	ib_dev;
	struct platform_device  *pdev;
983 984
	struct pci_dev		*pci_dev;
	struct device		*dev;
985
	struct hns_roce_uar     priv_uar;
986
	const char		*irq_names[HNS_ROCE_MAX_IRQ_NUM];
987 988
	spinlock_t		sm_lock;
	spinlock_t		bt_cmd_lock;
989 990
	bool			active;
	bool			is_reset;
991
	bool			dis_db;
992
	unsigned long		reset_cnt;
993
	struct hns_roce_ib_iboe iboe;
994 995 996
	enum hns_roce_device_state state;
	struct list_head	qp_list; /* list of all qps on this dev */
	spinlock_t		qp_list_lock; /* protect qp_list */
997

998 999
	struct list_head        pgdir_list;
	struct mutex            pgdir_mutex;
1000 1001 1002
	int			irq[HNS_ROCE_MAX_IRQ_NUM];
	u8 __iomem		*reg_base;
	struct hns_roce_caps	caps;
1003
	struct xarray		qp_table_xa;
1004

1005
	unsigned char	dev_addr[HNS_ROCE_MAX_PORTS][ETH_ALEN];
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
	u64			sys_image_guid;
	u32                     vendor_id;
	u32                     vendor_part_id;
	u32                     hw_rev;
	void __iomem            *priv_addr;

	struct hns_roce_cmdq	cmd;
	struct hns_roce_bitmap    pd_bitmap;
	struct hns_roce_uar_table uar_table;
	struct hns_roce_mr_table  mr_table;
	struct hns_roce_cq_table  cq_table;
L
Lijun Ou 已提交
1017
	struct hns_roce_srq_table srq_table;
1018 1019
	struct hns_roce_qp_table  qp_table;
	struct hns_roce_eq_table  eq_table;
1020 1021
	struct hns_roce_hem_table  qpc_timer_table;
	struct hns_roce_hem_table  cqc_timer_table;
1022 1023 1024 1025
	/* GMV is the memory area that the driver allocates for the hardware
	 * to store SGID, SMAC and VLAN information.
	 */
	struct hns_roce_hem_table  gmv_table;
1026 1027 1028

	int			cmd_mod;
	int			loop_idc;
1029 1030
	u32			sdb_offset;
	u32			odb_offset;
1031 1032
	dma_addr_t		tptr_dma_addr;	/* only for hw v1 */
	u32			tptr_size;	/* only for hw v1 */
1033
	const struct hns_roce_hw *hw;
1034
	void			*priv;
1035
	struct workqueue_struct *irq_workq;
1036
	const struct hns_roce_dfx_hw *dfx;
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
};

static inline struct hns_roce_dev *to_hr_dev(struct ib_device *ib_dev)
{
	return container_of(ib_dev, struct hns_roce_dev, ib_dev);
}

static inline struct hns_roce_ucontext
			*to_hr_ucontext(struct ib_ucontext *ibucontext)
{
	return container_of(ibucontext, struct hns_roce_ucontext, ibucontext);
}

static inline struct hns_roce_pd *to_hr_pd(struct ib_pd *ibpd)
{
	return container_of(ibpd, struct hns_roce_pd, ibpd);
}

static inline struct hns_roce_ah *to_hr_ah(struct ib_ah *ibah)
{
	return container_of(ibah, struct hns_roce_ah, ibah);
}

static inline struct hns_roce_mr *to_hr_mr(struct ib_mr *ibmr)
{
	return container_of(ibmr, struct hns_roce_mr, ibmr);
}

Y
Yixian Liu 已提交
1065 1066 1067 1068 1069
static inline struct hns_roce_mw *to_hr_mw(struct ib_mw *ibmw)
{
	return container_of(ibmw, struct hns_roce_mw, ibmw);
}

1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
static inline struct hns_roce_qp *to_hr_qp(struct ib_qp *ibqp)
{
	return container_of(ibqp, struct hns_roce_qp, ibqp);
}

static inline struct hns_roce_cq *to_hr_cq(struct ib_cq *ib_cq)
{
	return container_of(ib_cq, struct hns_roce_cq, ib_cq);
}

static inline struct hns_roce_srq *to_hr_srq(struct ib_srq *ibsrq)
{
	return container_of(ibsrq, struct hns_roce_srq, ibsrq);
}

1085
static inline void hns_roce_write64_k(__le32 val[2], void __iomem *dest)
1086 1087 1088 1089 1090 1091 1092
{
	__raw_writeq(*(u64 *) val, dest);
}

static inline struct hns_roce_qp
	*__hns_roce_qp_lookup(struct hns_roce_dev *hr_dev, u32 qpn)
{
1093
	return xa_load(&hr_dev->qp_table_xa, qpn & (hr_dev->caps.num_qps - 1));
1094 1095 1096 1097
}

static inline void *hns_roce_buf_offset(struct hns_roce_buf *buf, int offset)
{
1098 1099
	return (char *)(buf->trunk_list[offset >> buf->trunk_shift].buf) +
			(offset & ((1 << buf->trunk_shift) - 1));
1100 1101 1102 1103
}

static inline dma_addr_t hns_roce_buf_page(struct hns_roce_buf *buf, int idx)
{
1104 1105 1106 1107
	int offset = idx << buf->page_shift;

	return buf->trunk_list[offset >> buf->trunk_shift].map +
			(offset & ((1 << buf->trunk_shift) - 1));
1108 1109
}

1110
#define hr_hw_page_align(x)		ALIGN(x, 1 << HNS_HW_PAGE_SHIFT)
1111

1112 1113
static inline u64 to_hr_hw_page_addr(u64 addr)
{
1114
	return addr >> HNS_HW_PAGE_SHIFT;
1115 1116 1117 1118
}

static inline u32 to_hr_hw_page_shift(u32 page_shift)
{
1119
	return page_shift - HNS_HW_PAGE_SHIFT;
1120 1121
}

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
static inline u32 to_hr_hem_hopnum(u32 hopnum, u32 count)
{
	if (count > 0)
		return hopnum == HNS_ROCE_HOP_NUM_0 ? 0 : hopnum;

	return 0;
}

static inline u32 to_hr_hem_entries_size(u32 count, u32 buf_shift)
{
	return hr_hw_page_align(count << buf_shift);
}

static inline u32 to_hr_hem_entries_count(u32 count, u32 buf_shift)
{
	return hr_hw_page_align(count << buf_shift) >> buf_shift;
}

static inline u32 to_hr_hem_entries_shift(u32 count, u32 buf_shift)
{
1142 1143 1144
	if (!count)
		return 0;

1145 1146 1147
	return ilog2(to_hr_hem_entries_count(count, buf_shift));
}

1148 1149 1150 1151 1152 1153 1154 1155
#define DSCP_SHIFT 2

static inline u8 get_tclass(const struct ib_global_route *grh)
{
	return grh->sgid_attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP ?
	       grh->traffic_class >> DSCP_SHIFT : grh->traffic_class;
}

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
int hns_roce_init_uar_table(struct hns_roce_dev *dev);
int hns_roce_uar_alloc(struct hns_roce_dev *dev, struct hns_roce_uar *uar);
void hns_roce_uar_free(struct hns_roce_dev *dev, struct hns_roce_uar *uar);
void hns_roce_cleanup_uar_table(struct hns_roce_dev *dev);

int hns_roce_cmd_init(struct hns_roce_dev *hr_dev);
void hns_roce_cmd_cleanup(struct hns_roce_dev *hr_dev);
void hns_roce_cmd_event(struct hns_roce_dev *hr_dev, u16 token, u8 status,
			u64 out_param);
int hns_roce_cmd_use_events(struct hns_roce_dev *hr_dev);
void hns_roce_cmd_use_polling(struct hns_roce_dev *hr_dev);

1168 1169 1170 1171
/* hns roce hw need current block and next block addr from mtt */
#define MTT_MIN_COUNT	 2
int hns_roce_mtr_find(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
		      int offset, u64 *mtt_buf, int mtt_max, u64 *base_addr);
1172
int hns_roce_mtr_create(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1173 1174 1175
			struct hns_roce_buf_attr *buf_attr,
			unsigned int page_shift, struct ib_udata *udata,
			unsigned long user_addr);
1176 1177 1178 1179
void hns_roce_mtr_destroy(struct hns_roce_dev *hr_dev,
			  struct hns_roce_mtr *mtr);
int hns_roce_mtr_map(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
		     dma_addr_t *pages, int page_cnt);
1180

1181 1182 1183 1184
int hns_roce_init_pd_table(struct hns_roce_dev *hr_dev);
int hns_roce_init_mr_table(struct hns_roce_dev *hr_dev);
int hns_roce_init_cq_table(struct hns_roce_dev *hr_dev);
int hns_roce_init_qp_table(struct hns_roce_dev *hr_dev);
L
Lijun Ou 已提交
1185
int hns_roce_init_srq_table(struct hns_roce_dev *hr_dev);
1186 1187 1188 1189 1190 1191

void hns_roce_cleanup_pd_table(struct hns_roce_dev *hr_dev);
void hns_roce_cleanup_mr_table(struct hns_roce_dev *hr_dev);
void hns_roce_cleanup_eq_table(struct hns_roce_dev *hr_dev);
void hns_roce_cleanup_cq_table(struct hns_roce_dev *hr_dev);
void hns_roce_cleanup_qp_table(struct hns_roce_dev *hr_dev);
L
Lijun Ou 已提交
1192
void hns_roce_cleanup_srq_table(struct hns_roce_dev *hr_dev);
1193 1194

int hns_roce_bitmap_alloc(struct hns_roce_bitmap *bitmap, unsigned long *obj);
1195 1196
void hns_roce_bitmap_free(struct hns_roce_bitmap *bitmap, unsigned long obj,
			 int rr);
1197 1198 1199 1200 1201 1202 1203
int hns_roce_bitmap_init(struct hns_roce_bitmap *bitmap, u32 num, u32 mask,
			 u32 reserved_bot, u32 resetrved_top);
void hns_roce_bitmap_cleanup(struct hns_roce_bitmap *bitmap);
void hns_roce_cleanup_bitmap(struct hns_roce_dev *hr_dev);
int hns_roce_bitmap_alloc_range(struct hns_roce_bitmap *bitmap, int cnt,
				int align, unsigned long *obj);
void hns_roce_bitmap_free_range(struct hns_roce_bitmap *bitmap,
1204 1205
				unsigned long obj, int cnt,
				int rr);
1206

1207 1208
int hns_roce_create_ah(struct ib_ah *ah, struct rdma_ah_init_attr *init_attr,
		       struct ib_udata *udata);
1209
int hns_roce_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
1210 1211 1212 1213
static inline int hns_roce_destroy_ah(struct ib_ah *ah, u32 flags)
{
	return 0;
}
1214

1215
int hns_roce_alloc_pd(struct ib_pd *pd, struct ib_udata *udata);
1216
int hns_roce_dealloc_pd(struct ib_pd *pd, struct ib_udata *udata);
1217 1218 1219 1220 1221

struct ib_mr *hns_roce_get_dma_mr(struct ib_pd *pd, int acc);
struct ib_mr *hns_roce_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
				   u64 virt_addr, int access_flags,
				   struct ib_udata *udata);
1222 1223 1224
int hns_roce_rereg_user_mr(struct ib_mr *mr, int flags, u64 start, u64 length,
			   u64 virt_addr, int mr_access_flags, struct ib_pd *pd,
			   struct ib_udata *udata);
Y
Yixian Liu 已提交
1225
struct ib_mr *hns_roce_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
1226
				u32 max_num_sg);
Y
Yixian Liu 已提交
1227 1228
int hns_roce_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
		       unsigned int *sg_offset);
1229
int hns_roce_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
1230 1231 1232
int hns_roce_hw_destroy_mpt(struct hns_roce_dev *hr_dev,
			    struct hns_roce_cmd_mailbox *mailbox,
			    unsigned long mpt_index);
S
Shaobo Xu 已提交
1233
unsigned long key_to_hw_index(u32 key);
1234

1235
int hns_roce_alloc_mw(struct ib_mw *mw, struct ib_udata *udata);
Y
Yixian Liu 已提交
1236 1237
int hns_roce_dealloc_mw(struct ib_mw *ibmw);

1238
void hns_roce_buf_free(struct hns_roce_dev *hr_dev, struct hns_roce_buf *buf);
1239 1240
struct hns_roce_buf *hns_roce_buf_alloc(struct hns_roce_dev *hr_dev, u32 size,
					u32 page_shift, u32 flags);
1241

1242 1243 1244 1245
int hns_roce_get_kmem_bufs(struct hns_roce_dev *hr_dev, dma_addr_t *bufs,
			   int buf_cnt, int start, struct hns_roce_buf *buf);
int hns_roce_get_umem_bufs(struct hns_roce_dev *hr_dev, dma_addr_t *bufs,
			   int buf_cnt, int start, struct ib_umem *umem,
1246
			   unsigned int page_shift);
1247

1248 1249 1250
int hns_roce_create_srq(struct ib_srq *srq,
			struct ib_srq_init_attr *srq_init_attr,
			struct ib_udata *udata);
1251 1252 1253
int hns_roce_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr,
			enum ib_srq_attr_mask srq_attr_mask,
			struct ib_udata *udata);
1254
int hns_roce_destroy_srq(struct ib_srq *ibsrq, struct ib_udata *udata);
1255

1256 1257 1258 1259 1260
struct ib_qp *hns_roce_create_qp(struct ib_pd *ib_pd,
				 struct ib_qp_init_attr *init_attr,
				 struct ib_udata *udata);
int hns_roce_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
		       int attr_mask, struct ib_udata *udata);
1261
void init_flush_work(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp);
1262 1263 1264
void *hns_roce_get_recv_wqe(struct hns_roce_qp *hr_qp, int n);
void *hns_roce_get_send_wqe(struct hns_roce_qp *hr_qp, int n);
void *hns_roce_get_extend_sge(struct hns_roce_qp *hr_qp, int n);
1265 1266 1267 1268 1269 1270 1271 1272
bool hns_roce_wq_overflow(struct hns_roce_wq *hr_wq, int nreq,
			  struct ib_cq *ib_cq);
enum hns_roce_qp_state to_hns_roce_state(enum ib_qp_state state);
void hns_roce_lock_cqs(struct hns_roce_cq *send_cq,
		       struct hns_roce_cq *recv_cq);
void hns_roce_unlock_cqs(struct hns_roce_cq *send_cq,
			 struct hns_roce_cq *recv_cq);
void hns_roce_qp_remove(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp);
X
Xi Wang 已提交
1273 1274
void hns_roce_qp_destroy(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp,
			 struct ib_udata *udata);
1275
__be32 send_ieth(const struct ib_send_wr *wr);
1276 1277
int to_hr_qp_type(int qp_type);

1278 1279
int hns_roce_create_cq(struct ib_cq *ib_cq, const struct ib_cq_init_attr *attr,
		       struct ib_udata *udata);
1280

L
Leon Romanovsky 已提交
1281
int hns_roce_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata);
1282 1283
int hns_roce_db_map_user(struct hns_roce_ucontext *context,
			 struct ib_udata *udata, unsigned long virt,
1284 1285 1286
			 struct hns_roce_db *db);
void hns_roce_db_unmap_user(struct hns_roce_ucontext *context,
			    struct hns_roce_db *db);
1287 1288 1289 1290
int hns_roce_alloc_db(struct hns_roce_dev *hr_dev, struct hns_roce_db *db,
		      int order);
void hns_roce_free_db(struct hns_roce_dev *hr_dev, struct hns_roce_db *db);

1291 1292 1293
void hns_roce_cq_completion(struct hns_roce_dev *hr_dev, u32 cqn);
void hns_roce_cq_event(struct hns_roce_dev *hr_dev, u32 cqn, int event_type);
void hns_roce_qp_event(struct hns_roce_dev *hr_dev, u32 qpn, int event_type);
1294
void hns_roce_srq_event(struct hns_roce_dev *hr_dev, u32 srqn, int event_type);
1295
int hns_get_gid_index(struct hns_roce_dev *hr_dev, u8 port, int gid_index);
1296
void hns_roce_handle_device_err(struct hns_roce_dev *hr_dev);
1297 1298
int hns_roce_init(struct hns_roce_dev *hr_dev);
void hns_roce_exit(struct hns_roce_dev *hr_dev);
1299

1300 1301
int hns_roce_fill_res_cq_entry(struct sk_buff *msg,
			       struct ib_cq *ib_cq);
1302
#endif /* _HNS_ROCE_DEVICE_H */