i2c-i801.c 50.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
    Copyright (c) 1998 - 2002  Frodo Looijaard <frodol@dds.nl>,
    Philip Edelbrock <phil@netroedge.com>, and Mark D. Studebaker
    <mdsxyz123@yahoo.com>
5
    Copyright (C) 2007 - 2014  Jean Delvare <jdelvare@suse.de>
6 7
    Copyright (C) 2010         Intel Corporation,
                               David Woodhouse <dwmw2@infradead.org>
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16 17 18 19 20

    This program is free software; you can redistribute it and/or modify
    it under the terms of the GNU General Public License as published by
    the Free Software Foundation; either version 2 of the License, or
    (at your option) any later version.

    This program is distributed in the hope that it will be useful,
    but WITHOUT ANY WARRANTY; without even the implied warranty of
    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
    GNU General Public License for more details.
*/

/*
21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
 * Supports the following Intel I/O Controller Hubs (ICH):
 *
 *					I/O			Block	I2C
 *					region	SMBus	Block	proc.	block
 * Chip name			PCI ID	size	PEC	buffer	call	read
 * ---------------------------------------------------------------------------
 * 82801AA (ICH)		0x2413	16	no	no	no	no
 * 82801AB (ICH0)		0x2423	16	no	no	no	no
 * 82801BA (ICH2)		0x2443	16	no	no	no	no
 * 82801CA (ICH3)		0x2483	32	soft	no	no	no
 * 82801DB (ICH4)		0x24c3	32	hard	yes	no	no
 * 82801E (ICH5)		0x24d3	32	hard	yes	yes	yes
 * 6300ESB			0x25a4	32	hard	yes	yes	yes
 * 82801F (ICH6)		0x266a	32	hard	yes	yes	yes
 * 6310ESB/6320ESB		0x269b	32	hard	yes	yes	yes
 * 82801G (ICH7)		0x27da	32	hard	yes	yes	yes
 * 82801H (ICH8)		0x283e	32	hard	yes	yes	yes
 * 82801I (ICH9)		0x2930	32	hard	yes	yes	yes
 * EP80579 (Tolapai)		0x5032	32	hard	yes	yes	yes
 * ICH10			0x3a30	32	hard	yes	yes	yes
 * ICH10			0x3a60	32	hard	yes	yes	yes
 * 5/3400 Series (PCH)		0x3b30	32	hard	yes	yes	yes
 * 6 Series (PCH)		0x1c22	32	hard	yes	yes	yes
 * Patsburg (PCH)		0x1d22	32	hard	yes	yes	yes
 * Patsburg (PCH) IDF		0x1d70	32	hard	yes	yes	yes
 * Patsburg (PCH) IDF		0x1d71	32	hard	yes	yes	yes
 * Patsburg (PCH) IDF		0x1d72	32	hard	yes	yes	yes
 * DH89xxCC (PCH)		0x2330	32	hard	yes	yes	yes
 * Panther Point (PCH)		0x1e22	32	hard	yes	yes	yes
 * Lynx Point (PCH)		0x8c22	32	hard	yes	yes	yes
 * Lynx Point-LP (PCH)		0x9c22	32	hard	yes	yes	yes
 * Avoton (SOC)			0x1f3c	32	hard	yes	yes	yes
 * Wellsburg (PCH)		0x8d22	32	hard	yes	yes	yes
 * Wellsburg (PCH) MS		0x8d7d	32	hard	yes	yes	yes
 * Wellsburg (PCH) MS		0x8d7e	32	hard	yes	yes	yes
 * Wellsburg (PCH) MS		0x8d7f	32	hard	yes	yes	yes
 * Coleto Creek (PCH)		0x23b0	32	hard	yes	yes	yes
58
 * Wildcat Point (PCH)		0x8ca2	32	hard	yes	yes	yes
59 60
 * Wildcat Point-LP (PCH)	0x9ca2	32	hard	yes	yes	yes
 * BayTrail (SOC)		0x0f12	32	hard	yes	yes	yes
61
 * Sunrise Point-H (PCH) 	0xa123  32	hard	yes	yes	yes
62
 * Sunrise Point-LP (PCH)	0x9d23	32	hard	yes	yes	yes
63
 * DNV (SOC)			0x19df	32	hard	yes	yes	yes
64
 * Broxton (SOC)		0x5ad4	32	hard	yes	yes	yes
65 66
 * Lewisburg (PCH)		0xa1a3	32	hard	yes	yes	yes
 * Lewisburg Supersku (PCH)	0xa223	32	hard	yes	yes	yes
67
 * Kaby Lake PCH-H (PCH)	0xa2a3	32	hard	yes	yes	yes
68
 * Gemini Lake (SOC)		0x31d4	32	hard	yes	yes	yes
69 70
 * Cannon Lake-H (PCH)		0xa323	32	hard	yes	yes	yes
 * Cannon Lake-LP (PCH)		0x9da3	32	hard	yes	yes	yes
71
 * Cedar Fork (PCH)		0x18df	32	hard	yes	yes	yes
72 73 74 75 76 77 78 79
 *
 * Features supported by this driver:
 * Software PEC				no
 * Hardware PEC				yes
 * Block buffer				yes
 * Block process call transaction	no
 * I2C block read transaction		yes (doesn't use the block buffer)
 * Slave mode				no
80
 * SMBus Host Notify			yes
81 82 83 84
 * Interrupt processing			yes
 *
 * See the file Documentation/i2c/busses/i2c-i801 for details.
 */
L
Linus Torvalds 已提交
85

86
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
87 88 89 90 91 92 93 94
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/kernel.h>
#include <linux/stddef.h>
#include <linux/delay.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/i2c.h>
95
#include <linux/i2c-smbus.h>
96
#include <linux/acpi.h>
97
#include <linux/io.h>
98
#include <linux/dmi.h>
B
Ben Hutchings 已提交
99
#include <linux/slab.h>
100
#include <linux/wait.h>
101
#include <linux/err.h>
102 103
#include <linux/platform_device.h>
#include <linux/platform_data/itco_wdt.h>
104
#include <linux/pm_runtime.h>
105

106
#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
107 108 109
#include <linux/gpio.h>
#include <linux/i2c-mux-gpio.h>
#endif
L
Linus Torvalds 已提交
110 111

/* I801 SMBus address offsets */
112 113 114 115 116 117 118 119 120 121
#define SMBHSTSTS(p)	(0 + (p)->smba)
#define SMBHSTCNT(p)	(2 + (p)->smba)
#define SMBHSTCMD(p)	(3 + (p)->smba)
#define SMBHSTADD(p)	(4 + (p)->smba)
#define SMBHSTDAT0(p)	(5 + (p)->smba)
#define SMBHSTDAT1(p)	(6 + (p)->smba)
#define SMBBLKDAT(p)	(7 + (p)->smba)
#define SMBPEC(p)	(8 + (p)->smba)		/* ICH3 and later */
#define SMBAUXSTS(p)	(12 + (p)->smba)	/* ICH4 and later */
#define SMBAUXCTL(p)	(13 + (p)->smba)	/* ICH4 and later */
122 123 124
#define SMBSLVSTS(p)	(16 + (p)->smba)	/* ICH3 and later */
#define SMBSLVCMD(p)	(17 + (p)->smba)	/* ICH3 and later */
#define SMBNTFDADD(p)	(20 + (p)->smba)	/* ICH3 and later */
L
Linus Torvalds 已提交
125 126

/* PCI Address Constants */
127
#define SMBBAR		4
128
#define SMBPCICTL	0x004
129
#define SMBPCISTS	0x006
L
Linus Torvalds 已提交
130
#define SMBHSTCFG	0x040
131 132 133 134 135 136 137 138 139 140
#define TCOBASE		0x050
#define TCOCTL		0x054

#define ACPIBASE		0x040
#define ACPIBASE_SMI_OFF	0x030
#define ACPICTRL		0x044
#define ACPICTRL_EN		0x080

#define SBREG_BAR		0x10
#define SBREG_SMBCTRL		0xc6000c
L
Linus Torvalds 已提交
141

142
/* Host status bits for SMBPCISTS */
143
#define SMBPCISTS_INTS		BIT(3)
144

145
/* Control bits for SMBPCICTL */
146
#define SMBPCICTL_INTDIS	BIT(10)
147

L
Linus Torvalds 已提交
148
/* Host configuration bits for SMBHSTCFG */
149 150 151 152
#define SMBHSTCFG_HST_EN	BIT(0)
#define SMBHSTCFG_SMB_SMI_EN	BIT(1)
#define SMBHSTCFG_I2C_EN	BIT(2)
#define SMBHSTCFG_SPD_WD	BIT(4)
L
Linus Torvalds 已提交
153

154
/* TCO configuration bits for TCOCTL */
155
#define TCOCTL_EN		BIT(8)
156

157
/* Auxiliary status register bits, ICH4+ only */
158 159
#define SMBAUXSTS_CRCE		BIT(0)
#define SMBAUXSTS_STCO		BIT(1)
160

L
Lucas De Marchi 已提交
161
/* Auxiliary control register bits, ICH4+ only */
162 163
#define SMBAUXCTL_CRC		BIT(0)
#define SMBAUXCTL_E32B		BIT(1)
O
Oleg Ryjkov 已提交
164

L
Linus Torvalds 已提交
165
/* Other settings */
166
#define MAX_RETRIES		400
L
Linus Torvalds 已提交
167 168 169 170 171 172

/* I801 command constants */
#define I801_QUICK		0x00
#define I801_BYTE		0x04
#define I801_BYTE_DATA		0x08
#define I801_WORD_DATA		0x0C
173
#define I801_PROC_CALL		0x10	/* unimplemented */
L
Linus Torvalds 已提交
174
#define I801_BLOCK_DATA		0x14
175
#define I801_I2C_BLOCK_DATA	0x18	/* ICH5 and later */
176 177

/* I801 Host Control register bits */
178 179 180 181 182
#define SMBHSTCNT_INTREN	BIT(0)
#define SMBHSTCNT_KILL		BIT(1)
#define SMBHSTCNT_LAST_BYTE	BIT(5)
#define SMBHSTCNT_START		BIT(6)
#define SMBHSTCNT_PEC_EN	BIT(7)	/* ICH3 and later */
L
Linus Torvalds 已提交
183

O
Oleg Ryjkov 已提交
184
/* I801 Hosts Status register bits */
185 186 187 188 189 190 191 192
#define SMBHSTSTS_BYTE_DONE	BIT(7)
#define SMBHSTSTS_INUSE_STS	BIT(6)
#define SMBHSTSTS_SMBALERT_STS	BIT(5)
#define SMBHSTSTS_FAILED	BIT(4)
#define SMBHSTSTS_BUS_ERR	BIT(3)
#define SMBHSTSTS_DEV_ERR	BIT(2)
#define SMBHSTSTS_INTR		BIT(1)
#define SMBHSTSTS_HOST_BUSY	BIT(0)
L
Linus Torvalds 已提交
193

194
/* Host Notify Status register bits */
195
#define SMBSLVSTS_HST_NTFY_STS	BIT(0)
196

197
/* Host Notify Command register bits */
198
#define SMBSLVCMD_HST_NTFY_INTREN	BIT(0)
199

200 201 202 203 204
#define STATUS_ERROR_FLAGS	(SMBHSTSTS_FAILED | SMBHSTSTS_BUS_ERR | \
				 SMBHSTSTS_DEV_ERR)

#define STATUS_FLAGS		(SMBHSTSTS_BYTE_DONE | SMBHSTSTS_INTR | \
				 STATUS_ERROR_FLAGS)
205

206
/* Older devices have their ID defined in <linux/pci_ids.h> */
207
#define PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS		0x0f12
208
#define PCI_DEVICE_ID_INTEL_CDF_SMBUS			0x18df
209
#define PCI_DEVICE_ID_INTEL_DNV_SMBUS			0x19df
210 211
#define PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS		0x1c22
#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS		0x1d22
212
/* Patsburg also has three 'Integrated Device Function' SMBus controllers */
213 214 215 216 217
#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0		0x1d70
#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1		0x1d71
#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2		0x1d72
#define PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS		0x1e22
#define PCI_DEVICE_ID_INTEL_AVOTON_SMBUS		0x1f3c
218
#define PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS		0x2292
219 220
#define PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS		0x2330
#define PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS		0x23b0
221
#define PCI_DEVICE_ID_INTEL_GEMINILAKE_SMBUS		0x31d4
222
#define PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS		0x3b30
223
#define PCI_DEVICE_ID_INTEL_BROXTON_SMBUS		0x5ad4
224
#define PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS		0x8c22
225
#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS		0x8ca2
226 227 228 229 230
#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS		0x8d22
#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0		0x8d7d
#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1		0x8d7e
#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2		0x8d7f
#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS		0x9c22
231
#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS	0x9ca2
232
#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS	0x9d23
233
#define PCI_DEVICE_ID_INTEL_CANNONLAKE_LP_SMBUS		0x9da3
234
#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS	0xa123
235 236
#define PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS		0xa1a3
#define PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS	0xa223
237
#define PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS	0xa2a3
238
#define PCI_DEVICE_ID_INTEL_CANNONLAKE_H_SMBUS		0xa323
239

240 241 242 243 244 245 246 247 248
struct i801_mux_config {
	char *gpio_chip;
	unsigned values[3];
	int n_values;
	unsigned classes[3];
	unsigned gpios[2];		/* Relative to gpio_chip->base */
	int n_gpios;
};

249 250 251 252
struct i801_priv {
	struct i2c_adapter adapter;
	unsigned long smba;
	unsigned char original_hstcfg;
253
	unsigned char original_slvcmd;
254 255
	struct pci_dev *pci_dev;
	unsigned int features;
256 257 258 259

	/* isr processing */
	wait_queue_head_t waitq;
	u8 status;
260 261 262 263 264 265 266

	/* Command state used by isr for byte-by-byte block transactions */
	u8 cmd;
	bool is_read;
	int count;
	int len;
	u8 *data;
267

268
#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
269 270 271
	const struct i801_mux_config *mux_drvdata;
	struct platform_device *mux_pdev;
#endif
272
	struct platform_device *tco_pdev;
273 274 275 276 277 278 279

	/*
	 * If set to true the host controller registers are reserved for
	 * ACPI AML use. Protected by acpi_lock.
	 */
	bool acpi_reserved;
	struct mutex acpi_lock;
280 281
};

282 283 284 285 286 287
#define FEATURE_SMBUS_PEC	BIT(0)
#define FEATURE_BLOCK_BUFFER	BIT(1)
#define FEATURE_BLOCK_PROC	BIT(2)
#define FEATURE_I2C_BLOCK_READ	BIT(3)
#define FEATURE_IRQ		BIT(4)
#define FEATURE_HOST_NOTIFY	BIT(5)
288
/* Not really a feature, but it's convenient to handle it as such */
289 290
#define FEATURE_IDF		BIT(15)
#define FEATURE_TCO		BIT(16)
L
Linus Torvalds 已提交
291

292 293 294 295 296
static const char *i801_feature_names[] = {
	"SMBus PEC",
	"Block buffer",
	"Block process call",
	"I2C block read",
297
	"Interrupt",
298
	"SMBus Host Notify",
299 300 301 302
};

static unsigned int disable_features;
module_param(disable_features, uint, S_IRUGO | S_IWUSR);
303 304 305 306
MODULE_PARM_DESC(disable_features, "Disable selected driver features:\n"
	"\t\t  0x01  disable SMBus PEC\n"
	"\t\t  0x02  disable the block buffer\n"
	"\t\t  0x08  disable the I2C block read functionality\n"
307 308
	"\t\t  0x10  don't use interrupts\n"
	"\t\t  0x20  disable SMBus Host Notify ");
309

310 311
/* Make sure the SMBus host is ready to start transmitting.
   Return 0 if it is, -EBUSY if it is not. */
312
static int i801_check_pre(struct i801_priv *priv)
L
Linus Torvalds 已提交
313
{
314
	int status;
L
Linus Torvalds 已提交
315

316
	status = inb_p(SMBHSTSTS(priv));
317
	if (status & SMBHSTSTS_HOST_BUSY) {
318
		dev_err(&priv->pci_dev->dev, "SMBus is busy, can't use it!\n");
319 320 321 322 323
		return -EBUSY;
	}

	status &= STATUS_FLAGS;
	if (status) {
324
		dev_dbg(&priv->pci_dev->dev, "Clearing status flags (%02x)\n",
325
			status);
326 327
		outb_p(status, SMBHSTSTS(priv));
		status = inb_p(SMBHSTSTS(priv)) & STATUS_FLAGS;
328
		if (status) {
329
			dev_err(&priv->pci_dev->dev,
330 331
				"Failed clearing status flags (%02x)\n",
				status);
332
			return -EBUSY;
L
Linus Torvalds 已提交
333 334 335
		}
	}

336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
	/*
	 * Clear CRC status if needed.
	 * During normal operation, i801_check_post() takes care
	 * of it after every operation.  We do it here only in case
	 * the hardware was already in this state when the driver
	 * started.
	 */
	if (priv->features & FEATURE_SMBUS_PEC) {
		status = inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE;
		if (status) {
			dev_dbg(&priv->pci_dev->dev,
				"Clearing aux status flags (%02x)\n", status);
			outb_p(status, SMBAUXSTS(priv));
			status = inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE;
			if (status) {
				dev_err(&priv->pci_dev->dev,
					"Failed clearing aux status flags (%02x)\n",
					status);
				return -EBUSY;
			}
		}
	}

359 360
	return 0;
}
L
Linus Torvalds 已提交
361

J
Jean Delvare 已提交
362 363 364 365 366 367
/*
 * Convert the status register to an error code, and clear it.
 * Note that status only contains the bits we want to clear, not the
 * actual register value.
 */
static int i801_check_post(struct i801_priv *priv, int status)
368 369
{
	int result = 0;
L
Linus Torvalds 已提交
370

371 372 373 374 375 376
	/*
	 * If the SMBus is still busy, we give up
	 * Note: This timeout condition only happens when using polling
	 * transactions.  For interrupt operation, NAK/timeout is indicated by
	 * DEV_ERR.
	 */
J
Jean Delvare 已提交
377
	if (unlikely(status < 0)) {
378
		dev_err(&priv->pci_dev->dev, "Transaction timeout\n");
O
Oleg Ryjkov 已提交
379
		/* try to stop the current command */
380 381 382
		dev_dbg(&priv->pci_dev->dev, "Terminating the current operation\n");
		outb_p(inb_p(SMBHSTCNT(priv)) | SMBHSTCNT_KILL,
		       SMBHSTCNT(priv));
383
		usleep_range(1000, 2000);
384 385
		outb_p(inb_p(SMBHSTCNT(priv)) & (~SMBHSTCNT_KILL),
		       SMBHSTCNT(priv));
386 387

		/* Check if it worked */
388
		status = inb_p(SMBHSTSTS(priv));
389 390
		if ((status & SMBHSTSTS_HOST_BUSY) ||
		    !(status & SMBHSTSTS_FAILED))
391
			dev_err(&priv->pci_dev->dev,
392
				"Failed terminating the transaction\n");
393
		outb_p(STATUS_FLAGS, SMBHSTSTS(priv));
394
		return -ETIMEDOUT;
L
Linus Torvalds 已提交
395 396
	}

397
	if (status & SMBHSTSTS_FAILED) {
398
		result = -EIO;
399
		dev_err(&priv->pci_dev->dev, "Transaction failed\n");
400 401
	}
	if (status & SMBHSTSTS_DEV_ERR) {
402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
		/*
		 * This may be a PEC error, check and clear it.
		 *
		 * AUXSTS is handled differently from HSTSTS.
		 * For HSTSTS, i801_isr() or i801_wait_intr()
		 * has already cleared the error bits in hardware,
		 * and we are passed a copy of the original value
		 * in "status".
		 * For AUXSTS, the hardware register is left
		 * for us to handle here.
		 * This is asymmetric, slightly iffy, but safe,
		 * since all this code is serialized and the CRCE
		 * bit is harmless as long as it's cleared before
		 * the next operation.
		 */
		if ((priv->features & FEATURE_SMBUS_PEC) &&
		    (inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE)) {
			outb_p(SMBAUXSTS_CRCE, SMBAUXSTS(priv));
			result = -EBADMSG;
			dev_dbg(&priv->pci_dev->dev, "PEC error\n");
		} else {
			result = -ENXIO;
			dev_dbg(&priv->pci_dev->dev, "No response\n");
		}
L
Linus Torvalds 已提交
426
	}
427
	if (status & SMBHSTSTS_BUS_ERR) {
428
		result = -EAGAIN;
429
		dev_dbg(&priv->pci_dev->dev, "Lost arbitration\n");
L
Linus Torvalds 已提交
430 431
	}

J
Jean Delvare 已提交
432 433
	/* Clear status flags except BYTE_DONE, to be cleared by caller */
	outb_p(status, SMBHSTSTS(priv));
L
Linus Torvalds 已提交
434 435 436 437

	return result;
}

J
Jean Delvare 已提交
438 439
/* Wait for BUSY being cleared and either INTR or an error flag being set */
static int i801_wait_intr(struct i801_priv *priv)
440 441
{
	int timeout = 0;
J
Jean Delvare 已提交
442
	int status;
443 444 445

	/* We will always wait for a fraction of a second! */
	do {
446
		usleep_range(250, 500);
447
		status = inb_p(SMBHSTSTS(priv));
J
Jean Delvare 已提交
448 449 450
	} while (((status & SMBHSTSTS_HOST_BUSY) ||
		  !(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR))) &&
		 (timeout++ < MAX_RETRIES));
451

J
Jean Delvare 已提交
452 453 454 455 456
	if (timeout > MAX_RETRIES) {
		dev_dbg(&priv->pci_dev->dev, "INTR Timeout!\n");
		return -ETIMEDOUT;
	}
	return status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR);
457 458
}

J
Jean Delvare 已提交
459 460
/* Wait for either BYTE_DONE or an error flag being set */
static int i801_wait_byte_done(struct i801_priv *priv)
O
Oleg Ryjkov 已提交
461 462
{
	int timeout = 0;
463
	int status;
O
Oleg Ryjkov 已提交
464

J
Jean Delvare 已提交
465
	/* We will always wait for a fraction of a second! */
O
Oleg Ryjkov 已提交
466
	do {
467
		usleep_range(250, 500);
468
		status = inb_p(SMBHSTSTS(priv));
J
Jean Delvare 已提交
469 470 471 472 473 474 475 476 477 478 479 480 481 482
	} while (!(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_BYTE_DONE)) &&
		 (timeout++ < MAX_RETRIES));

	if (timeout > MAX_RETRIES) {
		dev_dbg(&priv->pci_dev->dev, "BYTE_DONE Timeout!\n");
		return -ETIMEDOUT;
	}
	return status & STATUS_ERROR_FLAGS;
}

static int i801_transaction(struct i801_priv *priv, int xact)
{
	int status;
	int result;
483
	const struct i2c_adapter *adap = &priv->adapter;
O
Oleg Ryjkov 已提交
484

J
Jean Delvare 已提交
485 486 487
	result = i801_check_pre(priv);
	if (result < 0)
		return result;
R
Roel Kluin 已提交
488

489 490 491
	if (priv->features & FEATURE_IRQ) {
		outb_p(xact | SMBHSTCNT_INTREN | SMBHSTCNT_START,
		       SMBHSTCNT(priv));
492 493 494 495 496 497 498 499
		result = wait_event_timeout(priv->waitq,
					    (status = priv->status),
					    adap->timeout);
		if (!result) {
			status = -ETIMEDOUT;
			dev_warn(&priv->pci_dev->dev,
				 "Timeout waiting for interrupt!\n");
		}
500 501 502 503
		priv->status = 0;
		return i801_check_post(priv, status);
	}

J
Jean Delvare 已提交
504 505 506 507 508 509
	/* the current contents of SMBHSTCNT can be overwritten, since PEC,
	 * SMBSCMD are passed in xact */
	outb_p(xact | SMBHSTCNT_START, SMBHSTCNT(priv));

	status = i801_wait_intr(priv);
	return i801_check_post(priv, status);
O
Oleg Ryjkov 已提交
510 511
}

512 513
static int i801_block_transaction_by_block(struct i801_priv *priv,
					   union i2c_smbus_data *data,
514 515 516
					   char read_write, int hwpec)
{
	int i, len;
517
	int status;
518

519
	inb_p(SMBHSTCNT(priv)); /* reset the data buffer index */
520 521 522 523

	/* Use 32-byte buffer to process this transaction */
	if (read_write == I2C_SMBUS_WRITE) {
		len = data->block[0];
524
		outb_p(len, SMBHSTDAT0(priv));
525
		for (i = 0; i < len; i++)
526
			outb_p(data->block[i+1], SMBBLKDAT(priv));
527 528
	}

D
Daniel Kurtz 已提交
529
	status = i801_transaction(priv, I801_BLOCK_DATA |
530
				  (hwpec ? SMBHSTCNT_PEC_EN : 0));
531 532
	if (status)
		return status;
533 534

	if (read_write == I2C_SMBUS_READ) {
535
		len = inb_p(SMBHSTDAT0(priv));
536
		if (len < 1 || len > I2C_SMBUS_BLOCK_MAX)
537
			return -EPROTO;
538 539 540

		data->block[0] = len;
		for (i = 0; i < len; i++)
541
			data->block[i + 1] = inb_p(SMBBLKDAT(priv));
542 543 544 545
	}
	return 0;
}

546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
static void i801_isr_byte_done(struct i801_priv *priv)
{
	if (priv->is_read) {
		/* For SMBus block reads, length is received with first byte */
		if (((priv->cmd & 0x1c) == I801_BLOCK_DATA) &&
		    (priv->count == 0)) {
			priv->len = inb_p(SMBHSTDAT0(priv));
			if (priv->len < 1 || priv->len > I2C_SMBUS_BLOCK_MAX) {
				dev_err(&priv->pci_dev->dev,
					"Illegal SMBus block read size %d\n",
					priv->len);
				/* FIXME: Recover */
				priv->len = I2C_SMBUS_BLOCK_MAX;
			} else {
				dev_dbg(&priv->pci_dev->dev,
					"SMBus block read size is %d\n",
					priv->len);
			}
			priv->data[-1] = priv->len;
		}

		/* Read next byte */
		if (priv->count < priv->len)
			priv->data[priv->count++] = inb(SMBBLKDAT(priv));
		else
			dev_dbg(&priv->pci_dev->dev,
				"Discarding extra byte on block read\n");

		/* Set LAST_BYTE for last byte of read transaction */
		if (priv->count == priv->len - 1)
			outb_p(priv->cmd | SMBHSTCNT_LAST_BYTE,
			       SMBHSTCNT(priv));
	} else if (priv->count < priv->len - 1) {
		/* Write next byte, except for IRQ after last byte */
		outb_p(priv->data[++priv->count], SMBBLKDAT(priv));
	}

	/* Clear BYTE_DONE to continue with next byte */
	outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
}

587 588 589 590 591 592
static irqreturn_t i801_host_notify_isr(struct i801_priv *priv)
{
	unsigned short addr;

	addr = inb_p(SMBNTFDADD(priv)) >> 1;

593 594
	/*
	 * With the tested platforms, reading SMBNTFDDAT (22 + (p)->smba)
595 596
	 * always returns 0. Our current implementation doesn't provide
	 * data, so we just ignore it.
597
	 */
598
	i2c_handle_smbus_host_notify(&priv->adapter, addr);
599 600 601 602 603 604

	/* clear Host Notify bit and return */
	outb_p(SMBSLVSTS_HST_NTFY_STS, SMBSLVSTS(priv));
	return IRQ_HANDLED;
}

605
/*
606
 * There are three kinds of interrupts:
607 608 609 610 611 612 613 614 615 616 617
 *
 * 1) i801 signals transaction completion with one of these interrupts:
 *      INTR - Success
 *      DEV_ERR - Invalid command, NAK or communication timeout
 *      BUS_ERR - SMI# transaction collision
 *      FAILED - transaction was canceled due to a KILL request
 *    When any of these occur, update ->status and wake up the waitq.
 *    ->status must be cleared before kicking off the next transaction.
 *
 * 2) For byte-by-byte (I2C read/write) transactions, one BYTE_DONE interrupt
 *    occurs for each byte of a byte-by-byte to prepare the next byte.
618 619
 *
 * 3) Host Notify interrupts
620 621 622 623 624 625 626 627 628 629 630 631
 */
static irqreturn_t i801_isr(int irq, void *dev_id)
{
	struct i801_priv *priv = dev_id;
	u16 pcists;
	u8 status;

	/* Confirm this is our interrupt */
	pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
	if (!(pcists & SMBPCISTS_INTS))
		return IRQ_NONE;

632 633 634 635 636 637
	if (priv->features & FEATURE_HOST_NOTIFY) {
		status = inb_p(SMBSLVSTS(priv));
		if (status & SMBSLVSTS_HST_NTFY_STS)
			return i801_host_notify_isr(priv);
	}

638
	status = inb_p(SMBHSTSTS(priv));
639 640 641
	if (status & SMBHSTSTS_BYTE_DONE)
		i801_isr_byte_done(priv);

642 643 644 645 646 647 648
	/*
	 * Clear irq sources and report transaction result.
	 * ->status must be cleared before the next transaction is started.
	 */
	status &= SMBHSTSTS_INTR | STATUS_ERROR_FLAGS;
	if (status) {
		outb_p(status, SMBHSTSTS(priv));
649
		priv->status = status;
650 651 652 653 654 655
		wake_up(&priv->waitq);
	}

	return IRQ_HANDLED;
}

656 657 658 659 660
/*
 * For "byte-by-byte" block transactions:
 *   I2C write uses cmd=I801_BLOCK_DATA, I2C_EN=1
 *   I2C read uses cmd=I801_I2C_BLOCK_DATA
 */
661 662
static int i801_block_transaction_byte_by_byte(struct i801_priv *priv,
					       union i2c_smbus_data *data,
663 664
					       char read_write, int command,
					       int hwpec)
L
Linus Torvalds 已提交
665 666 667
{
	int i, len;
	int smbcmd;
668
	int status;
669
	int result;
670
	const struct i2c_adapter *adap = &priv->adapter;
671

672
	result = i801_check_pre(priv);
673 674
	if (result < 0)
		return result;
L
Linus Torvalds 已提交
675

676
	len = data->block[0];
L
Linus Torvalds 已提交
677 678

	if (read_write == I2C_SMBUS_WRITE) {
679 680
		outb_p(len, SMBHSTDAT0(priv));
		outb_p(data->block[1], SMBBLKDAT(priv));
L
Linus Torvalds 已提交
681 682
	}

683 684 685 686 687 688
	if (command == I2C_SMBUS_I2C_BLOCK_DATA &&
	    read_write == I2C_SMBUS_READ)
		smbcmd = I801_I2C_BLOCK_DATA;
	else
		smbcmd = I801_BLOCK_DATA;

689 690 691 692 693 694 695 696 697 698
	if (priv->features & FEATURE_IRQ) {
		priv->is_read = (read_write == I2C_SMBUS_READ);
		if (len == 1 && priv->is_read)
			smbcmd |= SMBHSTCNT_LAST_BYTE;
		priv->cmd = smbcmd | SMBHSTCNT_INTREN;
		priv->len = len;
		priv->count = 0;
		priv->data = &data->block[1];

		outb_p(priv->cmd | SMBHSTCNT_START, SMBHSTCNT(priv));
699 700 701 702 703 704 705 706
		result = wait_event_timeout(priv->waitq,
					    (status = priv->status),
					    adap->timeout);
		if (!result) {
			status = -ETIMEDOUT;
			dev_warn(&priv->pci_dev->dev,
				 "Timeout waiting for interrupt!\n");
		}
707 708 709 710
		priv->status = 0;
		return i801_check_post(priv, status);
	}

L
Linus Torvalds 已提交
711
	for (i = 1; i <= len; i++) {
712
		if (i == len && read_write == I2C_SMBUS_READ)
713
			smbcmd |= SMBHSTCNT_LAST_BYTE;
D
Daniel Kurtz 已提交
714
		outb_p(smbcmd, SMBHSTCNT(priv));
L
Linus Torvalds 已提交
715 716

		if (i == 1)
717
			outb_p(inb(SMBHSTCNT(priv)) | SMBHSTCNT_START,
718
			       SMBHSTCNT(priv));
L
Linus Torvalds 已提交
719

J
Jean Delvare 已提交
720 721 722
		status = i801_wait_byte_done(priv);
		if (status)
			goto exit;
L
Linus Torvalds 已提交
723

724 725
		if (i == 1 && read_write == I2C_SMBUS_READ
		 && command != I2C_SMBUS_I2C_BLOCK_DATA) {
726
			len = inb_p(SMBHSTDAT0(priv));
727
			if (len < 1 || len > I2C_SMBUS_BLOCK_MAX) {
728
				dev_err(&priv->pci_dev->dev,
729 730 731
					"Illegal SMBus block read size %d\n",
					len);
				/* Recover */
732 733 734 735 736
				while (inb_p(SMBHSTSTS(priv)) &
				       SMBHSTSTS_HOST_BUSY)
					outb_p(SMBHSTSTS_BYTE_DONE,
					       SMBHSTSTS(priv));
				outb_p(SMBHSTSTS_INTR, SMBHSTSTS(priv));
737
				return -EPROTO;
738
			}
L
Linus Torvalds 已提交
739 740 741 742 743
			data->block[0] = len;
		}

		/* Retrieve/store value in SMBBLKDAT */
		if (read_write == I2C_SMBUS_READ)
744
			data->block[i] = inb_p(SMBBLKDAT(priv));
L
Linus Torvalds 已提交
745
		if (read_write == I2C_SMBUS_WRITE && i+1 <= len)
746
			outb_p(data->block[i+1], SMBBLKDAT(priv));
L
Linus Torvalds 已提交
747

748
		/* signals SMBBLKDAT ready */
J
Jean Delvare 已提交
749
		outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
L
Linus Torvalds 已提交
750
	}
751

J
Jean Delvare 已提交
752 753 754
	status = i801_wait_intr(priv);
exit:
	return i801_check_post(priv, status);
755
}
L
Linus Torvalds 已提交
756

757
static int i801_set_block_buffer_mode(struct i801_priv *priv)
758
{
759 760
	outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_E32B, SMBAUXCTL(priv));
	if ((inb_p(SMBAUXCTL(priv)) & SMBAUXCTL_E32B) == 0)
761
		return -EIO;
762 763 764 765
	return 0;
}

/* Block transaction function */
766 767
static int i801_block_transaction(struct i801_priv *priv,
				  union i2c_smbus_data *data, char read_write,
768 769 770 771 772 773 774 775
				  int command, int hwpec)
{
	int result = 0;
	unsigned char hostc;

	if (command == I2C_SMBUS_I2C_BLOCK_DATA) {
		if (read_write == I2C_SMBUS_WRITE) {
			/* set I2C_EN bit in configuration register */
776 777
			pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &hostc);
			pci_write_config_byte(priv->pci_dev, SMBHSTCFG,
778
					      hostc | SMBHSTCFG_I2C_EN);
779 780
		} else if (!(priv->features & FEATURE_I2C_BLOCK_READ)) {
			dev_err(&priv->pci_dev->dev,
781
				"I2C block read is unsupported!\n");
782
			return -EOPNOTSUPP;
783 784 785
		}
	}

786 787
	if (read_write == I2C_SMBUS_WRITE
	 || command == I2C_SMBUS_I2C_BLOCK_DATA) {
788 789 790 791 792
		if (data->block[0] < 1)
			data->block[0] = 1;
		if (data->block[0] > I2C_SMBUS_BLOCK_MAX)
			data->block[0] = I2C_SMBUS_BLOCK_MAX;
	} else {
793
		data->block[0] = 32;	/* max for SMBus block reads */
794 795
	}

796 797 798
	/* Experience has shown that the block buffer can only be used for
	   SMBus (not I2C) block transactions, even though the datasheet
	   doesn't mention this limitation. */
799
	if ((priv->features & FEATURE_BLOCK_BUFFER)
800
	 && command != I2C_SMBUS_I2C_BLOCK_DATA
801 802 803
	 && i801_set_block_buffer_mode(priv) == 0)
		result = i801_block_transaction_by_block(priv, data,
							 read_write, hwpec);
804
	else
805 806
		result = i801_block_transaction_byte_by_byte(priv, data,
							     read_write,
807
							     command, hwpec);
808

809 810
	if (command == I2C_SMBUS_I2C_BLOCK_DATA
	 && read_write == I2C_SMBUS_WRITE) {
L
Linus Torvalds 已提交
811
		/* restore saved configuration register value */
812
		pci_write_config_byte(priv->pci_dev, SMBHSTCFG, hostc);
L
Linus Torvalds 已提交
813 814 815 816
	}
	return result;
}

817
/* Return negative errno on error. */
818
static s32 i801_access(struct i2c_adapter *adap, u16 addr,
L
Linus Torvalds 已提交
819
		       unsigned short flags, char read_write, u8 command,
820
		       int size, union i2c_smbus_data *data)
L
Linus Torvalds 已提交
821
{
822
	int hwpec;
L
Linus Torvalds 已提交
823
	int block = 0;
824
	int ret = 0, xact = 0;
825
	struct i801_priv *priv = i2c_get_adapdata(adap);
L
Linus Torvalds 已提交
826

827 828 829 830 831 832
	mutex_lock(&priv->acpi_lock);
	if (priv->acpi_reserved) {
		mutex_unlock(&priv->acpi_lock);
		return -EBUSY;
	}

833 834
	pm_runtime_get_sync(&priv->pci_dev->dev);

835
	hwpec = (priv->features & FEATURE_SMBUS_PEC) && (flags & I2C_CLIENT_PEC)
836 837
		&& size != I2C_SMBUS_QUICK
		&& size != I2C_SMBUS_I2C_BLOCK_DATA;
L
Linus Torvalds 已提交
838 839 840 841

	switch (size) {
	case I2C_SMBUS_QUICK:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
842
		       SMBHSTADD(priv));
L
Linus Torvalds 已提交
843 844 845 846
		xact = I801_QUICK;
		break;
	case I2C_SMBUS_BYTE:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
847
		       SMBHSTADD(priv));
L
Linus Torvalds 已提交
848
		if (read_write == I2C_SMBUS_WRITE)
849
			outb_p(command, SMBHSTCMD(priv));
L
Linus Torvalds 已提交
850 851 852 853
		xact = I801_BYTE;
		break;
	case I2C_SMBUS_BYTE_DATA:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
854 855
		       SMBHSTADD(priv));
		outb_p(command, SMBHSTCMD(priv));
L
Linus Torvalds 已提交
856
		if (read_write == I2C_SMBUS_WRITE)
857
			outb_p(data->byte, SMBHSTDAT0(priv));
L
Linus Torvalds 已提交
858 859 860 861
		xact = I801_BYTE_DATA;
		break;
	case I2C_SMBUS_WORD_DATA:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
862 863
		       SMBHSTADD(priv));
		outb_p(command, SMBHSTCMD(priv));
L
Linus Torvalds 已提交
864
		if (read_write == I2C_SMBUS_WRITE) {
865 866
			outb_p(data->word & 0xff, SMBHSTDAT0(priv));
			outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1(priv));
L
Linus Torvalds 已提交
867 868 869 870 871
		}
		xact = I801_WORD_DATA;
		break;
	case I2C_SMBUS_BLOCK_DATA:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
872 873
		       SMBHSTADD(priv));
		outb_p(command, SMBHSTCMD(priv));
L
Linus Torvalds 已提交
874 875
		block = 1;
		break;
876
	case I2C_SMBUS_I2C_BLOCK_DATA:
877 878 879 880 881 882 883 884 885 886
		/*
		 * NB: page 240 of ICH5 datasheet shows that the R/#W
		 * bit should be cleared here, even when reading.
		 * However if SPD Write Disable is set (Lynx Point and later),
		 * the read will fail if we don't set the R/#W bit.
		 */
		outb_p(((addr & 0x7f) << 1) |
		       ((priv->original_hstcfg & SMBHSTCFG_SPD_WD) ?
			(read_write & 0x01) : 0),
		       SMBHSTADD(priv));
887 888 889
		if (read_write == I2C_SMBUS_READ) {
			/* NB: page 240 of ICH5 datasheet also shows
			 * that DATA1 is the cmd field when reading */
890
			outb_p(command, SMBHSTDAT1(priv));
891
		} else
892
			outb_p(command, SMBHSTCMD(priv));
893 894
		block = 1;
		break;
L
Linus Torvalds 已提交
895
	default:
896 897
		dev_err(&priv->pci_dev->dev, "Unsupported transaction %d\n",
			size);
898 899
		ret = -EOPNOTSUPP;
		goto out;
L
Linus Torvalds 已提交
900 901
	}

O
Oleg Ryjkov 已提交
902
	if (hwpec)	/* enable/disable hardware PEC */
903
		outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_CRC, SMBAUXCTL(priv));
O
Oleg Ryjkov 已提交
904
	else
905 906
		outb_p(inb_p(SMBAUXCTL(priv)) & (~SMBAUXCTL_CRC),
		       SMBAUXCTL(priv));
907

908
	if (block)
909 910
		ret = i801_block_transaction(priv, data, read_write, size,
					     hwpec);
911
	else
D
Daniel Kurtz 已提交
912
		ret = i801_transaction(priv, xact);
L
Linus Torvalds 已提交
913

914
	/* Some BIOSes don't like it when PEC is enabled at reboot or resume
915 916
	   time, so we forcibly disable it after every transaction. Turn off
	   E32B for the same reason. */
917
	if (hwpec || block)
918 919
		outb_p(inb_p(SMBAUXCTL(priv)) &
		       ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
920

921
	if (block)
922
		goto out;
923
	if (ret)
924
		goto out;
L
Linus Torvalds 已提交
925
	if ((read_write == I2C_SMBUS_WRITE) || (xact == I801_QUICK))
926
		goto out;
L
Linus Torvalds 已提交
927 928 929 930

	switch (xact & 0x7f) {
	case I801_BYTE:	/* Result put in SMBHSTDAT0 */
	case I801_BYTE_DATA:
931
		data->byte = inb_p(SMBHSTDAT0(priv));
L
Linus Torvalds 已提交
932 933
		break;
	case I801_WORD_DATA:
934 935
		data->word = inb_p(SMBHSTDAT0(priv)) +
			     (inb_p(SMBHSTDAT1(priv)) << 8);
L
Linus Torvalds 已提交
936 937
		break;
	}
938 939 940 941

out:
	pm_runtime_mark_last_busy(&priv->pci_dev->dev);
	pm_runtime_put_autosuspend(&priv->pci_dev->dev);
942
	mutex_unlock(&priv->acpi_lock);
943
	return ret;
L
Linus Torvalds 已提交
944 945 946 947 948
}


static u32 i801_func(struct i2c_adapter *adapter)
{
949 950
	struct i801_priv *priv = i2c_get_adapdata(adapter);

L
Linus Torvalds 已提交
951
	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
952 953
	       I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
	       I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_WRITE_I2C_BLOCK |
954 955
	       ((priv->features & FEATURE_SMBUS_PEC) ? I2C_FUNC_SMBUS_PEC : 0) |
	       ((priv->features & FEATURE_I2C_BLOCK_READ) ?
956 957 958 959 960
		I2C_FUNC_SMBUS_READ_I2C_BLOCK : 0) |
	       ((priv->features & FEATURE_HOST_NOTIFY) ?
		I2C_FUNC_SMBUS_HOST_NOTIFY : 0);
}

961
static void i801_enable_host_notify(struct i2c_adapter *adapter)
962 963 964 965
{
	struct i801_priv *priv = i2c_get_adapdata(adapter);

	if (!(priv->features & FEATURE_HOST_NOTIFY))
966
		return;
967

968 969 970 971 972 973
	priv->original_slvcmd = inb_p(SMBSLVCMD(priv));

	if (!(SMBSLVCMD_HST_NTFY_INTREN & priv->original_slvcmd))
		outb_p(SMBSLVCMD_HST_NTFY_INTREN | priv->original_slvcmd,
		       SMBSLVCMD(priv));

974 975
	/* clear Host Notify bit to allow a new notification */
	outb_p(SMBSLVSTS_HST_NTFY_STS, SMBSLVSTS(priv));
L
Linus Torvalds 已提交
976 977
}

978 979 980 981 982 983 984 985
static void i801_disable_host_notify(struct i801_priv *priv)
{
	if (!(priv->features & FEATURE_HOST_NOTIFY))
		return;

	outb_p(priv->original_slvcmd, SMBSLVCMD(priv));
}

986
static const struct i2c_algorithm smbus_algorithm = {
L
Linus Torvalds 已提交
987 988 989 990
	.smbus_xfer	= i801_access,
	.functionality	= i801_func,
};

991
static const struct pci_device_id i801_ids[] = {
L
Linus Torvalds 已提交
992 993 994 995 996 997 998 999 1000
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_2) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_4) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_16) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_17) },
1001
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_17) },
1002
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_5) },
1003
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_6) },
1004
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EP80579_1) },
1005 1006
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_4) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_5) },
1007 1008
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS) },
1009
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS) },
1010 1011 1012
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2) },
1013
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS) },
1014
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS) },
1015
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS) },
1016
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS) },
1017
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_AVOTON_SMBUS) },
1018 1019 1020 1021
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2) },
1022
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS) },
1023
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_GEMINILAKE_SMBUS) },
1024
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS) },
1025
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS) },
1026
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS) },
1027
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS) },
1028
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS) },
1029
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS) },
1030
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CDF_SMBUS) },
1031
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DNV_SMBUS) },
1032
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BROXTON_SMBUS) },
1033 1034
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS) },
1035
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS) },
1036 1037
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CANNONLAKE_H_SMBUS) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CANNONLAKE_LP_SMBUS) },
L
Linus Torvalds 已提交
1038 1039 1040
	{ 0, }
};

1041
MODULE_DEVICE_TABLE(pci, i801_ids);
L
Linus Torvalds 已提交
1042

1043
#if defined CONFIG_X86 && defined CONFIG_DMI
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
static unsigned char apanel_addr;

/* Scan the system ROM for the signature "FJKEYINF" */
static __init const void __iomem *bios_signature(const void __iomem *bios)
{
	ssize_t offset;
	const unsigned char signature[] = "FJKEYINF";

	for (offset = 0; offset < 0x10000; offset += 0x10) {
		if (check_signature(bios + offset, signature,
				    sizeof(signature)-1))
			return bios + offset;
	}
	return NULL;
}

static void __init input_apanel_init(void)
{
	void __iomem *bios;
	const void __iomem *p;

	bios = ioremap(0xF0000, 0x10000); /* Can't fail */
	p = bios_signature(bios);
	if (p) {
		/* just use the first address */
		apanel_addr = readb(p + 8 + 3) >> 1;
	}
	iounmap(bios);
}

1074 1075 1076 1077 1078 1079 1080
struct dmi_onboard_device_info {
	const char *name;
	u8 type;
	unsigned short i2c_addr;
	const char *i2c_type;
};

1081
static const struct dmi_onboard_device_info dmi_devices[] = {
1082 1083 1084 1085 1086
	{ "Syleus", DMI_DEV_TYPE_OTHER, 0x73, "fscsyl" },
	{ "Hermes", DMI_DEV_TYPE_OTHER, 0x73, "fscher" },
	{ "Hades",  DMI_DEV_TYPE_OTHER, 0x73, "fschds" },
};

1087 1088
static void dmi_check_onboard_device(u8 type, const char *name,
				     struct i2c_adapter *adap)
1089 1090 1091 1092 1093 1094 1095 1096
{
	int i;
	struct i2c_board_info info;

	for (i = 0; i < ARRAY_SIZE(dmi_devices); i++) {
		/* & ~0x80, ignore enabled/disabled bit */
		if ((type & ~0x80) != dmi_devices[i].type)
			continue;
1097
		if (strcasecmp(name, dmi_devices[i].name))
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
			continue;

		memset(&info, 0, sizeof(struct i2c_board_info));
		info.addr = dmi_devices[i].i2c_addr;
		strlcpy(info.type, dmi_devices[i].i2c_type, I2C_NAME_SIZE);
		i2c_new_device(adap, &info);
		break;
	}
}

/* We use our own function to check for onboard devices instead of
   dmi_find_device() as some buggy BIOS's have the devices we are interested
   in marked as disabled */
1111
static void dmi_check_onboard_devices(const struct dmi_header *dm, void *adap)
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
{
	int i, count;

	if (dm->type != 10)
		return;

	count = (dm->length - sizeof(struct dmi_header)) / 2;
	for (i = 0; i < count; i++) {
		const u8 *d = (char *)(dm + 1) + (i * 2);
		const char *name = ((char *) dm) + dm->length;
		u8 type = d[0];
		u8 s = d[1];

		if (!s)
			continue;
		s--;
		while (s > 0 && name[0]) {
			name += strlen(name) + 1;
			s--;
		}
		if (name[0] == 0) /* Bogus string reference */
			continue;

		dmi_check_onboard_device(type, name, adap);
	}
}

1139
/* Register optional slaves */
1140
static void i801_probe_optional_slaves(struct i801_priv *priv)
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
{
	/* Only register slaves on main SMBus channel */
	if (priv->features & FEATURE_IDF)
		return;

	if (apanel_addr) {
		struct i2c_board_info info;

		memset(&info, 0, sizeof(struct i2c_board_info));
		info.addr = apanel_addr;
		strlcpy(info.type, "fujitsu_apanel", I2C_NAME_SIZE);
		i2c_new_device(&priv->adapter, &info);
	}
1154

1155 1156 1157
	if (dmi_name_in_vendors("FUJITSU"))
		dmi_walk(dmi_check_onboard_devices, &priv->adapter);
}
1158 1159
#else
static void __init input_apanel_init(void) {}
1160
static void i801_probe_optional_slaves(struct i801_priv *priv) {}
1161
#endif	/* CONFIG_X86 && CONFIG_DMI */
1162

1163
#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
static struct i801_mux_config i801_mux_config_asus_z8_d12 = {
	.gpio_chip = "gpio_ich",
	.values = { 0x02, 0x03 },
	.n_values = 2,
	.classes = { I2C_CLASS_SPD, I2C_CLASS_SPD },
	.gpios = { 52, 53 },
	.n_gpios = 2,
};

static struct i801_mux_config i801_mux_config_asus_z8_d18 = {
	.gpio_chip = "gpio_ich",
	.values = { 0x02, 0x03, 0x01 },
	.n_values = 3,
	.classes = { I2C_CLASS_SPD, I2C_CLASS_SPD, I2C_CLASS_SPD },
	.gpios = { 52, 53 },
	.n_gpios = 2,
};

1182
static const struct dmi_system_id mux_dmi_table[] = {
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8NA-D6(C)"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)E-D12(X)"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8NH-D12"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8PH-D12/IFB"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8NR-D12"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)H-D12"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8PG-D18"),
		},
		.driver_data = &i801_mux_config_asus_z8_d18,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8PE-D18"),
		},
		.driver_data = &i801_mux_config_asus_z8_d18,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8PS-D12"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{ }
};

/* Setup multiplexing if needed */
1250
static int i801_add_mux(struct i801_priv *priv)
1251 1252 1253 1254
{
	struct device *dev = &priv->adapter.dev;
	const struct i801_mux_config *mux_config;
	struct i2c_mux_gpio_platform_data gpio_data;
1255
	int err;
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266

	if (!priv->mux_drvdata)
		return 0;
	mux_config = priv->mux_drvdata;

	/* Prepare the platform data */
	memset(&gpio_data, 0, sizeof(struct i2c_mux_gpio_platform_data));
	gpio_data.parent = priv->adapter.nr;
	gpio_data.values = mux_config->values;
	gpio_data.n_values = mux_config->n_values;
	gpio_data.classes = mux_config->classes;
1267 1268
	gpio_data.gpio_chip = mux_config->gpio_chip;
	gpio_data.gpios = mux_config->gpios;
1269 1270 1271 1272 1273
	gpio_data.n_gpios = mux_config->n_gpios;
	gpio_data.idle = I2C_MUX_GPIO_NO_IDLE;

	/* Register the mux device */
	priv->mux_pdev = platform_device_register_data(dev, "i2c-mux-gpio",
1274
				PLATFORM_DEVID_AUTO, &gpio_data,
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
				sizeof(struct i2c_mux_gpio_platform_data));
	if (IS_ERR(priv->mux_pdev)) {
		err = PTR_ERR(priv->mux_pdev);
		priv->mux_pdev = NULL;
		dev_err(dev, "Failed to register i2c-mux-gpio device\n");
		return err;
	}

	return 0;
}

1286
static void i801_del_mux(struct i801_priv *priv)
1287 1288 1289 1290 1291
{
	if (priv->mux_pdev)
		platform_device_unregister(priv->mux_pdev);
}

1292
static unsigned int i801_get_adapter_class(struct i801_priv *priv)
1293 1294 1295 1296 1297 1298 1299 1300
{
	const struct dmi_system_id *id;
	const struct i801_mux_config *mux_config;
	unsigned int class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
	int i;

	id = dmi_first_match(mux_dmi_table);
	if (id) {
J
Jean Delvare 已提交
1301
		/* Remove branch classes from trunk */
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
		mux_config = id->driver_data;
		for (i = 0; i < mux_config->n_values; i++)
			class &= ~mux_config->classes[i];

		/* Remember for later */
		priv->mux_drvdata = mux_config;
	}

	return class;
}
#else
static inline int i801_add_mux(struct i801_priv *priv) { return 0; }
static inline void i801_del_mux(struct i801_priv *priv) { }

static inline unsigned int i801_get_adapter_class(struct i801_priv *priv)
{
	return I2C_CLASS_HWMON | I2C_CLASS_SPD;
}
#endif

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
static const struct itco_wdt_platform_data tco_platform_data = {
	.name = "Intel PCH",
	.version = 4,
};

static DEFINE_SPINLOCK(p2sb_spinlock);

static void i801_add_tco(struct i801_priv *priv)
{
	struct pci_dev *pci_dev = priv->pci_dev;
	struct resource tco_res[3], *res;
	struct platform_device *pdev;
	unsigned int devfn;
	u32 tco_base, tco_ctl;
	u32 base_addr, ctrl_val;
	u64 base64_addr;
1338
	u8 hidden;
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382

	if (!(priv->features & FEATURE_TCO))
		return;

	pci_read_config_dword(pci_dev, TCOBASE, &tco_base);
	pci_read_config_dword(pci_dev, TCOCTL, &tco_ctl);
	if (!(tco_ctl & TCOCTL_EN))
		return;

	memset(tco_res, 0, sizeof(tco_res));

	res = &tco_res[ICH_RES_IO_TCO];
	res->start = tco_base & ~1;
	res->end = res->start + 32 - 1;
	res->flags = IORESOURCE_IO;

	/*
	 * Power Management registers.
	 */
	devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 2);
	pci_bus_read_config_dword(pci_dev->bus, devfn, ACPIBASE, &base_addr);

	res = &tco_res[ICH_RES_IO_SMI];
	res->start = (base_addr & ~1) + ACPIBASE_SMI_OFF;
	res->end = res->start + 3;
	res->flags = IORESOURCE_IO;

	/*
	 * Enable the ACPI I/O space.
	 */
	pci_bus_read_config_dword(pci_dev->bus, devfn, ACPICTRL, &ctrl_val);
	ctrl_val |= ACPICTRL_EN;
	pci_bus_write_config_dword(pci_dev->bus, devfn, ACPICTRL, ctrl_val);

	/*
	 * We must access the NO_REBOOT bit over the Primary to Sideband
	 * bridge (P2SB). The BIOS prevents the P2SB device from being
	 * enumerated by the PCI subsystem, so we need to unhide/hide it
	 * to lookup the P2SB BAR.
	 */
	spin_lock(&p2sb_spinlock);

	devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 1);

1383 1384 1385 1386
	/* Unhide the P2SB device, if it is hidden */
	pci_bus_read_config_byte(pci_dev->bus, devfn, 0xe1, &hidden);
	if (hidden)
		pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, 0x0);
1387 1388 1389 1390 1391 1392 1393

	pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR, &base_addr);
	base64_addr = base_addr & 0xfffffff0;

	pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR + 0x4, &base_addr);
	base64_addr |= (u64)base_addr << 32;

1394 1395 1396
	/* Hide the P2SB device, if it was hidden before */
	if (hidden)
		pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, hidden);
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
	spin_unlock(&p2sb_spinlock);

	res = &tco_res[ICH_RES_MEM_OFF];
	res->start = (resource_size_t)base64_addr + SBREG_SMBCTRL;
	res->end = res->start + 3;
	res->flags = IORESOURCE_MEM;

	pdev = platform_device_register_resndata(&pci_dev->dev, "iTCO_wdt", -1,
						 tco_res, 3, &tco_platform_data,
						 sizeof(tco_platform_data));
	if (IS_ERR(pdev)) {
		dev_warn(&pci_dev->dev, "failed to create iTCO device\n");
		return;
	}

	priv->tco_pdev = pdev;
}

1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
#ifdef CONFIG_ACPI
static acpi_status
i801_acpi_io_handler(u32 function, acpi_physical_address address, u32 bits,
		     u64 *value, void *handler_context, void *region_context)
{
	struct i801_priv *priv = handler_context;
	struct pci_dev *pdev = priv->pci_dev;
	acpi_status status;

	/*
	 * Once BIOS AML code touches the OpRegion we warn and inhibit any
	 * further access from the driver itself. This device is now owned
	 * by the system firmware.
	 */
	mutex_lock(&priv->acpi_lock);

	if (!priv->acpi_reserved) {
		priv->acpi_reserved = true;

		dev_warn(&pdev->dev, "BIOS is accessing SMBus registers\n");
		dev_warn(&pdev->dev, "Driver SMBus register access inhibited\n");

		/*
		 * BIOS is accessing the host controller so prevent it from
		 * suspending automatically from now on.
		 */
		pm_runtime_get_sync(&pdev->dev);
	}

	if ((function & ACPI_IO_MASK) == ACPI_READ)
		status = acpi_os_read_port(address, (u32 *)value, bits);
	else
		status = acpi_os_write_port(address, (u32)*value, bits);

	mutex_unlock(&priv->acpi_lock);

	return status;
}

static int i801_acpi_probe(struct i801_priv *priv)
{
	struct acpi_device *adev;
	acpi_status status;

	adev = ACPI_COMPANION(&priv->pci_dev->dev);
	if (adev) {
		status = acpi_install_address_space_handler(adev->handle,
				ACPI_ADR_SPACE_SYSTEM_IO, i801_acpi_io_handler,
				NULL, priv);
		if (ACPI_SUCCESS(status))
			return 0;
	}

	return acpi_check_resource_conflict(&priv->pci_dev->resource[SMBBAR]);
}

static void i801_acpi_remove(struct i801_priv *priv)
{
	struct acpi_device *adev;

	adev = ACPI_COMPANION(&priv->pci_dev->dev);
	if (!adev)
		return;

	acpi_remove_address_space_handler(adev->handle,
		ACPI_ADR_SPACE_SYSTEM_IO, i801_acpi_io_handler);

	mutex_lock(&priv->acpi_lock);
	if (priv->acpi_reserved)
		pm_runtime_put(&priv->pci_dev->dev);
	mutex_unlock(&priv->acpi_lock);
}
#else
static inline int i801_acpi_probe(struct i801_priv *priv) { return 0; }
static inline void i801_acpi_remove(struct i801_priv *priv) { }
#endif

1492
static int i801_probe(struct pci_dev *dev, const struct pci_device_id *id)
L
Linus Torvalds 已提交
1493
{
1494
	unsigned char temp;
1495
	int err, i;
1496 1497
	struct i801_priv *priv;

1498
	priv = devm_kzalloc(&dev->dev, sizeof(*priv), GFP_KERNEL);
1499 1500 1501 1502 1503
	if (!priv)
		return -ENOMEM;

	i2c_set_adapdata(&priv->adapter, priv);
	priv->adapter.owner = THIS_MODULE;
1504
	priv->adapter.class = i801_get_adapter_class(priv);
1505
	priv->adapter.algo = &smbus_algorithm;
1506 1507 1508
	priv->adapter.dev.parent = &dev->dev;
	ACPI_COMPANION_SET(&priv->adapter.dev, ACPI_COMPANION(&dev->dev));
	priv->adapter.retries = 3;
1509
	mutex_init(&priv->acpi_lock);
L
Linus Torvalds 已提交
1510

1511
	priv->pci_dev = dev;
1512
	switch (dev->device) {
1513 1514
	case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS:
	case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS:
1515 1516
	case PCI_DEVICE_ID_INTEL_CANNONLAKE_H_SMBUS:
	case PCI_DEVICE_ID_INTEL_CANNONLAKE_LP_SMBUS:
1517 1518
	case PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS:
	case PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS:
1519
	case PCI_DEVICE_ID_INTEL_CDF_SMBUS:
1520
	case PCI_DEVICE_ID_INTEL_DNV_SMBUS:
1521
	case PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS:
1522 1523 1524 1525
		priv->features |= FEATURE_I2C_BLOCK_READ;
		priv->features |= FEATURE_IRQ;
		priv->features |= FEATURE_SMBUS_PEC;
		priv->features |= FEATURE_BLOCK_BUFFER;
1526 1527 1528
		/* If we have ACPI based watchdog use that instead */
		if (!acpi_has_watchdog())
			priv->features |= FEATURE_TCO;
1529
		priv->features |= FEATURE_HOST_NOTIFY;
1530 1531
		break;

1532 1533 1534
	case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0:
	case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1:
	case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2:
1535 1536 1537
	case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0:
	case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1:
	case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2:
1538 1539
		priv->features |= FEATURE_IDF;
		/* fall through */
1540
	default:
1541
		priv->features |= FEATURE_I2C_BLOCK_READ;
1542
		priv->features |= FEATURE_IRQ;
1543 1544
		/* fall through */
	case PCI_DEVICE_ID_INTEL_82801DB_3:
1545 1546
		priv->features |= FEATURE_SMBUS_PEC;
		priv->features |= FEATURE_BLOCK_BUFFER;
1547 1548
		/* fall through */
	case PCI_DEVICE_ID_INTEL_82801CA_3:
1549 1550
		priv->features |= FEATURE_HOST_NOTIFY;
		/* fall through */
1551 1552 1553
	case PCI_DEVICE_ID_INTEL_82801BA_2:
	case PCI_DEVICE_ID_INTEL_82801AB_3:
	case PCI_DEVICE_ID_INTEL_82801AA_3:
1554 1555
		break;
	}
1556

1557 1558
	/* Disable features on user request */
	for (i = 0; i < ARRAY_SIZE(i801_feature_names); i++) {
1559
		if (priv->features & disable_features & (1 << i))
1560 1561 1562
			dev_notice(&dev->dev, "%s disabled by user\n",
				   i801_feature_names[i]);
	}
1563
	priv->features &= ~disable_features;
1564

1565
	err = pcim_enable_device(dev);
1566 1567 1568
	if (err) {
		dev_err(&dev->dev, "Failed to enable SMBus PCI device (%d)\n",
			err);
1569
		return err;
1570
	}
1571
	pcim_pin_device(dev);
1572 1573

	/* Determine the address of the SMBus area */
1574 1575
	priv->smba = pci_resource_start(dev, SMBBAR);
	if (!priv->smba) {
1576 1577
		dev_err(&dev->dev,
			"SMBus base address uninitialized, upgrade BIOS\n");
1578
		return -ENODEV;
1579 1580
	}

1581
	if (i801_acpi_probe(priv))
1582
		return -ENODEV;
1583

1584 1585
	err = pcim_iomap_regions(dev, 1 << SMBBAR,
				 dev_driver_string(&dev->dev));
1586
	if (err) {
1587 1588 1589
		dev_err(&dev->dev,
			"Failed to request SMBus region 0x%lx-0x%Lx\n",
			priv->smba,
1590
			(unsigned long long)pci_resource_end(dev, SMBBAR));
1591
		i801_acpi_remove(priv);
1592
		return err;
1593 1594
	}

1595 1596
	pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &temp);
	priv->original_hstcfg = temp;
1597 1598 1599 1600 1601
	temp &= ~SMBHSTCFG_I2C_EN;	/* SMBus timing */
	if (!(temp & SMBHSTCFG_HST_EN)) {
		dev_info(&dev->dev, "Enabling SMBus device\n");
		temp |= SMBHSTCFG_HST_EN;
	}
1602
	pci_write_config_byte(priv->pci_dev, SMBHSTCFG, temp);
1603

1604
	if (temp & SMBHSTCFG_SMB_SMI_EN) {
1605
		dev_dbg(&dev->dev, "SMBus using interrupt SMI#\n");
1606 1607 1608
		/* Disable SMBus interrupt feature if SMBus using SMI# */
		priv->features &= ~FEATURE_IRQ;
	}
1609 1610
	if (temp & SMBHSTCFG_SPD_WD)
		dev_info(&dev->dev, "SPD Write Disable is set\n");
L
Linus Torvalds 已提交
1611

1612
	/* Clear special mode bits */
1613 1614 1615
	if (priv->features & (FEATURE_SMBUS_PEC | FEATURE_BLOCK_BUFFER))
		outb_p(inb_p(SMBAUXCTL(priv)) &
		       ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
1616

1617 1618 1619
	/* Default timeout in interrupt mode: 200 ms */
	priv->adapter.timeout = HZ / 5;

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
	if (priv->features & FEATURE_IRQ) {
		u16 pcictl, pcists;

		/* Complain if an interrupt is already pending */
		pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
		if (pcists & SMBPCISTS_INTS)
			dev_warn(&dev->dev, "An interrupt is pending!\n");

		/* Check if interrupts have been disabled */
		pci_read_config_word(priv->pci_dev, SMBPCICTL, &pcictl);
		if (pcictl & SMBPCICTL_INTDIS) {
			dev_info(&dev->dev, "Interrupts are disabled\n");
			priv->features &= ~FEATURE_IRQ;
		}
	}

1636 1637 1638
	if (priv->features & FEATURE_IRQ) {
		init_waitqueue_head(&priv->waitq);

1639 1640 1641
		err = devm_request_irq(&dev->dev, dev->irq, i801_isr,
				       IRQF_SHARED,
				       dev_driver_string(&dev->dev), priv);
1642 1643 1644
		if (err) {
			dev_err(&dev->dev, "Failed to allocate irq %d: %d\n",
				dev->irq, err);
1645
			priv->features &= ~FEATURE_IRQ;
1646 1647
		}
	}
1648 1649
	dev_info(&dev->dev, "SMBus using %s\n",
		 priv->features & FEATURE_IRQ ? "PCI interrupt" : "polling");
1650

1651 1652
	i801_add_tco(priv);

1653 1654 1655
	snprintf(priv->adapter.name, sizeof(priv->adapter.name),
		"SMBus I801 adapter at %04lx", priv->smba);
	err = i2c_add_adapter(&priv->adapter);
1656
	if (err) {
1657
		i801_acpi_remove(priv);
1658
		return err;
1659
	}
1660

1661
	i801_enable_host_notify(&priv->adapter);
1662

1663
	i801_probe_optional_slaves(priv);
1664 1665
	/* We ignore errors - multiplexing is optional */
	i801_add_mux(priv);
1666

1667
	pci_set_drvdata(dev, priv);
1668

1669 1670 1671 1672 1673
	pm_runtime_set_autosuspend_delay(&dev->dev, 1000);
	pm_runtime_use_autosuspend(&dev->dev);
	pm_runtime_put_autosuspend(&dev->dev);
	pm_runtime_allow(&dev->dev);

1674
	return 0;
L
Linus Torvalds 已提交
1675 1676
}

1677
static void i801_remove(struct pci_dev *dev)
L
Linus Torvalds 已提交
1678
{
1679 1680
	struct i801_priv *priv = pci_get_drvdata(dev);

1681 1682 1683
	pm_runtime_forbid(&dev->dev);
	pm_runtime_get_noresume(&dev->dev);

1684
	i801_disable_host_notify(priv);
1685
	i801_del_mux(priv);
1686
	i2c_del_adapter(&priv->adapter);
1687
	i801_acpi_remove(priv);
1688
	pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
1689

1690 1691
	platform_device_unregister(priv->tco_pdev);

1692 1693 1694 1695
	/*
	 * do not call pci_disable_device(dev) since it can cause hard hangs on
	 * some systems during power-off (eg. Fujitsu-Siemens Lifebook E8010)
	 */
L
Linus Torvalds 已提交
1696 1697
}

1698
#ifdef CONFIG_PM
1699
static int i801_suspend(struct device *dev)
1700
{
1701 1702
	struct pci_dev *pci_dev = to_pci_dev(dev);
	struct i801_priv *priv = pci_get_drvdata(pci_dev);
1703

1704
	pci_write_config_byte(pci_dev, SMBHSTCFG, priv->original_hstcfg);
1705 1706 1707
	return 0;
}

1708
static int i801_resume(struct device *dev)
1709
{
1710 1711 1712
	struct pci_dev *pci_dev = to_pci_dev(dev);
	struct i801_priv *priv = pci_get_drvdata(pci_dev);

1713
	i801_enable_host_notify(&priv->adapter);
1714

1715
	return 0;
1716 1717 1718
}
#endif

1719 1720 1721
static UNIVERSAL_DEV_PM_OPS(i801_pm_ops, i801_suspend,
			    i801_resume, NULL);

L
Linus Torvalds 已提交
1722 1723 1724 1725
static struct pci_driver i801_driver = {
	.name		= "i801_smbus",
	.id_table	= i801_ids,
	.probe		= i801_probe,
1726
	.remove		= i801_remove,
1727 1728 1729
	.driver		= {
		.pm	= &i801_pm_ops,
	},
L
Linus Torvalds 已提交
1730 1731 1732 1733
};

static int __init i2c_i801_init(void)
{
1734 1735
	if (dmi_name_in_vendors("FUJITSU"))
		input_apanel_init();
L
Linus Torvalds 已提交
1736 1737 1738 1739 1740 1741 1742 1743
	return pci_register_driver(&i801_driver);
}

static void __exit i2c_i801_exit(void)
{
	pci_unregister_driver(&i801_driver);
}

1744
MODULE_AUTHOR("Mark D. Studebaker <mdsxyz123@yahoo.com>, Jean Delvare <jdelvare@suse.de>");
L
Linus Torvalds 已提交
1745 1746 1747 1748 1749
MODULE_DESCRIPTION("I801 SMBus driver");
MODULE_LICENSE("GPL");

module_init(i2c_i801_init);
module_exit(i2c_i801_exit);