amdgpu_dma_buf.c 15.8 KB
Newer Older
A
Alex Deucher 已提交
1
/*
2
 * Copyright 2019 Advanced Micro Devices, Inc.
A
Alex Deucher 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * based on nouveau_prime.c
 *
 * Authors: Alex Deucher
 */
26 27 28 29 30 31 32 33

/**
 * DOC: PRIME Buffer Sharing
 *
 * The following callback implementations are used for :ref:`sharing GEM buffer
 * objects between different devices via PRIME <prime_buffer_sharing>`.
 */

A
Alex Deucher 已提交
34
#include "amdgpu.h"
35
#include "amdgpu_display.h"
36
#include "amdgpu_gem.h"
37
#include "amdgpu_dma_buf.h"
38
#include "amdgpu_xgmi.h"
A
Alex Deucher 已提交
39 40
#include <drm/amdgpu_drm.h>
#include <linux/dma-buf.h>
41
#include <linux/dma-fence-array.h>
42
#include <linux/pci-p2pdma.h>
A
Alex Deucher 已提交
43

44 45
/**
 * amdgpu_gem_prime_mmap - &drm_driver.gem_prime_mmap implementation
46 47
 * @obj: GEM BO
 * @vma: Virtual memory area
48
 *
49
 * Sets up a userspace mapping of the BO's memory in the given
50 51 52
 * virtual memory area.
 *
 * Returns:
53
 * 0 on success or a negative error code on failure.
54
 */
55 56
int amdgpu_gem_prime_mmap(struct drm_gem_object *obj,
			  struct vm_area_struct *vma)
57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
{
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
	unsigned asize = amdgpu_bo_size(bo);
	int ret;

	if (!vma->vm_file)
		return -ENODEV;

	if (adev == NULL)
		return -ENODEV;

	/* Check for valid size. */
	if (asize < vma->vm_end - vma->vm_start)
		return -EINVAL;

	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) ||
	    (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
		return -EPERM;
	}
	vma->vm_pgoff += amdgpu_bo_mmap_offset(bo) >> PAGE_SHIFT;

	/* prime mmap does not need to check access, so allow here */
	ret = drm_vma_node_allow(&obj->vma_node, vma->vm_file->private_data);
	if (ret)
		return ret;

	ret = ttm_bo_mmap(vma->vm_file, vma, &adev->mman.bdev);
	drm_vma_node_revoke(&obj->vma_node, vma->vm_file->private_data);

	return ret;
}

90
static int
91
__dma_resv_make_exclusive(struct dma_resv *obj)
92 93 94 95 96
{
	struct dma_fence **fences;
	unsigned int count;
	int r;

97
	if (!dma_resv_get_list(obj)) /* no shared fences to convert */
98 99
		return 0;

100
	r = dma_resv_get_fences_rcu(obj, NULL, &count, &fences);
101 102 103 104 105 106
	if (r)
		return r;

	if (count == 0) {
		/* Now that was unexpected. */
	} else if (count == 1) {
107
		dma_resv_add_excl_fence(obj, fences[0]);
108 109 110 111 112 113 114 115 116 117 118
		dma_fence_put(fences[0]);
		kfree(fences);
	} else {
		struct dma_fence_array *array;

		array = dma_fence_array_create(count, fences,
					       dma_fence_context_alloc(1), 0,
					       false);
		if (!array)
			goto err_fences_put;

119
		dma_resv_add_excl_fence(obj, &array->base);
120 121 122 123 124 125 126 127 128 129 130 131
		dma_fence_put(&array->base);
	}

	return 0;

err_fences_put:
	while (count--)
		dma_fence_put(fences[count]);
	kfree(fences);
	return -ENOMEM;
}

132
/**
133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
 * amdgpu_dma_buf_attach - &dma_buf_ops.attach implementation
 *
 * @dmabuf: DMA-buf where we attach to
 * @attach: attachment to add
 *
 * Add the attachment as user to the exported DMA-buf.
 */
static int amdgpu_dma_buf_attach(struct dma_buf *dmabuf,
				 struct dma_buf_attachment *attach)
{
	struct drm_gem_object *obj = dmabuf->priv;
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
	int r;

148 149 150
	if (pci_p2pdma_distance_many(adev->pdev, &attach->dev, 1, true) < 0)
		attach->peer2peer = false;

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
	if (attach->dev->driver == adev->dev->driver)
		return 0;

	r = amdgpu_bo_reserve(bo, false);
	if (unlikely(r != 0))
		return r;

	/*
	 * We only create shared fences for internal use, but importers
	 * of the dmabuf rely on exclusive fences for implicitly
	 * tracking write hazards. As any of the current fences may
	 * correspond to a write, we need to convert all existing
	 * fences on the reservation object into a single exclusive
	 * fence.
	 */
	r = __dma_resv_make_exclusive(bo->tbo.base.resv);
	if (r)
		return r;

	bo->prime_shared_count++;
	amdgpu_bo_unreserve(bo);
	return 0;
}

/**
 * amdgpu_dma_buf_detach - &dma_buf_ops.detach implementation
 *
 * @dmabuf: DMA-buf where we remove the attachment from
 * @attach: the attachment to remove
 *
 * Called when an attachment is removed from the DMA-buf.
 */
static void amdgpu_dma_buf_detach(struct dma_buf *dmabuf,
				  struct dma_buf_attachment *attach)
{
	struct drm_gem_object *obj = dmabuf->priv;
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);

	if (attach->dev->driver != adev->dev->driver && bo->prime_shared_count)
		bo->prime_shared_count--;
}

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
/**
 * amdgpu_dma_buf_pin - &dma_buf_ops.pin implementation
 *
 * @attach: attachment to pin down
 *
 * Pin the BO which is backing the DMA-buf so that it can't move any more.
 */
static int amdgpu_dma_buf_pin(struct dma_buf_attachment *attach)
{
	struct drm_gem_object *obj = attach->dmabuf->priv;
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);

	/* pin buffer into GTT */
	return amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
}

/**
 * amdgpu_dma_buf_unpin - &dma_buf_ops.unpin implementation
 *
 * @attach: attachment to unpin
 *
 * Unpin a previously pinned BO to make it movable again.
 */
static void amdgpu_dma_buf_unpin(struct dma_buf_attachment *attach)
{
	struct drm_gem_object *obj = attach->dmabuf->priv;
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);

	amdgpu_bo_unpin(bo);
}

225 226
/**
 * amdgpu_dma_buf_map - &dma_buf_ops.map_dma_buf implementation
227
 * @attach: DMA-buf attachment
228
 * @dir: DMA direction
229 230 231 232 233 234
 *
 * Makes sure that the shared DMA buffer can be accessed by the target device.
 * For now, simply pins it to the GTT domain, where it should be accessible by
 * all DMA devices.
 *
 * Returns:
235 236
 * sg_table filled with the DMA addresses to use or ERR_PRT with negative error
 * code.
237
 */
238 239
static struct sg_table *amdgpu_dma_buf_map(struct dma_buf_attachment *attach,
					   enum dma_data_direction dir)
A
Alex Deucher 已提交
240
{
241
	struct dma_buf *dma_buf = attach->dmabuf;
242
	struct drm_gem_object *obj = dma_buf->priv;
A
Alex Deucher 已提交
243
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
244
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
245
	struct sg_table *sgt;
246
	long r;
A
Alex Deucher 已提交
247

248
	if (!bo->tbo.pin_count) {
249
		/* move buffer into GTT or VRAM */
250
		struct ttm_operation_ctx ctx = { false, false };
251 252 253 254 255 256 257 258
		unsigned domains = AMDGPU_GEM_DOMAIN_GTT;

		if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM &&
		    attach->peer2peer) {
			bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
			domains |= AMDGPU_GEM_DOMAIN_VRAM;
		}
		amdgpu_bo_placement_from_domain(bo, domains);
259 260 261 262 263 264 265 266
		r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
		if (r)
			return ERR_PTR(r);

	} else if (!(amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type) &
		     AMDGPU_GEM_DOMAIN_GTT)) {
		return ERR_PTR(-EBUSY);
	}
267

268 269
	switch (bo->tbo.mem.mem_type) {
	case TTM_PL_TT:
270 271
		sgt = drm_prime_pages_to_sg(obj->dev,
					    bo->tbo.ttm->pages,
272 273 274 275
					    bo->tbo.num_pages);
		if (IS_ERR(sgt))
			return sgt;

276 277
		if (dma_map_sgtable(attach->dev, sgt, dir,
				    DMA_ATTR_SKIP_CPU_SYNC))
278 279 280 281 282 283 284 285 286 287 288 289
			goto error_free;
		break;

	case TTM_PL_VRAM:
		r = amdgpu_vram_mgr_alloc_sgt(adev, &bo->tbo.mem, attach->dev,
					      dir, &sgt);
		if (r)
			return ERR_PTR(r);
		break;
	default:
		return ERR_PTR(-EINVAL);
	}
290

291 292 293 294 295
	return sgt;

error_free:
	sg_free_table(sgt);
	kfree(sgt);
296
	return ERR_PTR(-EBUSY);
A
Alex Deucher 已提交
297 298
}

299
/**
300
 * amdgpu_dma_buf_unmap - &dma_buf_ops.unmap_dma_buf implementation
301
 * @attach: DMA-buf attachment
302 303
 * @sgt: sg_table to unmap
 * @dir: DMA direction
304 305
 *
 * This is called when a shared DMA buffer no longer needs to be accessible by
306
 * another device. For now, simply unpins the buffer from GTT.
307
 */
308 309 310
static void amdgpu_dma_buf_unmap(struct dma_buf_attachment *attach,
				 struct sg_table *sgt,
				 enum dma_data_direction dir)
A
Alex Deucher 已提交
311
{
312 313 314 315 316 317
	struct dma_buf *dma_buf = attach->dmabuf;
	struct drm_gem_object *obj = dma_buf->priv;
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);

	if (sgt->sgl->page_link) {
318
		dma_unmap_sgtable(attach->dev, sgt, dir, 0);
319 320 321 322 323
		sg_free_table(sgt);
		kfree(sgt);
	} else {
		amdgpu_vram_mgr_free_sgt(adev, attach->dev, dir, sgt);
	}
A
Alex Deucher 已提交
324 325
}

326
/**
327
 * amdgpu_dma_buf_begin_cpu_access - &dma_buf_ops.begin_cpu_access implementation
328 329
 * @dma_buf: Shared DMA buffer
 * @direction: Direction of DMA transfer
330 331 332 333 334 335
 *
 * This is called before CPU access to the shared DMA buffer's memory. If it's
 * a read access, the buffer is moved to the GTT domain if possible, for optimal
 * CPU read performance.
 *
 * Returns:
336
 * 0 on success or a negative error code on failure.
337
 */
338 339
static int amdgpu_dma_buf_begin_cpu_access(struct dma_buf *dma_buf,
					   enum dma_data_direction direction)
340 341 342 343
{
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(dma_buf->priv);
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
	struct ttm_operation_ctx ctx = { true, false };
344
	u32 domain = amdgpu_display_supported_domains(adev, bo->flags);
345 346 347 348 349 350 351 352 353 354 355 356
	int ret;
	bool reads = (direction == DMA_BIDIRECTIONAL ||
		      direction == DMA_FROM_DEVICE);

	if (!reads || !(domain & AMDGPU_GEM_DOMAIN_GTT))
		return 0;

	/* move to gtt */
	ret = amdgpu_bo_reserve(bo, false);
	if (unlikely(ret != 0))
		return ret;

357 358
	if (!bo->tbo.pin_count &&
	    (bo->allowed_domains & AMDGPU_GEM_DOMAIN_GTT)) {
359
		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
360 361 362 363 364 365 366
		ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	}

	amdgpu_bo_unreserve(bo);
	return ret;
}

367
const struct dma_buf_ops amdgpu_dmabuf_ops = {
368 369
	.attach = amdgpu_dma_buf_attach,
	.detach = amdgpu_dma_buf_detach,
370 371
	.pin = amdgpu_dma_buf_pin,
	.unpin = amdgpu_dma_buf_unpin,
372 373
	.map_dma_buf = amdgpu_dma_buf_map,
	.unmap_dma_buf = amdgpu_dma_buf_unmap,
374
	.release = drm_gem_dmabuf_release,
375
	.begin_cpu_access = amdgpu_dma_buf_begin_cpu_access,
376 377 378 379 380
	.mmap = drm_gem_dmabuf_mmap,
	.vmap = drm_gem_dmabuf_vmap,
	.vunmap = drm_gem_dmabuf_vunmap,
};

381 382
/**
 * amdgpu_gem_prime_export - &drm_driver.gem_prime_export implementation
383 384
 * @gobj: GEM BO
 * @flags: Flags such as DRM_CLOEXEC and DRM_RDWR.
385
 *
386
 * The main work is done by the &drm_gem_prime_export helper.
387 388
 *
 * Returns:
389
 * Shared DMA buffer representing the GEM BO from the given device.
390
 */
391
struct dma_buf *amdgpu_gem_prime_export(struct drm_gem_object *gobj,
A
Alex Deucher 已提交
392 393 394
					int flags)
{
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
395
	struct dma_buf *buf;
A
Alex Deucher 已提交
396

397 398
	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) ||
	    bo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
A
Alex Deucher 已提交
399 400
		return ERR_PTR(-EPERM);

401
	buf = drm_gem_prime_export(gobj, flags);
402
	if (!IS_ERR(buf))
403 404
		buf->ops = &amdgpu_dmabuf_ops;

405
	return buf;
A
Alex Deucher 已提交
406
}
407

408
/**
409 410
 * amdgpu_dma_buf_create_obj - create BO for DMA-buf import
 *
411
 * @dev: DRM device
412
 * @dma_buf: DMA-buf
413
 *
414
 * Creates an empty SG BO for DMA-buf import.
415 416 417 418 419
 *
 * Returns:
 * A new GEM BO of the given DRM device, representing the memory
 * described by the given DMA-buf attachment and scatter/gather table.
 */
420 421
static struct drm_gem_object *
amdgpu_dma_buf_create_obj(struct drm_device *dev, struct dma_buf *dma_buf)
422
{
423
	struct dma_resv *resv = dma_buf->resv;
424
	struct amdgpu_device *adev = drm_to_adev(dev);
425 426
	struct amdgpu_bo *bo;
	struct amdgpu_bo_param bp;
427
	struct drm_gem_object *gobj;
428 429 430
	int ret;

	memset(&bp, 0, sizeof(bp));
431
	bp.size = dma_buf->size;
432 433 434 435 436
	bp.byte_align = PAGE_SIZE;
	bp.domain = AMDGPU_GEM_DOMAIN_CPU;
	bp.flags = 0;
	bp.type = ttm_bo_type_sg;
	bp.resv = resv;
437
	dma_resv_lock(resv, NULL);
438 439 440
	ret = amdgpu_gem_object_create(adev, dma_buf->size, PAGE_SIZE,
			AMDGPU_GEM_DOMAIN_CPU,
			0, ttm_bo_type_sg, resv, &gobj);
441 442 443
	if (ret)
		goto error;

444
	bo = gem_to_amdgpu_bo(gobj);
445 446
	bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
	bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
447
	if (dma_buf->ops != &amdgpu_dmabuf_ops)
448 449
		bo->prime_shared_count = 1;

450
	dma_resv_unlock(resv);
451
	return gobj;
452 453

error:
454
	dma_resv_unlock(resv);
455 456 457
	return ERR_PTR(ret);
}

458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520
/**
 * amdgpu_dma_buf_move_notify - &attach.move_notify implementation
 *
 * @attach: the DMA-buf attachment
 *
 * Invalidate the DMA-buf attachment, making sure that the we re-create the
 * mapping before the next use.
 */
static void
amdgpu_dma_buf_move_notify(struct dma_buf_attachment *attach)
{
	struct drm_gem_object *obj = attach->importer_priv;
	struct ww_acquire_ctx *ticket = dma_resv_locking_ctx(obj->resv);
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
	struct ttm_operation_ctx ctx = { false, false };
	struct ttm_placement placement = {};
	struct amdgpu_vm_bo_base *bo_base;
	int r;

	if (bo->tbo.mem.mem_type == TTM_PL_SYSTEM)
		return;

	r = ttm_bo_validate(&bo->tbo, &placement, &ctx);
	if (r) {
		DRM_ERROR("Failed to invalidate DMA-buf import (%d))\n", r);
		return;
	}

	for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
		struct amdgpu_vm *vm = bo_base->vm;
		struct dma_resv *resv = vm->root.base.bo->tbo.base.resv;

		if (ticket) {
			/* When we get an error here it means that somebody
			 * else is holding the VM lock and updating page tables
			 * So we can just continue here.
			 */
			r = dma_resv_lock(resv, ticket);
			if (r)
				continue;

		} else {
			/* TODO: This is more problematic and we actually need
			 * to allow page tables updates without holding the
			 * lock.
			 */
			if (!dma_resv_trylock(resv))
				continue;
		}

		r = amdgpu_vm_clear_freed(adev, vm, NULL);
		if (!r)
			r = amdgpu_vm_handle_moved(adev, vm);

		if (r && r != -EBUSY)
			DRM_ERROR("Failed to invalidate VM page tables (%d))\n",
				  r);

		dma_resv_unlock(resv);
	}
}

521
static const struct dma_buf_attach_ops amdgpu_dma_buf_attach_ops = {
522
	.allow_peer2peer = true,
523
	.move_notify = amdgpu_dma_buf_move_notify
524 525
};

526 527 528 529 530
/**
 * amdgpu_gem_prime_import - &drm_driver.gem_prime_import implementation
 * @dev: DRM device
 * @dma_buf: Shared DMA buffer
 *
531
 * Import a dma_buf into a the driver and potentially create a new GEM object.
532 533
 *
 * Returns:
534
 * GEM BO representing the shared DMA buffer for the given device.
535
 */
536
struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev,
537
					       struct dma_buf *dma_buf)
538
{
539
	struct dma_buf_attachment *attach;
540 541 542 543 544 545 546 547 548 549 550 551 552 553
	struct drm_gem_object *obj;

	if (dma_buf->ops == &amdgpu_dmabuf_ops) {
		obj = dma_buf->priv;
		if (obj->dev == dev) {
			/*
			 * Importing dmabuf exported from out own gem increases
			 * refcount on gem itself instead of f_count of dmabuf.
			 */
			drm_gem_object_get(obj);
			return obj;
		}
	}

554 555 556 557
	obj = amdgpu_dma_buf_create_obj(dev, dma_buf);
	if (IS_ERR(obj))
		return obj;

558
	attach = dma_buf_dynamic_attach(dma_buf, dev->dev,
559
					&amdgpu_dma_buf_attach_ops, obj);
560
	if (IS_ERR(attach)) {
561
		drm_gem_object_put(obj);
562 563 564 565 566 567
		return ERR_CAST(attach);
	}

	get_dma_buf(dma_buf);
	obj->import_attach = attach;
	return obj;
568
}
569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601

/**
 * amdgpu_dmabuf_is_xgmi_accessible - Check if xgmi available for P2P transfer
 *
 * @adev: amdgpu_device pointer of the importer
 * @bo: amdgpu buffer object
 *
 * Returns:
 * True if dmabuf accessible over xgmi, false otherwise.
 */
bool amdgpu_dmabuf_is_xgmi_accessible(struct amdgpu_device *adev,
				      struct amdgpu_bo *bo)
{
	struct drm_gem_object *obj = &bo->tbo.base;
	struct drm_gem_object *gobj;

	if (obj->import_attach) {
		struct dma_buf *dma_buf = obj->import_attach->dmabuf;

		if (dma_buf->ops != &amdgpu_dmabuf_ops)
			/* No XGMI with non AMD GPUs */
			return false;

		gobj = dma_buf->priv;
		bo = gem_to_amdgpu_bo(gobj);
	}

	if (amdgpu_xgmi_same_hive(adev, amdgpu_ttm_adev(bo->tbo.bdev)) &&
			(bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM))
		return true;

	return false;
}