amdgpu_dma_buf.c 12.0 KB
Newer Older
A
Alex Deucher 已提交
1
/*
2
 * Copyright 2019 Advanced Micro Devices, Inc.
A
Alex Deucher 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * based on nouveau_prime.c
 *
 * Authors: Alex Deucher
 */
26 27 28 29 30 31 32 33

/**
 * DOC: PRIME Buffer Sharing
 *
 * The following callback implementations are used for :ref:`sharing GEM buffer
 * objects between different devices via PRIME <prime_buffer_sharing>`.
 */

A
Alex Deucher 已提交
34
#include "amdgpu.h"
35
#include "amdgpu_display.h"
36
#include "amdgpu_gem.h"
37
#include "amdgpu_dma_buf.h"
A
Alex Deucher 已提交
38 39
#include <drm/amdgpu_drm.h>
#include <linux/dma-buf.h>
40
#include <linux/dma-fence-array.h>
A
Alex Deucher 已提交
41

42 43
/**
 * amdgpu_gem_prime_vmap - &dma_buf_ops.vmap implementation
44
 * @obj: GEM BO
45
 *
46
 * Sets up an in-kernel virtual mapping of the BO's memory.
47 48 49 50
 *
 * Returns:
 * The virtual address of the mapping or an error pointer.
 */
A
Alex Deucher 已提交
51 52 53 54 55 56 57 58 59 60 61 62 63
void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj)
{
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
	int ret;

	ret = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages,
			  &bo->dma_buf_vmap);
	if (ret)
		return ERR_PTR(ret);

	return bo->dma_buf_vmap.virtual;
}

64 65
/**
 * amdgpu_gem_prime_vunmap - &dma_buf_ops.vunmap implementation
66 67
 * @obj: GEM BO
 * @vaddr: Virtual address (unused)
68
 *
69
 * Tears down the in-kernel virtual mapping of the BO's memory.
70
 */
A
Alex Deucher 已提交
71 72 73 74 75 76 77
void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr)
{
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);

	ttm_bo_kunmap(&bo->dma_buf_vmap);
}

78 79
/**
 * amdgpu_gem_prime_mmap - &drm_driver.gem_prime_mmap implementation
80 81
 * @obj: GEM BO
 * @vma: Virtual memory area
82
 *
83
 * Sets up a userspace mapping of the BO's memory in the given
84 85 86
 * virtual memory area.
 *
 * Returns:
87
 * 0 on success or a negative error code on failure.
88
 */
89 90
int amdgpu_gem_prime_mmap(struct drm_gem_object *obj,
			  struct vm_area_struct *vma)
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
{
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
	unsigned asize = amdgpu_bo_size(bo);
	int ret;

	if (!vma->vm_file)
		return -ENODEV;

	if (adev == NULL)
		return -ENODEV;

	/* Check for valid size. */
	if (asize < vma->vm_end - vma->vm_start)
		return -EINVAL;

	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) ||
	    (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
		return -EPERM;
	}
	vma->vm_pgoff += amdgpu_bo_mmap_offset(bo) >> PAGE_SHIFT;

	/* prime mmap does not need to check access, so allow here */
	ret = drm_vma_node_allow(&obj->vma_node, vma->vm_file->private_data);
	if (ret)
		return ret;

	ret = ttm_bo_mmap(vma->vm_file, vma, &adev->mman.bdev);
	drm_vma_node_revoke(&obj->vma_node, vma->vm_file->private_data);

	return ret;
}

124
static int
125
__dma_resv_make_exclusive(struct dma_resv *obj)
126 127 128 129 130
{
	struct dma_fence **fences;
	unsigned int count;
	int r;

131
	if (!dma_resv_get_list(obj)) /* no shared fences to convert */
132 133
		return 0;

134
	r = dma_resv_get_fences_rcu(obj, NULL, &count, &fences);
135 136 137 138 139 140
	if (r)
		return r;

	if (count == 0) {
		/* Now that was unexpected. */
	} else if (count == 1) {
141
		dma_resv_add_excl_fence(obj, fences[0]);
142 143 144 145 146 147 148 149 150 151 152
		dma_fence_put(fences[0]);
		kfree(fences);
	} else {
		struct dma_fence_array *array;

		array = dma_fence_array_create(count, fences,
					       dma_fence_context_alloc(1), 0,
					       false);
		if (!array)
			goto err_fences_put;

153
		dma_resv_add_excl_fence(obj, &array->base);
154 155 156 157 158 159 160 161 162 163 164 165
		dma_fence_put(&array->base);
	}

	return 0;

err_fences_put:
	while (count--)
		dma_fence_put(fences[count]);
	kfree(fences);
	return -ENOMEM;
}

166
/**
167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
 * amdgpu_dma_buf_attach - &dma_buf_ops.attach implementation
 *
 * @dmabuf: DMA-buf where we attach to
 * @attach: attachment to add
 *
 * Add the attachment as user to the exported DMA-buf.
 */
static int amdgpu_dma_buf_attach(struct dma_buf *dmabuf,
				 struct dma_buf_attachment *attach)
{
	struct drm_gem_object *obj = dmabuf->priv;
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
	int r;

	if (attach->dev->driver == adev->dev->driver)
		return 0;

	r = amdgpu_bo_reserve(bo, false);
	if (unlikely(r != 0))
		return r;

	/*
	 * We only create shared fences for internal use, but importers
	 * of the dmabuf rely on exclusive fences for implicitly
	 * tracking write hazards. As any of the current fences may
	 * correspond to a write, we need to convert all existing
	 * fences on the reservation object into a single exclusive
	 * fence.
	 */
	r = __dma_resv_make_exclusive(bo->tbo.base.resv);
	if (r)
		return r;

	bo->prime_shared_count++;
	amdgpu_bo_unreserve(bo);
	return 0;
}

/**
 * amdgpu_dma_buf_detach - &dma_buf_ops.detach implementation
 *
 * @dmabuf: DMA-buf where we remove the attachment from
 * @attach: the attachment to remove
 *
 * Called when an attachment is removed from the DMA-buf.
 */
static void amdgpu_dma_buf_detach(struct dma_buf *dmabuf,
				  struct dma_buf_attachment *attach)
{
	struct drm_gem_object *obj = dmabuf->priv;
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);

	if (attach->dev->driver != adev->dev->driver && bo->prime_shared_count)
		bo->prime_shared_count--;
}

/**
 * amdgpu_dma_buf_map - &dma_buf_ops.map_dma_buf implementation
227
 * @attach: DMA-buf attachment
228
 * @dir: DMA direction
229 230 231 232 233 234
 *
 * Makes sure that the shared DMA buffer can be accessed by the target device.
 * For now, simply pins it to the GTT domain, where it should be accessible by
 * all DMA devices.
 *
 * Returns:
235 236
 * sg_table filled with the DMA addresses to use or ERR_PRT with negative error
 * code.
237
 */
238 239
static struct sg_table *amdgpu_dma_buf_map(struct dma_buf_attachment *attach,
					   enum dma_data_direction dir)
A
Alex Deucher 已提交
240
{
241
	struct dma_buf *dma_buf = attach->dmabuf;
242
	struct drm_gem_object *obj = dma_buf->priv;
A
Alex Deucher 已提交
243
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
244
	struct sg_table *sgt;
245
	long r;
A
Alex Deucher 已提交
246

247
	r = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
248
	if (r)
249
		return ERR_PTR(r);
250

251 252 253
	sgt = drm_prime_pages_to_sg(bo->tbo.ttm->pages, bo->tbo.num_pages);
	if (IS_ERR(sgt))
		return sgt;
254

255 256 257
	if (!dma_map_sg_attrs(attach->dev, sgt->sgl, sgt->nents, dir,
			      DMA_ATTR_SKIP_CPU_SYNC))
		goto error_free;
258

259 260 261 262 263 264
	return sgt;

error_free:
	sg_free_table(sgt);
	kfree(sgt);
	return ERR_PTR(-ENOMEM);
A
Alex Deucher 已提交
265 266
}

267
/**
268
 * amdgpu_dma_buf_unmap - &dma_buf_ops.unmap_dma_buf implementation
269
 * @attach: DMA-buf attachment
270 271
 * @sgt: sg_table to unmap
 * @dir: DMA direction
272 273
 *
 * This is called when a shared DMA buffer no longer needs to be accessible by
274
 * another device. For now, simply unpins the buffer from GTT.
275
 */
276 277 278
static void amdgpu_dma_buf_unmap(struct dma_buf_attachment *attach,
				 struct sg_table *sgt,
				 enum dma_data_direction dir)
A
Alex Deucher 已提交
279
{
280
	struct drm_gem_object *obj = attach->dmabuf->priv;
A
Alex Deucher 已提交
281 282
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);

283 284 285
	dma_unmap_sg(attach->dev, sgt->sgl, sgt->nents, dir);
	sg_free_table(sgt);
	kfree(sgt);
A
Alex Deucher 已提交
286 287 288
	amdgpu_bo_unpin(bo);
}

289
/**
290
 * amdgpu_dma_buf_begin_cpu_access - &dma_buf_ops.begin_cpu_access implementation
291 292
 * @dma_buf: Shared DMA buffer
 * @direction: Direction of DMA transfer
293 294 295 296 297 298
 *
 * This is called before CPU access to the shared DMA buffer's memory. If it's
 * a read access, the buffer is moved to the GTT domain if possible, for optimal
 * CPU read performance.
 *
 * Returns:
299
 * 0 on success or a negative error code on failure.
300
 */
301 302
static int amdgpu_dma_buf_begin_cpu_access(struct dma_buf *dma_buf,
					   enum dma_data_direction direction)
303 304 305 306
{
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(dma_buf->priv);
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
	struct ttm_operation_ctx ctx = { true, false };
307
	u32 domain = amdgpu_display_supported_domains(adev, bo->flags);
308 309 310 311 312 313 314 315 316 317 318 319 320
	int ret;
	bool reads = (direction == DMA_BIDIRECTIONAL ||
		      direction == DMA_FROM_DEVICE);

	if (!reads || !(domain & AMDGPU_GEM_DOMAIN_GTT))
		return 0;

	/* move to gtt */
	ret = amdgpu_bo_reserve(bo, false);
	if (unlikely(ret != 0))
		return ret;

	if (!bo->pin_count && (bo->allowed_domains & AMDGPU_GEM_DOMAIN_GTT)) {
321
		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
322 323 324 325 326 327 328
		ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	}

	amdgpu_bo_unreserve(bo);
	return ret;
}

329
const struct dma_buf_ops amdgpu_dmabuf_ops = {
330 331 332 333 334
	.dynamic_mapping = true,
	.attach = amdgpu_dma_buf_attach,
	.detach = amdgpu_dma_buf_detach,
	.map_dma_buf = amdgpu_dma_buf_map,
	.unmap_dma_buf = amdgpu_dma_buf_unmap,
335
	.release = drm_gem_dmabuf_release,
336
	.begin_cpu_access = amdgpu_dma_buf_begin_cpu_access,
337 338 339 340 341
	.mmap = drm_gem_dmabuf_mmap,
	.vmap = drm_gem_dmabuf_vmap,
	.vunmap = drm_gem_dmabuf_vunmap,
};

342 343 344
/**
 * amdgpu_gem_prime_export - &drm_driver.gem_prime_export implementation
 * @dev: DRM device
345 346
 * @gobj: GEM BO
 * @flags: Flags such as DRM_CLOEXEC and DRM_RDWR.
347
 *
348
 * The main work is done by the &drm_gem_prime_export helper.
349 350
 *
 * Returns:
351
 * Shared DMA buffer representing the GEM BO from the given device.
352
 */
353
struct dma_buf *amdgpu_gem_prime_export(struct drm_gem_object *gobj,
A
Alex Deucher 已提交
354 355 356
					int flags)
{
	struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
357
	struct dma_buf *buf;
A
Alex Deucher 已提交
358

359 360
	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) ||
	    bo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
A
Alex Deucher 已提交
361 362
		return ERR_PTR(-EPERM);

363
	buf = drm_gem_prime_export(gobj, flags);
364
	if (!IS_ERR(buf)) {
365
		buf->file->f_mapping = gobj->dev->anon_inode->i_mapping;
366 367 368
		buf->ops = &amdgpu_dmabuf_ops;
	}

369
	return buf;
A
Alex Deucher 已提交
370
}
371

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
/**
 * amdgpu_gem_prime_import_sg_table - &drm_driver.gem_prime_import_sg_table
 * implementation
 * @dev: DRM device
 * @attach: DMA-buf attachment
 * @sg: Scatter/gather table
 *
 * Imports shared DMA buffer memory exported by another device.
 *
 * Returns:
 * A new GEM BO of the given DRM device, representing the memory
 * described by the given DMA-buf attachment and scatter/gather table.
 */
struct drm_gem_object *
amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
				 struct dma_buf_attachment *attach,
				 struct sg_table *sg)
{
390
	struct dma_resv *resv = attach->dmabuf->resv;
391 392 393 394 395 396 397 398 399 400 401 402
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_bo *bo;
	struct amdgpu_bo_param bp;
	int ret;

	memset(&bp, 0, sizeof(bp));
	bp.size = attach->dmabuf->size;
	bp.byte_align = PAGE_SIZE;
	bp.domain = AMDGPU_GEM_DOMAIN_CPU;
	bp.flags = 0;
	bp.type = ttm_bo_type_sg;
	bp.resv = resv;
403
	dma_resv_lock(resv, NULL);
404 405 406 407 408 409 410 411 412 413 414
	ret = amdgpu_bo_create(adev, &bp, &bo);
	if (ret)
		goto error;

	bo->tbo.sg = sg;
	bo->tbo.ttm->sg = sg;
	bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
	bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
	if (attach->dmabuf->ops != &amdgpu_dmabuf_ops)
		bo->prime_shared_count = 1;

415
	dma_resv_unlock(resv);
416
	return &bo->tbo.base;
417 418

error:
419
	dma_resv_unlock(resv);
420 421 422
	return ERR_PTR(ret);
}

423 424 425 426 427 428 429 430 431
/**
 * amdgpu_gem_prime_import - &drm_driver.gem_prime_import implementation
 * @dev: DRM device
 * @dma_buf: Shared DMA buffer
 *
 * The main work is done by the &drm_gem_prime_import helper, which in turn
 * uses &amdgpu_gem_prime_import_sg_table.
 *
 * Returns:
432
 * GEM BO representing the shared DMA buffer for the given device.
433
 */
434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev,
					    struct dma_buf *dma_buf)
{
	struct drm_gem_object *obj;

	if (dma_buf->ops == &amdgpu_dmabuf_ops) {
		obj = dma_buf->priv;
		if (obj->dev == dev) {
			/*
			 * Importing dmabuf exported from out own gem increases
			 * refcount on gem itself instead of f_count of dmabuf.
			 */
			drm_gem_object_get(obj);
			return obj;
		}
	}

	return drm_gem_prime_import(dev, dma_buf);
}