ice.h 13.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/* SPDX-License-Identifier: GPL-2.0 */
/* Copyright (c) 2018, Intel Corporation. */

#ifndef _ICE_H_
#define _ICE_H_

#include <linux/types.h>
#include <linux/errno.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/netdevice.h>
#include <linux/compiler.h>
13
#include <linux/etherdevice.h>
14
#include <linux/skbuff.h>
15
#include <linux/cpumask.h>
16
#include <linux/rtnetlink.h>
17
#include <linux/if_vlan.h>
18
#include <linux/dma-mapping.h>
19
#include <linux/pci.h>
20
#include <linux/workqueue.h>
21
#include <linux/aer.h>
22
#include <linux/interrupt.h>
23
#include <linux/ethtool.h>
24
#include <linux/timer.h>
25
#include <linux/delay.h>
26
#include <linux/bitmap.h>
27
#include <linux/log2.h>
28
#include <linux/ip.h>
29
#include <linux/sctp.h>
30
#include <linux/ipv6.h>
31
#include <linux/if_bridge.h>
32
#include <linux/avf/virtchnl.h>
33
#include <net/ipv6.h>
34 35
#include "ice_devids.h"
#include "ice_type.h"
36
#include "ice_txrx.h"
37
#include "ice_dcb.h"
38
#include "ice_switch.h"
39
#include "ice_common.h"
40
#include "ice_sched.h"
41
#include "ice_virtchnl_pf.h"
42
#include "ice_sriov.h"
43

44
extern const char ice_drv_ver[];
45
#define ICE_BAR0		0
46
#define ICE_REQ_DESC_MULTIPLE	32
47 48
#define ICE_MIN_NUM_DESC	ICE_REQ_DESC_MULTIPLE
#define ICE_MAX_NUM_DESC	8160
49 50 51 52 53 54 55 56 57 58 59 60
/* set default number of Rx/Tx descriptors to the minimum between
 * ICE_MAX_NUM_DESC and the number of descriptors to fill up an entire page
 */
#define ICE_DFLT_NUM_RX_DESC	min_t(u16, ICE_MAX_NUM_DESC, \
				      ALIGN(PAGE_SIZE / \
					    sizeof(union ice_32byte_rx_desc), \
					    ICE_REQ_DESC_MULTIPLE))
#define ICE_DFLT_NUM_TX_DESC	min_t(u16, ICE_MAX_NUM_DESC, \
				      ALIGN(PAGE_SIZE / \
					    sizeof(struct ice_tx_desc), \
					    ICE_REQ_DESC_MULTIPLE))

61
#define ICE_DFLT_TRAFFIC_CLASS	BIT(0)
62
#define ICE_INT_NAME_STR_LEN	(IFNAMSIZ + 16)
63
#define ICE_ETHTOOL_FWVER_LEN	32
64
#define ICE_AQ_LEN		64
65
#define ICE_MBXQ_LEN		64
66
#define ICE_MIN_MSIX		2
67
#define ICE_NO_VSI		0xffff
68 69
#define ICE_MAX_TXQS		2048
#define ICE_MAX_RXQS		2048
70 71 72 73
#define ICE_VSI_MAP_CONTIG	0
#define ICE_VSI_MAP_SCATTER	1
#define ICE_MAX_SCATTER_TXQS	16
#define ICE_MAX_SCATTER_RXQS	16
74 75
#define ICE_Q_WAIT_RETRY_LIMIT	10
#define ICE_Q_WAIT_MAX_RETRY	(5 * ICE_Q_WAIT_RETRY_LIMIT)
76 77
#define ICE_MAX_LG_RSS_QS	256
#define ICE_MAX_SMALL_RSS_QS	8
78 79
#define ICE_RES_VALID_BIT	0x8000
#define ICE_RES_MISC_VEC_ID	(ICE_RES_VALID_BIT - 1)
80
#define ICE_INVAL_Q_INDEX	0xffff
81
#define ICE_INVAL_VFID		256
82
#define ICE_MAX_VF_COUNT	256
83 84 85
#define ICE_MAX_QS_PER_VF		256
#define ICE_MIN_QS_PER_VF		1
#define ICE_DFLT_QS_PER_VF		4
86 87
#define ICE_NONQ_VECS_VF		1
#define ICE_MAX_SCATTER_QS_PER_VF	16
88
#define ICE_MAX_BASE_QS_PER_VF		16
89 90 91
#define ICE_MAX_INTR_PER_VF		65
#define ICE_MIN_INTR_PER_VF		(ICE_MIN_QS_PER_VF + 1)
#define ICE_DFLT_INTR_PER_VF		(ICE_DFLT_QS_PER_VF + 1)
92

93 94
#define ICE_MAX_RESET_WAIT		20

95 96
#define ICE_VSIQF_HKEY_ARRAY_SIZE	((VSIQF_HKEY_MAX_INDEX + 1) *	4)

97 98
#define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)

99
#define ICE_MAX_MTU	(ICE_AQ_SET_MAC_FRAME_SIZE_MAX - \
100
			(ETH_HLEN + ETH_FCS_LEN + (VLAN_HLEN * 2)))
101 102 103 104 105

#define ICE_UP_TABLE_TRANSLATE(val, i) \
		(((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \
		  ICE_AQ_VSI_UP_TABLE_UP##i##_M)

106
#define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i]))
107
#define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i]))
108
#define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i]))
109

110 111 112 113
/* Macro for each VSI in a PF */
#define ice_for_each_vsi(pf, i) \
	for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++)

114
/* Macros for each Tx/Rx ring in a VSI */
115 116 117 118 119 120
#define ice_for_each_txq(vsi, i) \
	for ((i) = 0; (i) < (vsi)->num_txq; (i)++)

#define ice_for_each_rxq(vsi, i) \
	for ((i) = 0; (i) < (vsi)->num_rxq; (i)++)

121
/* Macros for each allocated Tx/Rx ring whether used or not in a VSI */
122 123 124 125 126 127
#define ice_for_each_alloc_txq(vsi, i) \
	for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++)

#define ice_for_each_alloc_rxq(vsi, i) \
	for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++)

128 129 130
#define ice_for_each_q_vector(vsi, i) \
	for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++)

131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
#define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \
				ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX)

#define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \
				     ICE_PROMISC_MCAST_TX | \
				     ICE_PROMISC_UCAST_RX | \
				     ICE_PROMISC_MCAST_RX | \
				     ICE_PROMISC_VLAN_TX  | \
				     ICE_PROMISC_VLAN_RX)

#define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX)

#define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \
				     ICE_PROMISC_MCAST_RX | \
				     ICE_PROMISC_VLAN_TX  | \
				     ICE_PROMISC_VLAN_RX)

148 149
struct ice_tc_info {
	u16 qoffset;
150 151 152
	u16 qcount_tx;
	u16 qcount_rx;
	u8 netdev_tc;
153 154 155 156
};

struct ice_tc_cfg {
	u8 numtc; /* Total number of enabled TCs */
157
	u8 ena_tc; /* Tx map */
158 159 160
	struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS];
};

161 162 163 164 165 166
struct ice_res_tracker {
	u16 num_entries;
	u16 search_hint;
	u16 list[1];
};

167
struct ice_qs_cfg {
168
	struct mutex *qs_mutex;  /* will be assigned to &pf->avail_q_mutex */
169 170 171 172 173 174 175 176 177
	unsigned long *pf_map;
	unsigned long pf_map_size;
	unsigned int q_count;
	unsigned int scatter_count;
	u16 *vsi_map;
	u16 vsi_map_offset;
	u8 mapping_mode;
};

178 179 180 181 182 183
struct ice_sw {
	struct ice_pf *pf;
	u16 sw_id;		/* switch ID for this switch */
	u16 bridge_mode;	/* VEB/VEPA/Port Virtualizer */
};

184 185
enum ice_state {
	__ICE_DOWN,
186
	__ICE_NEEDS_RESTART,
187
	__ICE_PREPARED_FOR_RESET,	/* set by driver when prepared */
188
	__ICE_RESET_OICR_RECV,		/* set by driver after rcv reset OICR */
189
	__ICE_PFR_REQ,			/* set by driver and peers */
190 191 192 193 194 195 196
	__ICE_CORER_REQ,		/* set by driver and peers */
	__ICE_GLOBR_REQ,		/* set by driver and peers */
	__ICE_CORER_RECV,		/* set by OICR handler */
	__ICE_GLOBR_RECV,		/* set by OICR handler */
	__ICE_EMPR_RECV,		/* set by OICR handler */
	__ICE_SUSPENDED,		/* set on module remove path */
	__ICE_RESET_FAILED,		/* set by reset/rebuild */
197 198
	/* When checking for the PF to be in a nominal operating state, the
	 * bits that are grouped at the beginning of the list need to be
199 200
	 * checked. Bits occurring before __ICE_STATE_NOMINAL_CHECK_BITS will
	 * be checked. If you need to add a bit into consideration for nominal
201
	 * operating state, it must be added before
202
	 * __ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position
203 204 205
	 * without appropriate consideration.
	 */
	__ICE_STATE_NOMINAL_CHECK_BITS,
206
	__ICE_ADMINQ_EVENT_PENDING,
207
	__ICE_MAILBOXQ_EVENT_PENDING,
208
	__ICE_MDD_EVENT_PENDING,
209
	__ICE_VFLR_EVENT_PENDING,
210
	__ICE_FLTR_OVERFLOW_PROMISC,
211
	__ICE_VF_DIS,
212
	__ICE_CFG_BUSY,
213
	__ICE_SERVICE_SCHED,
214
	__ICE_SERVICE_DIS,
215 216 217
	__ICE_STATE_NBITS		/* must be last */
};

218 219 220 221 222 223 224 225
enum ice_vsi_flags {
	ICE_VSI_FLAG_UMAC_FLTR_CHANGED,
	ICE_VSI_FLAG_MMAC_FLTR_CHANGED,
	ICE_VSI_FLAG_VLAN_FLTR_CHANGED,
	ICE_VSI_FLAG_PROMISC_CHANGED,
	ICE_VSI_FLAG_NBITS		/* must be last */
};

226 227 228
/* struct that defines a VSI, associated with a dev */
struct ice_vsi {
	struct net_device *netdev;
229 230
	struct ice_sw *vsw;		 /* switch this VSI is on */
	struct ice_pf *back;		 /* back pointer to PF */
231
	struct ice_port_info *port_info; /* back pointer to port_info */
232 233
	struct ice_ring **rx_rings;	 /* Rx ring array */
	struct ice_ring **tx_rings;	 /* Tx ring array */
234
	struct ice_q_vector **q_vectors; /* q_vector array */
235 236 237

	irqreturn_t (*irq_handler)(int irq, void *data);

238
	u64 tx_linearize;
239
	DECLARE_BITMAP(state, __ICE_STATE_NBITS);
240 241
	DECLARE_BITMAP(flags, ICE_VSI_FLAG_NBITS);
	unsigned int current_netdev_flags;
242 243 244 245
	u32 tx_restart;
	u32 tx_busy;
	u32 rx_buf_failed;
	u32 rx_page_failed;
246
	int num_q_vectors;
247 248
	int sw_base_vector;		/* Irq base for OS reserved vectors */
	int hw_base_vector;		/* HW (absolute) index of a vector */
249
	enum ice_vsi_type type;
250 251
	u16 vsi_num;			/* HW (absolute) index of this VSI */
	u16 idx;			/* software index in pf->vsi[] */
252 253 254 255

	/* Interrupt thresholds */
	u16 work_lmt;

256 257
	s16 vf_id;			/* VF ID for SR-IOV VSIs */

258 259
	u16 ethtype;			/* Ethernet protocol for pause frame */

260 261 262 263 264 265 266
	/* RSS config */
	u16 rss_table_size;	/* HW RSS table size */
	u16 rss_size;		/* Allocated RSS queues */
	u8 *rss_hkey_user;	/* User configured hash keys */
	u8 *rss_lut_user;	/* User configured lookup table entries */
	u8 rss_lut_type;	/* used to configure Get/Set RSS LUT AQ call */

267 268 269
	u16 max_frame;
	u16 rx_buf_len;

270 271
	struct ice_aqc_vsi_props info;	 /* VSI properties */

272 273 274 275 276
	/* VSI stats */
	struct rtnl_link_stats64 net_stats;
	struct ice_eth_stats eth_stats;
	struct ice_eth_stats eth_stats_prev;

277 278 279
	struct list_head tmp_sync_list;		/* MAC filters to be synced */
	struct list_head tmp_unsync_list;	/* MAC filters to be unsynced */

280 281 282
	u8 irqs_ready;
	u8 current_isup;		 /* Sync 'link up' logging */
	u8 stat_offsets_loaded;
283
	u8 vlan_ena;
284

285 286 287 288 289 290 291 292 293
	/* queue information */
	u8 tx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
	u8 rx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
	u16 txq_map[ICE_MAX_TXQS];	 /* index in pf->avail_txqs */
	u16 rxq_map[ICE_MAX_RXQS];	 /* index in pf->avail_rxqs */
	u16 alloc_txq;			 /* Allocated Tx queues */
	u16 num_txq;			 /* Used Tx queues */
	u16 alloc_rxq;			 /* Allocated Rx queues */
	u16 num_rxq;			 /* Used Rx queues */
294 295
	u16 num_rx_desc;
	u16 num_tx_desc;
296 297 298 299 300 301
	struct ice_tc_cfg tc_cfg;
} ____cacheline_internodealigned_in_smp;

/* struct that defines an interrupt vector */
struct ice_q_vector {
	struct ice_vsi *vsi;
302

303
	u16 v_idx;			/* index in the vsi->q_vector array. */
304
	u16 reg_idx;
305
	u8 num_ring_rx;			/* total number of Rx rings in vector */
306 307
	u8 num_ring_tx;			/* total number of Tx rings in vector */
	u8 itr_countdown;		/* when 0 should adjust adaptive ITR */
308 309 310 311
	/* in usecs, need to use ice_intrl_to_usecs_reg() before writing this
	 * value to the device
	 */
	u8 intrl;
312 313 314 315 316 317 318 319 320 321

	struct napi_struct napi;

	struct ice_ring_container rx;
	struct ice_ring_container tx;

	cpumask_t affinity_mask;
	struct irq_affinity_notify affinity_notify;

	char name[ICE_INT_NAME_STR_LEN];
322 323 324 325 326 327
} ____cacheline_internodealigned_in_smp;

enum ice_pf_flags {
	ICE_FLAG_MSIX_ENA,
	ICE_FLAG_FLTR_SYNC,
	ICE_FLAG_RSS_ENA,
328
	ICE_FLAG_SRIOV_ENA,
329
	ICE_FLAG_SRIOV_CAPABLE,
330 331
	ICE_FLAG_DCB_CAPABLE,
	ICE_FLAG_DCB_ENA,
332
	ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA,
333
	ICE_FLAG_ENABLE_FW_LLDP,
334
	ICE_FLAG_ETHTOOL_CTXT,		/* set when ethtool holds RTNL lock */
335 336 337
	ICE_PF_FLAGS_NBITS		/* must be last */
};

338 339
struct ice_pf {
	struct pci_dev *pdev;
340 341

	/* OS reserved IRQ details */
342
	struct msix_entry *msix_entries;
343 344 345 346 347
	struct ice_res_tracker *sw_irq_tracker;

	/* HW reserved Interrupts for this PF */
	struct ice_res_tracker *hw_irq_tracker;

348 349
	struct ice_vsi **vsi;		/* VSIs created by the driver */
	struct ice_sw *first_sw;	/* first switch created by firmware */
350 351 352
	/* Virtchnl/SR-IOV config info */
	struct ice_vf *vf;
	int num_alloc_vfs;		/* actual number of VFs allocated */
353
	u16 num_vfs_supported;		/* num VFs supported for this PF */
354 355
	u16 num_vf_qps;			/* num queue pairs per VF */
	u16 num_vf_msix;		/* num vectors per VF */
356
	DECLARE_BITMAP(state, __ICE_STATE_NBITS);
357 358 359 360 361 362 363 364 365
	DECLARE_BITMAP(avail_txqs, ICE_MAX_TXQS);
	DECLARE_BITMAP(avail_rxqs, ICE_MAX_RXQS);
	DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS);
	unsigned long serv_tmr_period;
	unsigned long serv_tmr_prev;
	struct timer_list serv_tmr;
	struct work_struct serv_task;
	struct mutex avail_q_mutex;	/* protects access to avail_[rx|tx]qs */
	struct mutex sw_mutex;		/* lock for protecting VSI alloc flow */
366
	u32 msg_enable;
367
	u32 hw_csum_rx_error;
368 369 370 371
	u32 sw_oicr_idx;	/* Other interrupt cause SW vector index */
	u32 num_avail_sw_msix;	/* remaining MSIX SW vectors left unclaimed */
	u32 hw_oicr_idx;	/* Other interrupt cause vector HW index */
	u32 num_avail_hw_msix;	/* remaining HW MSIX vectors left unclaimed */
372
	u32 num_lan_msix;	/* Total MSIX vectors for base driver */
373 374
	u16 num_lan_tx;		/* num LAN Tx queues setup */
	u16 num_lan_rx;		/* num LAN Rx queues setup */
375 376
	u16 q_left_tx;		/* remaining num Tx queues left unclaimed */
	u16 q_left_rx;		/* remaining num Rx queues left unclaimed */
377 378
	u16 next_vsi;		/* Next free slot in pf->vsi[] - 0-based! */
	u16 num_alloc_vsi;
379 380 381 382 383
	u16 corer_count;	/* Core reset count */
	u16 globr_count;	/* Global reset count */
	u16 empr_count;		/* EMP reset count */
	u16 pfr_count;		/* PF reset count */

384 385
	struct ice_hw_port_stats stats;
	struct ice_hw_port_stats stats_prev;
386
	struct ice_hw hw;
387
	u8 stat_prev_loaded;	/* has previous stats been loaded */
388 389 390
#ifdef CONFIG_DCB
	u16 dcbx_cap;
#endif /* CONFIG_DCB */
391 392 393
	u32 tx_timeout_count;
	unsigned long tx_timeout_last_recovery;
	u32 tx_timeout_recovery_level;
394
	char int_name[ICE_INT_NAME_STR_LEN];
395
};
396

397 398 399 400
struct ice_netdev_priv {
	struct ice_vsi *vsi;
};

401 402
/**
 * ice_irq_dynamic_ena - Enable default interrupt generation settings
403 404
 * @hw: pointer to HW struct
 * @vsi: pointer to VSI struct, can be NULL
405
 * @q_vector: pointer to q_vector, can be NULL
406
 */
407 408 409
static inline void
ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi,
		    struct ice_q_vector *q_vector)
410
{
411
	u32 vector = (vsi && q_vector) ? q_vector->reg_idx :
412
				((struct ice_pf *)hw->back)->hw_oicr_idx;
413 414 415 416 417 418 419 420
	int itr = ICE_ITR_NONE;
	u32 val;

	/* clear the PBA here, as this function is meant to clean out all
	 * previous interrupts and enable the interrupt
	 */
	val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M |
	      (itr << GLINT_DYN_CTL_ITR_INDX_S);
421 422 423
	if (vsi)
		if (test_bit(__ICE_DOWN, vsi->state))
			return;
424 425
	wr32(hw, GLINT_DYN_CTL(vector), val);
}
426

B
Brett Creeley 已提交
427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
/**
 * ice_find_vsi_by_type - Find and return VSI of a given type
 * @pf: PF to search for VSI
 * @type: Value indicating type of VSI we are looking for
 */
static inline struct ice_vsi *
ice_find_vsi_by_type(struct ice_pf *pf, enum ice_vsi_type type)
{
	int i;

	for (i = 0; i < pf->num_alloc_vsi; i++) {
		struct ice_vsi *vsi = pf->vsi[i];

		if (vsi && vsi->type == type)
			return vsi;
	}

	return NULL;
}

447 448 449
void ice_set_ethtool_ops(struct net_device *netdev);
int ice_up(struct ice_vsi *vsi);
int ice_down(struct ice_vsi *vsi);
450 451 452
int ice_set_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
int ice_get_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size);
453
void ice_print_link_msg(struct ice_vsi *vsi, bool isup);
454
void ice_napi_del(struct ice_vsi *vsi);
455 456 457 458
#ifdef CONFIG_DCB
int ice_pf_ena_all_vsi(struct ice_pf *pf, bool locked);
void ice_pf_dis_all_vsi(struct ice_pf *pf, bool locked);
#endif /* CONFIG_DCB */
459

460
#endif /* _ICE_H_ */