ice.h 10.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/* SPDX-License-Identifier: GPL-2.0 */
/* Copyright (c) 2018, Intel Corporation. */

#ifndef _ICE_H_
#define _ICE_H_

#include <linux/types.h>
#include <linux/errno.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/netdevice.h>
#include <linux/compiler.h>
13
#include <linux/etherdevice.h>
14
#include <linux/skbuff.h>
15
#include <linux/cpumask.h>
16
#include <linux/rtnetlink.h>
17
#include <linux/if_vlan.h>
18
#include <linux/dma-mapping.h>
19
#include <linux/pci.h>
20
#include <linux/workqueue.h>
21
#include <linux/aer.h>
22
#include <linux/interrupt.h>
23
#include <linux/ethtool.h>
24
#include <linux/timer.h>
25
#include <linux/delay.h>
26
#include <linux/bitmap.h>
27
#include <linux/log2.h>
28 29
#include <linux/ip.h>
#include <linux/ipv6.h>
30
#include <linux/if_bridge.h>
31
#include <net/ipv6.h>
32 33
#include "ice_devids.h"
#include "ice_type.h"
34
#include "ice_txrx.h"
35
#include "ice_switch.h"
36
#include "ice_common.h"
37
#include "ice_sched.h"
38

39
extern const char ice_drv_ver[];
40
#define ICE_BAR0		0
41 42
#define ICE_DFLT_NUM_DESC	128
#define ICE_REQ_DESC_MULTIPLE	32
43 44
#define ICE_MIN_NUM_DESC	ICE_REQ_DESC_MULTIPLE
#define ICE_MAX_NUM_DESC	8160
45
#define ICE_DFLT_TRAFFIC_CLASS	BIT(0)
46
#define ICE_INT_NAME_STR_LEN	(IFNAMSIZ + 16)
47
#define ICE_ETHTOOL_FWVER_LEN	32
48
#define ICE_AQ_LEN		64
49
#define ICE_MBXQ_LEN		64
50
#define ICE_MIN_MSIX		2
51
#define ICE_NO_VSI		0xffff
52 53 54
#define ICE_MAX_VSI_ALLOC	130
#define ICE_MAX_TXQS		2048
#define ICE_MAX_RXQS		2048
55 56 57 58
#define ICE_VSI_MAP_CONTIG	0
#define ICE_VSI_MAP_SCATTER	1
#define ICE_MAX_SCATTER_TXQS	16
#define ICE_MAX_SCATTER_RXQS	16
59 60
#define ICE_Q_WAIT_RETRY_LIMIT	10
#define ICE_Q_WAIT_MAX_RETRY	(5 * ICE_Q_WAIT_RETRY_LIMIT)
61 62
#define ICE_MAX_LG_RSS_QS	256
#define ICE_MAX_SMALL_RSS_QS	8
63 64
#define ICE_RES_VALID_BIT	0x8000
#define ICE_RES_MISC_VEC_ID	(ICE_RES_VALID_BIT - 1)
65
#define ICE_INVAL_Q_INDEX	0xffff
66
#define ICE_INVAL_VFID		256
67
#define ICE_MAX_VF_COUNT	256
68

69 70
#define ICE_VSIQF_HKEY_ARRAY_SIZE	((VSIQF_HKEY_MAX_INDEX + 1) *	4)

71 72
#define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)

73 74 75 76 77 78 79
#define ICE_MAX_MTU	(ICE_AQ_SET_MAC_FRAME_SIZE_MAX - \
			 ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)

#define ICE_UP_TABLE_TRANSLATE(val, i) \
		(((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \
		  ICE_AQ_VSI_UP_TABLE_UP##i##_M)

80
#define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i]))
81
#define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i]))
82
#define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i]))
83

84 85 86 87 88
/* Macro for each VSI in a PF */
#define ice_for_each_vsi(pf, i) \
	for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++)

/* Macros for each tx/rx ring in a VSI */
89 90 91 92 93 94
#define ice_for_each_txq(vsi, i) \
	for ((i) = 0; (i) < (vsi)->num_txq; (i)++)

#define ice_for_each_rxq(vsi, i) \
	for ((i) = 0; (i) < (vsi)->num_rxq; (i)++)

95 96 97 98 99 100 101
/* Macros for each allocated tx/rx ring whether used or not in a VSI */
#define ice_for_each_alloc_txq(vsi, i) \
	for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++)

#define ice_for_each_alloc_rxq(vsi, i) \
	for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++)

102 103 104 105 106 107 108 109 110 111 112
struct ice_tc_info {
	u16 qoffset;
	u16 qcount;
};

struct ice_tc_cfg {
	u8 numtc; /* Total number of enabled TCs */
	u8 ena_tc; /* TX map */
	struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS];
};

113 114 115 116 117 118 119 120 121 122 123 124
struct ice_res_tracker {
	u16 num_entries;
	u16 search_hint;
	u16 list[1];
};

struct ice_sw {
	struct ice_pf *pf;
	u16 sw_id;		/* switch ID for this switch */
	u16 bridge_mode;	/* VEB/VEPA/Port Virtualizer */
};

125 126
enum ice_state {
	__ICE_DOWN,
127
	__ICE_NEEDS_RESTART,
128
	__ICE_PREPARED_FOR_RESET,	/* set by driver when prepared */
129
	__ICE_RESET_OICR_RECV,		/* set by driver after rcv reset OICR */
130
	__ICE_PFR_REQ,			/* set by driver and peers */
131 132 133 134 135 136 137
	__ICE_CORER_REQ,		/* set by driver and peers */
	__ICE_GLOBR_REQ,		/* set by driver and peers */
	__ICE_CORER_RECV,		/* set by OICR handler */
	__ICE_GLOBR_RECV,		/* set by OICR handler */
	__ICE_EMPR_RECV,		/* set by OICR handler */
	__ICE_SUSPENDED,		/* set on module remove path */
	__ICE_RESET_FAILED,		/* set by reset/rebuild */
138
	__ICE_ADMINQ_EVENT_PENDING,
139
	__ICE_MAILBOXQ_EVENT_PENDING,
140
	__ICE_MDD_EVENT_PENDING,
141
	__ICE_FLTR_OVERFLOW_PROMISC,
142
	__ICE_CFG_BUSY,
143
	__ICE_SERVICE_SCHED,
144
	__ICE_SERVICE_DIS,
145 146 147
	__ICE_STATE_NBITS		/* must be last */
};

148 149 150 151 152 153 154 155
enum ice_vsi_flags {
	ICE_VSI_FLAG_UMAC_FLTR_CHANGED,
	ICE_VSI_FLAG_MMAC_FLTR_CHANGED,
	ICE_VSI_FLAG_VLAN_FLTR_CHANGED,
	ICE_VSI_FLAG_PROMISC_CHANGED,
	ICE_VSI_FLAG_NBITS		/* must be last */
};

156 157 158
/* struct that defines a VSI, associated with a dev */
struct ice_vsi {
	struct net_device *netdev;
159 160
	struct ice_sw *vsw;		 /* switch this VSI is on */
	struct ice_pf *back;		 /* back pointer to PF */
161
	struct ice_port_info *port_info; /* back pointer to port_info */
162 163 164
	struct ice_ring **rx_rings;	 /* rx ring array */
	struct ice_ring **tx_rings;	 /* tx ring array */
	struct ice_q_vector **q_vectors; /* q_vector array */
165 166 167

	irqreturn_t (*irq_handler)(int irq, void *data);

168
	u64 tx_linearize;
169
	DECLARE_BITMAP(state, __ICE_STATE_NBITS);
170
	DECLARE_BITMAP(flags, ICE_VSI_FLAG_NBITS);
171
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
172
	unsigned int current_netdev_flags;
173 174 175 176
	u32 tx_restart;
	u32 tx_busy;
	u32 rx_buf_failed;
	u32 rx_page_failed;
177
	int num_q_vectors;
178 179
	int sw_base_vector;		/* Irq base for OS reserved vectors */
	int hw_base_vector;		/* HW (absolute) index of a vector */
180
	enum ice_vsi_type type;
181
	u16 vsi_num;			 /* HW (absolute) index of this VSI */
182 183 184 185 186
	u16 idx;			 /* software index in pf->vsi[] */

	/* Interrupt thresholds */
	u16 work_lmt;

187 188 189 190 191 192 193
	/* RSS config */
	u16 rss_table_size;	/* HW RSS table size */
	u16 rss_size;		/* Allocated RSS queues */
	u8 *rss_hkey_user;	/* User configured hash keys */
	u8 *rss_lut_user;	/* User configured lookup table entries */
	u8 rss_lut_type;	/* used to configure Get/Set RSS LUT AQ call */

194 195 196
	u16 max_frame;
	u16 rx_buf_len;

197 198
	struct ice_aqc_vsi_props info;	 /* VSI properties */

199 200 201 202 203
	/* VSI stats */
	struct rtnl_link_stats64 net_stats;
	struct ice_eth_stats eth_stats;
	struct ice_eth_stats eth_stats_prev;

204 205 206
	struct list_head tmp_sync_list;		/* MAC filters to be synced */
	struct list_head tmp_unsync_list;	/* MAC filters to be unsynced */

207 208 209
	u8 irqs_ready;
	u8 current_isup;		 /* Sync 'link up' logging */
	u8 stat_offsets_loaded;
210

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
	/* queue information */
	u8 tx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
	u8 rx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
	u16 txq_map[ICE_MAX_TXQS];	 /* index in pf->avail_txqs */
	u16 rxq_map[ICE_MAX_RXQS];	 /* index in pf->avail_rxqs */
	u16 alloc_txq;			 /* Allocated Tx queues */
	u16 num_txq;			 /* Used Tx queues */
	u16 alloc_rxq;			 /* Allocated Rx queues */
	u16 num_rxq;			 /* Used Rx queues */
	u16 num_desc;
	struct ice_tc_cfg tc_cfg;
} ____cacheline_internodealigned_in_smp;

/* struct that defines an interrupt vector */
struct ice_q_vector {
	struct ice_vsi *vsi;
	cpumask_t affinity_mask;
	struct napi_struct napi;
	struct ice_ring_container rx;
	struct ice_ring_container tx;
231
	struct irq_affinity_notify affinity_notify;
232 233 234
	u16 v_idx;			/* index in the vsi->q_vector array. */
	u8 num_ring_tx;			/* total number of tx rings in vector */
	u8 num_ring_rx;			/* total number of rx rings in vector */
235
	char name[ICE_INT_NAME_STR_LEN];
236 237 238 239
	/* in usecs, need to use ice_intrl_to_usecs_reg() before writing this
	 * value to the device
	 */
	u8 intrl;
240 241 242 243 244 245
} ____cacheline_internodealigned_in_smp;

enum ice_pf_flags {
	ICE_FLAG_MSIX_ENA,
	ICE_FLAG_FLTR_SYNC,
	ICE_FLAG_RSS_ENA,
246
	ICE_FLAG_SRIOV_CAPABLE,
247 248 249
	ICE_PF_FLAGS_NBITS		/* must be last */
};

250 251
struct ice_pf {
	struct pci_dev *pdev;
252 253

	/* OS reserved IRQ details */
254
	struct msix_entry *msix_entries;
255 256 257 258 259
	struct ice_res_tracker *sw_irq_tracker;

	/* HW reserved Interrupts for this PF */
	struct ice_res_tracker *hw_irq_tracker;

260 261
	struct ice_vsi **vsi;		/* VSIs created by the driver */
	struct ice_sw *first_sw;	/* first switch created by firmware */
262
	u16 num_vfs_supported;		/* num VFs supported for this PF */
263
	DECLARE_BITMAP(state, __ICE_STATE_NBITS);
264 265 266 267 268 269 270 271 272
	DECLARE_BITMAP(avail_txqs, ICE_MAX_TXQS);
	DECLARE_BITMAP(avail_rxqs, ICE_MAX_RXQS);
	DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS);
	unsigned long serv_tmr_period;
	unsigned long serv_tmr_prev;
	struct timer_list serv_tmr;
	struct work_struct serv_task;
	struct mutex avail_q_mutex;	/* protects access to avail_[rx|tx]qs */
	struct mutex sw_mutex;		/* lock for protecting VSI alloc flow */
273
	u32 msg_enable;
274
	u32 hw_csum_rx_error;
275 276 277 278
	u32 sw_oicr_idx;	/* Other interrupt cause SW vector index */
	u32 num_avail_sw_msix;	/* remaining MSIX SW vectors left unclaimed */
	u32 hw_oicr_idx;	/* Other interrupt cause vector HW index */
	u32 num_avail_hw_msix;	/* remaining HW MSIX vectors left unclaimed */
279 280 281 282 283 284 285
	u32 num_lan_msix;	/* Total MSIX vectors for base driver */
	u16 num_lan_tx;		/* num lan tx queues setup */
	u16 num_lan_rx;		/* num lan rx queues setup */
	u16 q_left_tx;		/* remaining num tx queues left unclaimed */
	u16 q_left_rx;		/* remaining num rx queues left unclaimed */
	u16 next_vsi;		/* Next free slot in pf->vsi[] - 0-based! */
	u16 num_alloc_vsi;
286 287 288 289 290
	u16 corer_count;	/* Core reset count */
	u16 globr_count;	/* Global reset count */
	u16 empr_count;		/* EMP reset count */
	u16 pfr_count;		/* PF reset count */

291 292
	struct ice_hw_port_stats stats;
	struct ice_hw_port_stats stats_prev;
293
	struct ice_hw hw;
294
	u8 stat_prev_loaded;	/* has previous stats been loaded */
295 296 297
	u32 tx_timeout_count;
	unsigned long tx_timeout_last_recovery;
	u32 tx_timeout_recovery_level;
298
	char int_name[ICE_INT_NAME_STR_LEN];
299
};
300

301 302 303 304
struct ice_netdev_priv {
	struct ice_vsi *vsi;
};

305 306 307
/**
 * ice_irq_dynamic_ena - Enable default interrupt generation settings
 * @hw: pointer to hw struct
308 309
 * @vsi: pointer to vsi struct, can be NULL
 * @q_vector: pointer to q_vector, can be NULL
310
 */
311 312
static inline void ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi,
				       struct ice_q_vector *q_vector)
313
{
314 315
	u32 vector = (vsi && q_vector) ? vsi->hw_base_vector + q_vector->v_idx :
				((struct ice_pf *)hw->back)->hw_oicr_idx;
316 317 318 319 320 321 322 323
	int itr = ICE_ITR_NONE;
	u32 val;

	/* clear the PBA here, as this function is meant to clean out all
	 * previous interrupts and enable the interrupt
	 */
	val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M |
	      (itr << GLINT_DYN_CTL_ITR_INDX_S);
324 325 326
	if (vsi)
		if (test_bit(__ICE_DOWN, vsi->state))
			return;
327 328
	wr32(hw, GLINT_DYN_CTL(vector), val);
}
329

330 331 332 333 334 335
static inline void ice_vsi_set_tc_cfg(struct ice_vsi *vsi)
{
	vsi->tc_cfg.ena_tc =  ICE_DFLT_TRAFFIC_CLASS;
	vsi->tc_cfg.numtc = 1;
}

336 337 338
void ice_set_ethtool_ops(struct net_device *netdev);
int ice_up(struct ice_vsi *vsi);
int ice_down(struct ice_vsi *vsi);
339 340 341
int ice_set_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
int ice_get_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size);
342
void ice_print_link_msg(struct ice_vsi *vsi, bool isup);
343

344
#endif /* _ICE_H_ */