dispc.c 101.6 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/interrupt.h>
37
#include <linux/platform_device.h>
38
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
39

40
#include <plat/cpu.h>
T
Tomi Valkeinen 已提交
41

42
#include <video/omapdss.h>
T
Tomi Valkeinen 已提交
43 44

#include "dss.h"
45
#include "dss_features.h"
46
#include "dispc.h"
T
Tomi Valkeinen 已提交
47 48

/* DISPC */
49
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65

#define DISPC_IRQ_MASK_ERROR            (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
					 DISPC_IRQ_OCP_ERR | \
					 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
					 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
					 DISPC_IRQ_SYNC_LOST | \
					 DISPC_IRQ_SYNC_LOST_DIGIT)

#define DISPC_MAX_NR_ISRS		8

struct omap_dispc_isr_data {
	omap_dispc_isr_t	isr;
	void			*arg;
	u32			mask;
};

66 67 68 69 70 71
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
72 73 74 75 76 77
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

78 79 80 81 82 83
struct dispc_irq_stats {
	unsigned long last_reset;
	unsigned irq_count;
	unsigned irqs[32];
};

84 85 86 87 88 89 90
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
91
	int (*calc_scaling) (enum omap_plane plane,
92 93 94 95
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
96
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
97
	unsigned long (*calc_core_clk) (enum omap_plane plane,
98 99
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
100
	u8 num_fifos;
101 102 103

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
104 105
};

106 107
#define DISPC_MAX_NR_FIFOS 5

T
Tomi Valkeinen 已提交
108
static struct {
109
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
110
	void __iomem    *base;
111 112 113

	int		ctx_loss_cnt;

114
	int irq;
115
	struct clk *dss_clk;
T
Tomi Valkeinen 已提交
116

117 118 119
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
120 121 122 123 124 125 126

	spinlock_t irq_lock;
	u32 irq_error_mask;
	struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
	u32 error_irqs;
	struct work_struct error_work;

127
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
128
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
129

130 131
	const struct dispc_features *feat;

132 133 134 135
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spinlock_t irq_stats_lock;
	struct dispc_irq_stats irq_stats;
#endif
T
Tomi Valkeinen 已提交
136 137
} dispc;

138 139 140 141 142 143 144 145 146 147 148 149
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
	 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
	struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
		.framedone_irq	= 0,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
239 240
};

241 242 243 244 245
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

T
Tomi Valkeinen 已提交
246
static void _omap_dispc_set_irqs(void);
247 248
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
T
Tomi Valkeinen 已提交
249

250
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
251
{
252
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
253 254
}

255
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
256
{
257
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
258 259
}

260 261 262 263 264 265 266 267 268 269 270 271
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
	const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
	const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
}

T
Tomi Valkeinen 已提交
272
#define SR(reg) \
273
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
274
#define RR(reg) \
275
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
276

277
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
278
{
279
	int i, j;
T
Tomi Valkeinen 已提交
280

281 282
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
283 284 285 286
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
287 288
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
289
		SR(GLOBAL_ALPHA);
290 291 292 293
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
294 295 296 297
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
298

299 300 301 302 303 304 305 306 307 308 309 310 311 312 313
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

314
		if (dss_has_feature(FEAT_CPR)) {
315 316 317
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
318
		}
319
	}
T
Tomi Valkeinen 已提交
320

321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
341

342 343
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
344

345 346
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
347

348 349
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
350

351 352 353 354
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
355

356 357 358 359 360 361
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
362

363 364
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
365

366 367
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
368

369 370 371 372 373
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
374
	}
375 376 377

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
378

379
	dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
380 381 382
	dispc.ctx_valid = true;

	DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
T
Tomi Valkeinen 已提交
383 384
}

385
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
386
{
387
	int i, j, ctx;
388 389 390

	DSSDBG("dispc_restore_context\n");

391 392 393
	if (!dispc.ctx_valid)
		return;

394
	ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
395 396 397 398 399 400 401

	if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
		return;

	DSSDBG("ctx_loss_count: saved %d, current %d\n",
			dispc.ctx_loss_cnt, ctx);

402
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
403 404 405
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
406 407
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
408
		RR(GLOBAL_ALPHA);
409
	if (dss_has_feature(FEAT_MGR_LCD2))
410
		RR(CONFIG2);
411 412
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
413

414 415 416 417 418 419 420 421 422 423 424 425 426 427
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
428

429
		if (dss_has_feature(FEAT_CPR)) {
430 431 432
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
433
		}
434
	}
T
Tomi Valkeinen 已提交
435

436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
456

457 458
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
459

460 461
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
462

463 464
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
465

466 467 468 469
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
470

471 472 473 474 475 476
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
477

478 479
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
480

481 482
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
483

484 485 486 487 488
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
489
	}
T
Tomi Valkeinen 已提交
490

491 492 493
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
494 495
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
496 497
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
498 499
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONTROL3);
500 501 502 503 504 505 506 507
	/* clear spurious SYNC_LOST_DIGIT interrupts */
	dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
508 509

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
510 511 512 513 514
}

#undef SR
#undef RR

515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

532
	r = pm_runtime_put_sync(&dispc.pdev->dev);
533
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
534 535
}

536 537
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
{
538
	return mgr_desc[channel].vsync_irq;
539 540
}

541 542
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
{
543
	return mgr_desc[channel].framedone_irq;
544 545
}

546 547 548 549 550
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

551
bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
552
{
553
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
554 555
}

556
void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
557
{
558
	bool enable_bit, go_bit;
T
Tomi Valkeinen 已提交
559 560

	/* if the channel is not enabled, we don't need GO */
561
	enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
562 563

	if (!enable_bit)
564
		return;
T
Tomi Valkeinen 已提交
565

566
	go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
567 568

	if (go_bit) {
T
Tomi Valkeinen 已提交
569
		DSSERR("GO bit not down for channel %d\n", channel);
570
		return;
T
Tomi Valkeinen 已提交
571 572
	}

573
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
574

575
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
576 577
}

578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
	enum omap_plane plane = OMAP_DSS_WB;
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

602
static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
603
{
604
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
605 606
}

607
static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
608
{
609
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
610 611
}

612
static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
613
{
614
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
615 616
}

617
static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
618 619 620 621 622 623
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

624 625
static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
		u32 value)
626 627 628 629 630 631
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

632
static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
633 634 635 636 637 638
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

639 640 641
static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
642
{
643
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
644 645
	int i;

646 647
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
648 649 650 651

	for (i = 0; i < 8; i++) {
		u32 h, hv;

652 653 654 655 656 657 658 659
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
660

661
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
662 663
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
664
		} else {
665 666
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
667 668
		}

T
Tomi Valkeinen 已提交
669 670
	}

671 672 673
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
674 675
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
676
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
677
				dispc_ovl_write_firv_reg(plane, i, v);
678
			else
679
				dispc_ovl_write_firv2_reg(plane, i, v);
680
		}
T
Tomi Valkeinen 已提交
681 682 683 684
	}
}


685 686 687
static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
688 689
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

690 691 692 693 694
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
695

696
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
697 698 699 700

#undef CVAL
}

701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
static void dispc_setup_color_conv_coef(void)
{
	int i;
	int num_ovl = dss_feat_get_num_ovls();
	int num_wb = dss_feat_get_num_wbs();
	const struct color_conv_coef ctbl_bt601_5_ovl = {
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
		66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

	for (; i < num_wb; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
}
T
Tomi Valkeinen 已提交
719

720
static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
721
{
722
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
723 724
}

725
static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
726
{
727
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
728 729
}

730
static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
731 732 733 734
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

735
static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
736 737 738 739
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

740 741
static void dispc_ovl_set_pos(enum omap_plane plane,
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
742
{
743 744 745 746 747 748
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
749 750

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
751 752
}

753 754
static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
755 756
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
757

758
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
759 760 761
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
762 763
}

764 765
static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
766 767 768 769 770 771
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
772

773 774 775 776
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
777 778
}

779 780
static void dispc_ovl_set_zorder(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 zorder)
781
{
782
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

799 800
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
801
{
802
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
803 804
		return;

805
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
806 807
}

808 809
static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
810
{
811
	static const unsigned shifts[] = { 0, 8, 16, 24, };
812 813
	int shift;

814
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
815
		return;
816

817 818
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
819 820
}

821
static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
822
{
823
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
824 825
}

826
static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
827
{
828
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
829 830
}

831
static void dispc_ovl_set_color_mode(enum omap_plane plane,
T
Tomi Valkeinen 已提交
832 833 834
		enum omap_color_mode color_mode)
{
	u32 m = 0;
835 836 837 838
	if (plane != OMAP_DSS_GFX) {
		switch (color_mode) {
		case OMAP_DSS_COLOR_NV12:
			m = 0x0; break;
839
		case OMAP_DSS_COLOR_RGBX16:
840 841 842
			m = 0x1; break;
		case OMAP_DSS_COLOR_RGBA16:
			m = 0x2; break;
843
		case OMAP_DSS_COLOR_RGB12U:
844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
		case OMAP_DSS_COLOR_YUV2:
			m = 0xa; break;
		case OMAP_DSS_COLOR_UYVY:
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
868
			BUG(); return;
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
		}
	} else {
		switch (color_mode) {
		case OMAP_DSS_COLOR_CLUT1:
			m = 0x0; break;
		case OMAP_DSS_COLOR_CLUT2:
			m = 0x1; break;
		case OMAP_DSS_COLOR_CLUT4:
			m = 0x2; break;
		case OMAP_DSS_COLOR_CLUT8:
			m = 0x3; break;
		case OMAP_DSS_COLOR_RGB12U:
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
892
		case OMAP_DSS_COLOR_RGBX16:
893
			m = 0xa; break;
894
		case OMAP_DSS_COLOR_RGBA16:
895 896 897 898 899 900 901 902 903 904
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
905
			BUG(); return;
906
		}
T
Tomi Valkeinen 已提交
907 908
	}

909
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
910 911
}

912 913 914 915 916 917 918 919 920 921 922 923
static void dispc_ovl_configure_burst_type(enum omap_plane plane,
		enum omap_dss_rotation_type rotation_type)
{
	if (dss_has_feature(FEAT_BURST_2D) == 0)
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

924
void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
T
Tomi Valkeinen 已提交
925 926 927
{
	int shift;
	u32 val;
928
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
929 930 931 932 933 934 935

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
936
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
937 938 939 940 941 942 943
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

944
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
945 946 947 948 949 950 951 952 953 954 955 956 957 958
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
959 960 961 962 963 964 965 966 967
		case OMAP_DSS_CHANNEL_LCD3:
			if (dss_has_feature(FEAT_MGR_LCD3)) {
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
968 969
		default:
			BUG();
970
			return;
971 972 973 974 975 976 977
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
978
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
979 980
}

981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
{
	int shift;
	u32 val;
	enum omap_channel channel;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
998
		return 0;
999 1000 1001 1002
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

1003 1004 1005 1006 1007 1008 1009 1010
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else if (FLD_GET(val, 31, 30) == 1)
			channel = OMAP_DSS_CHANNEL_LCD2;
		else
			channel = OMAP_DSS_CHANNEL_LCD3;
	} else if (dss_has_feature(FEAT_MGR_LCD2)) {
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else
			channel = OMAP_DSS_CHANNEL_LCD2;
	} else {
		channel = FLD_GET(val, shift, shift);
	}

	return channel;
}

1022 1023 1024 1025 1026 1027 1028
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
	enum omap_plane plane = OMAP_DSS_WB;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1029
static void dispc_ovl_set_burst_size(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1030 1031
		enum omap_burst_size burst_size)
{
1032
	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1033 1034
	int shift;

1035
	shift = shifts[plane];
1036
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1037 1038
}

1039 1040 1041 1042 1043 1044 1045
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
	for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1046
		dispc_ovl_set_burst_size(i, burst_size);
1047 1048
}

1049
static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
1050 1051 1052 1053 1054 1055
{
	unsigned unit = dss_feat_get_burst_size_unit();
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
	return unit * 8;
}

1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
void dispc_enable_gamma_table(bool enable)
{
	/*
	 * This is partially implemented to support only disabling of
	 * the gamma table.
	 */
	if (enable) {
		DSSWARN("Gamma table enabling for TV not yet supported");
		return;
	}

	REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
}

1070
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1071
{
1072
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1073 1074
		return;

1075
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1076 1077
}

1078
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1079 1080 1081 1082
		struct omap_dss_cpr_coefs *coefs)
{
	u32 coef_r, coef_g, coef_b;

1083
	if (!dss_mgr_is_lcd(channel))
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1098
static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
1099 1100 1101 1102 1103
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1104
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1105
	val = FLD_MOD(val, enable, 9, 9);
1106
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1107 1108
}

1109 1110
static void dispc_ovl_enable_replication(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1111
{
1112
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1113
	int shift;
T
Tomi Valkeinen 已提交
1114

1115 1116 1117
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1118 1119
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1120 1121
}

1122
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1123
		u16 height)
T
Tomi Valkeinen 已提交
1124 1125 1126 1127
{
	u32 val;

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
1128
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1129 1130
}

1131
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1132 1133
{
	u32 size;
1134
	int fifo;
1135
	u8 start, end;
1136 1137 1138
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();
T
Tomi Valkeinen 已提交
1139

1140
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1141

1142 1143
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1144
		size *= unit;
1145 1146 1147 1148 1149 1150 1151
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1152
	}
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
T
Tomi Valkeinen 已提交
1175 1176 1177
	}
}

1178
static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
T
Tomi Valkeinen 已提交
1179
{
1180 1181 1182 1183 1184 1185 1186 1187 1188
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1189 1190
}

1191
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
T
Tomi Valkeinen 已提交
1192
{
1193
	u8 hi_start, hi_end, lo_start, lo_end;
1194 1195 1196 1197 1198 1199 1200 1201 1202
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1203

1204 1205 1206
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1207
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1208
			plane,
1209
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1210
				lo_start, lo_end) * unit,
1211
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1212 1213
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1214

1215
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1216 1217
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
T
Tomi Valkeinen 已提交
1218 1219 1220 1221
}

void dispc_enable_fifomerge(bool enable)
{
1222 1223 1224 1225 1226
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1227 1228 1229 1230
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1231
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1232 1233
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1234 1235 1236 1237 1238 1239 1240
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1241 1242
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1243 1244

	burst_size = dispc_ovl_get_burst_size(plane);
1245
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1246

1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
	if (use_fifomerge) {
		total_fifo_size = 0;
		for (i = 0; i < omap_dss_get_num_overlays(); ++i)
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1261
	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1262 1263
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1264 1265 1266 1267 1268 1269 1270 1271
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1272 1273 1274 1275
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1276 1277
}

1278
static void dispc_ovl_set_fir(enum omap_plane plane,
1279 1280
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1281 1282 1283
{
	u32 val;

1284 1285
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1286

1287 1288 1289 1290 1291 1292
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1293

1294 1295 1296 1297 1298
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1299 1300
}

1301
static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1302 1303
{
	u32 val;
1304
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1305

1306 1307 1308 1309 1310 1311
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1312
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1313 1314
}

1315
static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1316 1317
{
	u32 val;
1318
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1319

1320 1321 1322 1323 1324 1325
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1326
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1327 1328
}

1329 1330
static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
		int vaccu)
1331 1332 1333 1334 1335 1336 1337
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1338 1339
static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
		int vaccu)
1340 1341 1342 1343 1344 1345
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1346

1347
static void dispc_ovl_set_scale_param(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1348 1349
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1350 1351
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1352
{
1353
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1354

1355 1356
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1357

1358 1359
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1360
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1361 1362
}

1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
static void dispc_ovl_set_accu_uv(enum omap_plane plane,
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
		bool ilace, enum omap_color_mode color_mode, u8 rotation)
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

	switch (rotation) {
	case OMAP_DSS_ROT_0:
		idx = 0;
		break;
	case OMAP_DSS_ROT_90:
		idx = 1;
		break;
	case OMAP_DSS_ROT_180:
		idx = 2;
		break;
	case OMAP_DSS_ROT_270:
		idx = 3;
		break;
	default:
		BUG();
1418
		return;
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
	}

	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1434
		return;
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1451
static void dispc_ovl_set_scaling_common(enum omap_plane plane,
1452 1453 1454 1455 1456 1457 1458 1459 1460
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1461

1462
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1463 1464
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1465
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1466

1467 1468
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1469 1470
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1471
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1472

1473 1474 1475
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1476 1477
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1478
	}
T
Tomi Valkeinen 已提交
1479

1480 1481 1482 1483 1484
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1485

1486
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1487 1488 1489 1490 1491 1492 1493

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1494
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1495 1496 1497 1498 1499 1500
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1501 1502
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1503 1504
}

1505
static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
1506 1507 1508 1509 1510 1511 1512 1513
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1514
	bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
1515 1516 1517 1518 1519 1520 1521

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
	if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
			color_mode != OMAP_DSS_COLOR_UYVY &&
			color_mode != OMAP_DSS_COLOR_NV12)) {
		/* reset chroma resampling for RGB formats  */
1522 1523
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1524 1525
		return;
	}
1526 1527 1528 1529

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
			out_height, ilace, color_mode, rotation);

1530 1531
	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1542 1543 1544
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1545
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1546
		if (rotation == OMAP_DSS_ROT_0 ||
1547 1548 1549 1550 1551 1552 1553 1554 1555
				rotation == OMAP_DSS_ROT_180) {
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1556 1557 1558
		/* must use FIR for YUV422 if rotated */
		if (rotation != OMAP_DSS_ROT_0)
			scale_x = scale_y = true;
1559

1560 1561 1562
		break;
	default:
		BUG();
1563
		return;
1564 1565 1566 1567 1568 1569 1570
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1571
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1572 1573 1574
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1575 1576 1577 1578
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1579 1580 1581 1582 1583 1584
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1585
static void dispc_ovl_set_scaling(enum omap_plane plane,
1586 1587 1588 1589 1590 1591 1592 1593
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1594
	dispc_ovl_set_scaling_common(plane,
1595 1596 1597 1598 1599 1600
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
			fieldmode, color_mode,
			rotation);

1601
	dispc_ovl_set_scaling_uv(plane,
1602 1603 1604 1605 1606 1607 1608
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
		fieldmode, color_mode,
		rotation);
}

1609
static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
T
Tomi Valkeinen 已提交
1610 1611
		bool mirroring, enum omap_color_mode color_mode)
{
1612 1613 1614
	bool row_repeat = false;
	int vidrot = 0;

T
Tomi Valkeinen 已提交
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY) {

		if (mirroring) {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		} else {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		}

		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1651
			row_repeat = true;
T
Tomi Valkeinen 已提交
1652
		else
1653
			row_repeat = false;
T
Tomi Valkeinen 已提交
1654
	}
1655

1656
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1657
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1658 1659
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
T
Tomi Valkeinen 已提交
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
}

static int color_mode_to_bpp(enum omap_color_mode color_mode)
{
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
		return 1;
	case OMAP_DSS_COLOR_CLUT2:
		return 2;
	case OMAP_DSS_COLOR_CLUT4:
		return 4;
	case OMAP_DSS_COLOR_CLUT8:
1672
	case OMAP_DSS_COLOR_NV12:
T
Tomi Valkeinen 已提交
1673 1674 1675 1676 1677 1678
		return 8;
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1679 1680 1681 1682
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGBX16:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
T
Tomi Valkeinen 已提交
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
		return 16;
	case OMAP_DSS_COLOR_RGB24P:
		return 24;
	case OMAP_DSS_COLOR_RGB24U:
	case OMAP_DSS_COLOR_ARGB32:
	case OMAP_DSS_COLOR_RGBA32:
	case OMAP_DSS_COLOR_RGBX32:
		return 32;
	default:
		BUG();
1693
		return 0;
T
Tomi Valkeinen 已提交
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
1707
		return 0;
T
Tomi Valkeinen 已提交
1708 1709 1710 1711 1712 1713 1714 1715
}

static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1716
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
{
	u8 ps;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		ps = 4;
		break;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
	case OMAP_DSS_ROT_180:
		/*
		 * If the pixel format is YUV or UYVY divide the width
		 * of the image by 2 for 0 and 180 degree rotation.
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90:
	case OMAP_DSS_ROT_270:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;

1762 1763 1764 1765
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - x_predecim * width) +
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
		break;

	case OMAP_DSS_ROT_0 + 4:
	case OMAP_DSS_ROT_180 + 4:
		/* If the pixel format is YUV or UYVY divide the width
		 * of the image by 2  for 0 degree and 180 degree
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90 + 4:
	case OMAP_DSS_ROT_270 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;
1783 1784 1785 1786
		*row_inc = pixinc(1 -
			(y_predecim * screen_width + x_predecim * width) -
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1787 1788 1789 1790
		break;

	default:
		BUG();
1791
		return;
T
Tomi Valkeinen 已提交
1792 1793 1794 1795 1796 1797 1798 1799 1800
	}
}

static void calc_dma_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1801
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
{
	u8 ps;
	u16 fbw, fbh;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/* width & height are overlay sizes, convert to fb sizes */

	if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
		fbw = width;
		fbh = height;
	} else {
		fbw = height;
		fbh = width;
	}

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1843 1844 1845 1846 1847 1848 1849 1850
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - fbw * x_predecim) +
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1851 1852 1853 1854 1855 1856 1857
		break;
	case OMAP_DSS_ROT_90:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1858 1859 1860
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1861 1862 1863 1864 1865 1866 1867 1868
		break;
	case OMAP_DSS_ROT_180:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-1 -
1869 1870 1871 1872 1873 1874 1875
			(y_predecim * screen_width - fbw * x_predecim) -
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1876 1877 1878 1879 1880 1881 1882
		break;
	case OMAP_DSS_ROT_270:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1883 1884 1885
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1886 1887 1888 1889 1890 1891 1892 1893 1894
		break;

	/* mirroring */
	case OMAP_DSS_ROT_0 + 4:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1895
		*row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
T
Tomi Valkeinen 已提交
1896 1897
				(fieldmode ? screen_width : 0),
				ps);
1898 1899 1900 1901 1902
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1903 1904 1905 1906 1907 1908 1909 1910
		break;

	case OMAP_DSS_ROT_90 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1911 1912
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1913
				ps);
1914
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1915 1916 1917 1918 1919 1920 1921 1922
		break;

	case OMAP_DSS_ROT_180 + 4:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1923
		*row_inc = pixinc(1 - y_predecim * screen_width * 2 -
T
Tomi Valkeinen 已提交
1924 1925
				(fieldmode ? screen_width : 0),
				ps);
1926 1927 1928 1929 1930
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1931 1932 1933 1934 1935 1936 1937 1938
		break;

	case OMAP_DSS_ROT_270 + 4:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1939 1940
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1941
				ps);
1942
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1943 1944 1945 1946
		break;

	default:
		BUG();
1947
		return;
T
Tomi Valkeinen 已提交
1948 1949 1950
	}
}

1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
{
	u8 ps;

	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("scrw %d, width %d\n", screen_width, width);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	*offset1 = 0;
	if (field_offset)
		*offset0 = *offset1 + field_offset * screen_width * ps;
	else
		*offset0 = *offset1;
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
		color_mode == OMAP_DSS_COLOR_UYVY)
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

1990 1991 1992 1993
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
1994
static int check_horiz_timing_omap3(enum omap_plane plane,
1995
		const struct omap_video_timings *t, u16 pos_x,
1996 1997 1998
		u16 width, u16 height, u16 out_width, u16 out_height)
{
	int DS = DIV_ROUND_UP(height, out_height);
1999
	unsigned long nonactive;
2000 2001
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
2002 2003
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2004 2005
	int i;

2006
	nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
2007 2008 2009 2010 2011 2012

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
2013
	blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
		val, max(0, DS - 2) * width);
	if (val < max(0, DS - 2) * width)
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
		val, max(0, DS - 1) * width);
	if (val < max(0, DS - 1) * width)
		return -EINVAL;

	return 0;
}

2043
static unsigned long calc_core_clk_five_taps(enum omap_plane plane,
2044 2045
		const struct omap_video_timings *mgr_timings, u16 width,
		u16 height, u16 out_width, u16 out_height,
2046
		enum omap_color_mode color_mode)
T
Tomi Valkeinen 已提交
2047
{
2048
	u32 core_clk = 0;
2049 2050
	u64 tmp;
	unsigned long pclk = dispc_plane_pclk_rate(plane);
T
Tomi Valkeinen 已提交
2051

2052 2053 2054
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2055
	if (height > out_height) {
2056
		unsigned int ppl = mgr_timings->x_res;
T
Tomi Valkeinen 已提交
2057 2058 2059

		tmp = pclk * height * out_width;
		do_div(tmp, 2 * out_height * ppl);
2060
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2061

2062 2063 2064 2065
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

T
Tomi Valkeinen 已提交
2066 2067
			tmp = pclk * (height - 2 * out_height) * out_width;
			do_div(tmp, 2 * out_height * (ppl - out_width));
2068
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2069 2070 2071 2072 2073 2074
		}
	}

	if (width > out_width) {
		tmp = pclk * width;
		do_div(tmp, out_width);
2075
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2076 2077

		if (color_mode == OMAP_DSS_COLOR_RGB24U)
2078
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2079 2080
	}

2081
	return core_clk;
T
Tomi Valkeinen 已提交
2082 2083
}

2084
static unsigned long calc_core_clk_24xx(enum omap_plane plane, u16 width,
2085
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2086
{
2087
	unsigned long pclk = dispc_plane_pclk_rate(plane);
2088 2089 2090 2091 2092 2093 2094

	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2095
static unsigned long calc_core_clk_34xx(enum omap_plane plane, u16 width,
2096
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2097 2098
{
	unsigned int hf, vf;
2099
	unsigned long pclk = dispc_plane_pclk_rate(plane);
T
Tomi Valkeinen 已提交
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2119 2120 2121
	return pclk * vf * hf;
}

2122
static unsigned long calc_core_clk_44xx(enum omap_plane plane, u16 width,
2123
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2124
{
2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
	unsigned long pclk;

	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

	pclk = dispc_plane_pclk_rate(plane);
2137 2138 2139 2140 2141 2142 2143

	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2144
static int dispc_ovl_calc_scaling_24xx(enum omap_plane plane,
2145 2146 2147 2148
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2149
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2150 2151 2152 2153 2154 2155
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2156

2157 2158 2159 2160 2161
	*five_taps = false;

	do {
		in_height = DIV_ROUND_UP(height, *decim_y);
		in_width = DIV_ROUND_UP(width, *decim_x);
2162
		*core_clk = dispc.feat->calc_core_clk(plane, in_width,
2163
				in_height, out_width, out_height, mem_to_mem);
2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
2181
	}
2182
	return 0;
T
Tomi Valkeinen 已提交
2183 2184
}

2185
static int dispc_ovl_calc_scaling_34xx(enum omap_plane plane,
2186 2187
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
2188
		enum omap_color_mode color_mode, bool *five_taps,
2189
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2190
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2191
{
2192 2193 2194 2195 2196 2197 2198 2199 2200
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);

	do {
		in_height = DIV_ROUND_UP(height, *decim_y);
		in_width = DIV_ROUND_UP(width, *decim_x);
2201
		*core_clk = calc_core_clk_five_taps(plane, mgr_timings,
2202 2203
			in_width, in_height, out_width, out_height, color_mode);

2204 2205 2206
		error = check_horiz_timing_omap3(plane, mgr_timings,
				pos_x, in_width, in_height, out_width,
				out_height);
2207 2208 2209 2210 2211 2212

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
		if (!*five_taps)
2213
			*core_clk = dispc.feat->calc_core_clk(plane, in_width,
2214 2215
					in_height, out_width, out_height,
					mem_to_mem);
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231

		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2232
	if (check_horiz_timing_omap3(plane, mgr_timings, pos_x, width, height,
2233 2234 2235
		out_width, out_height)){
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2236
	}
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2251
static int dispc_ovl_calc_scaling_44xx(enum omap_plane plane,
2252 2253 2254 2255
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2256
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2257 2258 2259 2260
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
	u16 in_height = DIV_ROUND_UP(height, *decim_y);
2261 2262
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2263
	unsigned long pclk = dispc_plane_pclk_rate(plane);
2264
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2265

2266 2267 2268 2269 2270
	if (mem_to_mem)
		in_width_max = DIV_ROUND_UP(out_width, maxdownscale);
	else
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
		in_width = DIV_ROUND_UP(width, *decim_x);
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2288
	*core_clk = dispc.feat->calc_core_clk(plane, in_width, in_height,
2289
				out_width, out_height, mem_to_mem);
2290
	return 0;
T
Tomi Valkeinen 已提交
2291 2292
}

2293
static int dispc_ovl_calc_scaling(enum omap_plane plane,
2294
		enum omap_overlay_caps caps,
2295 2296
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
2297
		enum omap_color_mode color_mode, bool *five_taps,
2298
		int *x_predecim, int *y_predecim, u16 pos_x,
2299
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2300
{
2301
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2302
	const int max_decim_limit = 16;
2303
	unsigned long core_clk = 0;
2304
	int decim_x, decim_y, ret;
2305

2306 2307 2308
	if (width == out_width && height == out_height)
		return 0;

2309
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2310
		return -EINVAL;
2311

2312
	*x_predecim = max_decim_limit;
2313 2314
	*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
			dss_has_feature(FEAT_BURST_2D)) ? 2 : max_decim_limit;
2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329

	if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
	    color_mode == OMAP_DSS_COLOR_CLUT2 ||
	    color_mode == OMAP_DSS_COLOR_CLUT4 ||
	    color_mode == OMAP_DSS_COLOR_CLUT8) {
		*x_predecim = 1;
		*y_predecim = 1;
		*five_taps = false;
		return 0;
	}

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2330 2331
		return -EINVAL;

2332
	if (decim_y > *y_predecim || out_height > height * 8)
2333 2334
		return -EINVAL;

2335 2336
	ret = dispc.feat->calc_scaling(plane, mgr_timings, width, height,
		out_width, out_height, color_mode, five_taps,
2337 2338
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2339 2340
	if (ret)
		return ret;
2341

2342 2343
	DSSDBG("required core clk rate = %lu Hz\n", core_clk);
	DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
2344

2345
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2346
		DSSERR("failed to set up scaling, "
2347 2348 2349
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2350 2351 2352
		return -EINVAL;
	}

2353 2354
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2355 2356 2357
	return 0;
}

2358
static int dispc_ovl_setup_common(enum omap_plane plane,
2359 2360 2361 2362 2363
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
		u16 out_width, u16 out_height, enum omap_color_mode color_mode,
		u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2364 2365
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2366
{
2367
	bool five_taps = true;
T
Tomi Valkeinen 已提交
2368
	bool fieldmode = 0;
2369
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2370 2371 2372
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2373
	u16 frame_height = height;
T
Tomi Valkeinen 已提交
2374
	unsigned int field_offset = 0;
2375 2376
	u16 in_height = height;
	u16 in_width = width;
2377
	int x_predecim = 1, y_predecim = 1;
2378
	bool ilace = mgr_timings->interlace;
2379

2380
	if (paddr == 0)
T
Tomi Valkeinen 已提交
2381 2382
		return -EINVAL;

2383 2384
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2385

2386
	if (ilace && height == out_height)
T
Tomi Valkeinen 已提交
2387 2388 2389 2390
		fieldmode = 1;

	if (ilace) {
		if (fieldmode)
2391
			in_height /= 2;
2392
		pos_y /= 2;
2393
		out_height /= 2;
T
Tomi Valkeinen 已提交
2394 2395

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2396 2397
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2398 2399
	}

2400
	if (!dss_feat_color_mode_supported(plane, color_mode))
2401 2402
		return -EINVAL;

2403
	r = dispc_ovl_calc_scaling(plane, caps, mgr_timings, in_width,
2404 2405
			in_height, out_width, out_height, color_mode,
			&five_taps, &x_predecim, &y_predecim, pos_x,
2406
			rotation_type, mem_to_mem);
2407 2408
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2409

2410 2411 2412
	in_width = DIV_ROUND_UP(in_width, x_predecim);
	in_height = DIV_ROUND_UP(in_height, y_predecim);

2413 2414 2415
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY ||
			color_mode == OMAP_DSS_COLOR_NV12)
2416
		cconv = 1;
T
Tomi Valkeinen 已提交
2417 2418 2419 2420 2421 2422 2423 2424 2425

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2426
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2427 2428
			field_offset = 0;
		else
2429
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2430 2431 2432 2433 2434 2435
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2436 2437 2438 2439 2440
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2441 2442 2443
	if (rotation_type == OMAP_DSS_ROT_TILER)
		calc_tiler_rotation_offset(screen_width, in_width,
				color_mode, fieldmode, field_offset,
2444 2445
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
2446 2447 2448 2449
	else if (rotation_type == OMAP_DSS_ROT_DMA)
		calc_dma_rotation_offset(rotation, mirror,
				screen_width, in_width, frame_height,
				color_mode, fieldmode, field_offset,
2450 2451
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2452
	else
2453 2454 2455
		calc_vrfb_rotation_offset(rotation, mirror,
				screen_width, in_width, frame_height,
				color_mode, fieldmode, field_offset,
2456 2457
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2458 2459 2460 2461

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2462
	dispc_ovl_set_color_mode(plane, color_mode);
T
Tomi Valkeinen 已提交
2463

2464
	dispc_ovl_configure_burst_type(plane, rotation_type);
2465

2466 2467
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2468

2469 2470 2471
	if (OMAP_DSS_COLOR_NV12 == color_mode) {
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2472 2473
	}

2474 2475
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2476

2477
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2478
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2479

2480
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2481

2482
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2483

2484
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2485 2486
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2487
				   color_mode, rotation);
2488
		dispc_ovl_set_output_size(plane, out_width, out_height);
2489
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2490 2491
	}

2492
	dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
T
Tomi Valkeinen 已提交
2493

2494 2495 2496
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2497

2498
	dispc_ovl_enable_replication(plane, caps, replication);
2499

T
Tomi Valkeinen 已提交
2500 2501 2502
	return 0;
}

2503
int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
2504 2505
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
{
	int r;
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
	enum omap_channel channel;

	channel = dispc_ovl_get_channel_out(plane);

	DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
		"%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
		plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
		oi->color_mode, oi->rotation, oi->mirror, channel, replication);

2519 2520 2521 2522
	r = dispc_ovl_setup_common(plane, ovl->caps, oi->paddr, oi->p_uv_addr,
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
		oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2523
		oi->rotation_type, replication, mgr_timings, mem_to_mem);
2524 2525 2526 2527

	return r;
}

2528
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2529
		bool mem_to_mem, const struct omap_video_timings *mgr_timings)
2530 2531
{
	int r;
2532
	u32 l;
2533 2534 2535 2536
	enum omap_plane plane = OMAP_DSS_WB;
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
	const bool replication = false;
2537
	bool truncation;
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
	int in_width = mgr_timings->x_res;
	int in_height = mgr_timings->y_res;
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
		"rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
		wi->mirror);

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
		wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
		replication, mgr_timings, mem_to_mem);

	switch (wi->color_mode) {
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_RGB24P:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
	case OMAP_DSS_COLOR_RGBX16:
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2575 2576 2577 2578

	return r;
}

2579
int dispc_ovl_enable(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
2580
{
2581 2582
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2583
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2584 2585

	return 0;
T
Tomi Valkeinen 已提交
2586 2587 2588 2589 2590 2591 2592 2593
}

static void dispc_disable_isr(void *data, u32 mask)
{
	struct completion *compl = data;
	complete(compl);
}

2594
static void _enable_lcd_out(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2595
{
2596 2597 2598
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
T
Tomi Valkeinen 已提交
2599 2600
}

2601
static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2602 2603 2604 2605
{
	struct completion frame_done_completion;
	bool is_on;
	int r;
2606
	u32 irq;
T
Tomi Valkeinen 已提交
2607 2608 2609 2610

	/* When we disable LCD output, we need to wait until frame is done.
	 * Otherwise the DSS is still working, and turning off the clocks
	 * prevents DSS from going to OFF mode */
2611
	is_on = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2612

2613
	irq = mgr_desc[channel].framedone_irq;
T
Tomi Valkeinen 已提交
2614 2615 2616 2617 2618

	if (!enable && is_on) {
		init_completion(&frame_done_completion);

		r = omap_dispc_register_isr(dispc_disable_isr,
2619
				&frame_done_completion, irq);
T
Tomi Valkeinen 已提交
2620 2621 2622 2623 2624

		if (r)
			DSSERR("failed to register FRAMEDONE isr\n");
	}

2625
	_enable_lcd_out(channel, enable);
T
Tomi Valkeinen 已提交
2626 2627 2628 2629 2630 2631 2632

	if (!enable && is_on) {
		if (!wait_for_completion_timeout(&frame_done_completion,
					msecs_to_jiffies(100)))
			DSSERR("timeout waiting for FRAME DONE\n");

		r = omap_dispc_unregister_isr(dispc_disable_isr,
2633
				&frame_done_completion, irq);
T
Tomi Valkeinen 已提交
2634 2635 2636 2637 2638 2639 2640 2641 2642

		if (r)
			DSSERR("failed to unregister FRAMEDONE isr\n");
	}
}

static void _enable_digit_out(bool enable)
{
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
2643 2644
	/* flush posted write */
	dispc_read_reg(DISPC_CONTROL);
T
Tomi Valkeinen 已提交
2645 2646
}

2647
static void dispc_mgr_enable_digit_out(bool enable)
T
Tomi Valkeinen 已提交
2648 2649
{
	struct completion frame_done_completion;
2650 2651 2652 2653
	enum dss_hdmi_venc_clk_source_select src;
	int r, i;
	u32 irq_mask;
	int num_irqs;
T
Tomi Valkeinen 已提交
2654

2655
	if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
T
Tomi Valkeinen 已提交
2656 2657
		return;

2658 2659
	src = dss_get_hdmi_venc_clk_source();

T
Tomi Valkeinen 已提交
2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
	if (enable) {
		unsigned long flags;
		/* When we enable digit output, we'll get an extra digit
		 * sync lost interrupt, that we need to ignore */
		spin_lock_irqsave(&dispc.irq_lock, flags);
		dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
		_omap_dispc_set_irqs();
		spin_unlock_irqrestore(&dispc.irq_lock, flags);
	}

	/* When we disable digit output, we need to wait until fields are done.
	 * Otherwise the DSS is still working, and turning off the clocks
	 * prevents DSS from going to OFF mode. And when enabling, we need to
	 * wait for the extra sync losts */
	init_completion(&frame_done_completion);

2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
	if (src == DSS_HDMI_M_PCLK && enable == false) {
		irq_mask = DISPC_IRQ_FRAMEDONETV;
		num_irqs = 1;
	} else {
		irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
		/* XXX I understand from TRM that we should only wait for the
		 * current field to complete. But it seems we have to wait for
		 * both fields */
		num_irqs = 2;
	}

T
Tomi Valkeinen 已提交
2687
	r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
2688
			irq_mask);
T
Tomi Valkeinen 已提交
2689
	if (r)
2690
		DSSERR("failed to register %x isr\n", irq_mask);
T
Tomi Valkeinen 已提交
2691 2692 2693

	_enable_digit_out(enable);

2694 2695 2696 2697 2698 2699
	for (i = 0; i < num_irqs; ++i) {
		if (!wait_for_completion_timeout(&frame_done_completion,
					msecs_to_jiffies(100)))
			DSSERR("timeout waiting for digit out to %s\n",
					enable ? "start" : "stop");
	}
T
Tomi Valkeinen 已提交
2700

2701 2702
	r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
			irq_mask);
T
Tomi Valkeinen 已提交
2703
	if (r)
2704
		DSSERR("failed to unregister %x isr\n", irq_mask);
T
Tomi Valkeinen 已提交
2705 2706 2707 2708

	if (enable) {
		unsigned long flags;
		spin_lock_irqsave(&dispc.irq_lock, flags);
2709
		dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
T
Tomi Valkeinen 已提交
2710 2711 2712 2713 2714 2715
		dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
		_omap_dispc_set_irqs();
		spin_unlock_irqrestore(&dispc.irq_lock, flags);
	}
}

2716
bool dispc_mgr_is_enabled(enum omap_channel channel)
2717
{
2718
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2719 2720
}

2721
void dispc_mgr_enable(enum omap_channel channel, bool enable)
2722
{
2723
	if (dss_mgr_is_lcd(channel))
2724
		dispc_mgr_enable_lcd_out(channel, enable);
2725
	else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2726
		dispc_mgr_enable_digit_out(enable);
2727 2728 2729 2730
	else
		BUG();
}

2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
void dispc_wb_enable(bool enable)
{
	enum omap_plane plane = OMAP_DSS_WB;
	struct completion frame_done_completion;
	bool is_on;
	int r;
	u32 irq;

	is_on = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
	irq = DISPC_IRQ_FRAMEDONEWB;

	if (!enable && is_on) {
		init_completion(&frame_done_completion);

		r = omap_dispc_register_isr(dispc_disable_isr,
				&frame_done_completion, irq);
		if (r)
			DSSERR("failed to register FRAMEDONEWB isr\n");
	}

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);

	if (!enable && is_on) {
		if (!wait_for_completion_timeout(&frame_done_completion,
					msecs_to_jiffies(100)))
			DSSERR("timeout waiting for FRAMEDONEWB\n");

		r = omap_dispc_unregister_isr(dispc_disable_isr,
				&frame_done_completion, irq);
		if (r)
			DSSERR("failed to unregister FRAMEDONEWB isr\n");
	}
}

bool dispc_wb_is_enabled(void)
{
	enum omap_plane plane = OMAP_DSS_WB;

	return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
}

T
Tomi Valkeinen 已提交
2772 2773
void dispc_lcd_enable_signal_polarity(bool act_high)
{
2774 2775 2776
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2777 2778 2779 2780 2781
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2782 2783 2784
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2785 2786 2787 2788 2789
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2790 2791 2792
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2793 2794 2795
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2796
void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2797
{
2798
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2799 2800 2801
}


2802
void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2803
{
2804
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2805 2806 2807 2808 2809 2810 2811 2812
}

void dispc_set_loadmode(enum omap_dss_load_mode mode)
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2813
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2814
{
2815
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2816 2817
}

2818
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2819 2820 2821
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2822
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2823

2824
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2825 2826
}

2827
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2828
{
2829
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2830
}
2831

2832 2833
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2834
{
2835
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2836 2837 2838 2839
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2840
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2841 2842
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2843

2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856
void dispc_mgr_setup(enum omap_channel channel,
		struct omap_overlay_manager_info *info)
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2857

2858
void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2880
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2881 2882
}

2883
void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2884 2885
{
	u32 l;
2886
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2887 2888

	switch (mode) {
2889 2890 2891
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2892
		break;
2893 2894
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2895 2896
		gpout1 = 0;
		break;
2897 2898
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2899 2900 2901 2902 2903 2904 2905
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2906 2907 2908 2909 2910 2911 2912 2913
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
{
2914
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
2915 2916
}

2917 2918 2919 2920 2921 2922
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
	return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
		height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
}

T
Tomi Valkeinen 已提交
2923 2924 2925
static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
		int vsw, int vfp, int vbp)
{
2926 2927 2928 2929 2930 2931 2932
	if (hsw < 1 || hsw > dispc.feat->sw_max ||
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
2933 2934 2935
	return true;
}

2936
bool dispc_mgr_timings_ok(enum omap_channel channel,
2937
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
2938
{
2939 2940 2941 2942
	bool timings_ok;

	timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);

2943
	if (dss_mgr_is_lcd(channel))
2944 2945 2946 2947 2948 2949
		timings_ok =  timings_ok && _dispc_lcd_timings_ok(timings->hsw,
						timings->hfp, timings->hbp,
						timings->vsw, timings->vfp,
						timings->vbp);

	return timings_ok;
T
Tomi Valkeinen 已提交
2950 2951
}

2952
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
2953 2954 2955 2956 2957 2958 2959
		int hfp, int hbp, int vsw, int vfp, int vbp,
		enum omap_dss_signal_level vsync_level,
		enum omap_dss_signal_level hsync_level,
		enum omap_dss_signal_edge data_pclk_edge,
		enum omap_dss_signal_level de_level,
		enum omap_dss_signal_edge sync_pclk_edge)

T
Tomi Valkeinen 已提交
2960
{
2961 2962
	u32 timing_h, timing_v, l;
	bool onoff, rf, ipc;
T
Tomi Valkeinen 已提交
2963

2964 2965 2966 2967 2968 2969
	timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
			FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(vfp, dispc.feat->fp_start, 8) |
			FLD_VAL(vbp, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
2970

2971 2972
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010

	switch (data_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		ipc = false;
		break;
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		ipc = true;
		break;
	case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
	default:
		BUG();
	}

	switch (sync_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
		onoff = false;
		rf = false;
		break;
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		onoff = true;
		rf = false;
		break;
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		onoff = true;
		rf = true;
		break;
	default:
		BUG();
	};

	l = dispc_read_reg(DISPC_POL_FREQ(channel));
	l |= FLD_VAL(onoff, 17, 17);
	l |= FLD_VAL(rf, 16, 16);
	l |= FLD_VAL(de_level, 15, 15);
	l |= FLD_VAL(ipc, 14, 14);
	l |= FLD_VAL(hsync_level, 13, 13);
	l |= FLD_VAL(vsync_level, 12, 12);
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
T
Tomi Valkeinen 已提交
3011 3012 3013
}

/* change name to mode? */
3014
void dispc_mgr_set_timings(enum omap_channel channel,
3015
		struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
3016 3017 3018
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
3019
	struct omap_video_timings t = *timings;
T
Tomi Valkeinen 已提交
3020

3021
	DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
3022

3023
	if (!dispc_mgr_timings_ok(channel, &t)) {
3024
		BUG();
3025 3026
		return;
	}
T
Tomi Valkeinen 已提交
3027

3028
	if (dss_mgr_is_lcd(channel)) {
3029
		_dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
3030 3031
				t.vfp, t.vbp, t.vsync_level, t.hsync_level,
				t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
3032

3033 3034
		xtot = t.x_res + t.hfp + t.hsw + t.hbp;
		ytot = t.y_res + t.vfp + t.vsw + t.vbp;
T
Tomi Valkeinen 已提交
3035

3036 3037 3038 3039 3040
		ht = (timings->pixel_clock * 1000) / xtot;
		vt = (timings->pixel_clock * 1000) / xtot / ytot;

		DSSDBG("pck %u\n", timings->pixel_clock);
		DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3041
			t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
3042 3043 3044
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
			t.vsync_level, t.hsync_level, t.data_pclk_edge,
			t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
3045

3046
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3047
	} else {
3048
		if (t.interlace == true)
3049
			t.y_res /= 2;
3050
	}
3051

3052
	dispc_mgr_set_size(channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
3053 3054
}

3055
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3056
		u16 pck_div)
T
Tomi Valkeinen 已提交
3057 3058
{
	BUG_ON(lck_div < 1);
3059
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3060

3061
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3062 3063 3064
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
}

3065
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3066
		int *pck_div)
T
Tomi Valkeinen 已提交
3067 3068
{
	u32 l;
3069
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3070 3071 3072 3073 3074 3075
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

unsigned long dispc_fclk_rate(void)
{
3076
	struct platform_device *dsidev;
T
Tomi Valkeinen 已提交
3077 3078
	unsigned long r = 0;

3079
	switch (dss_get_dispc_clk_source()) {
3080
	case OMAP_DSS_CLK_SRC_FCK:
3081
		r = clk_get_rate(dispc.dss_clk);
3082
		break;
3083
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3084 3085
		dsidev = dsi_get_dsidev_from_id(0);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3086
		break;
3087 3088 3089 3090
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
		dsidev = dsi_get_dsidev_from_id(1);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
		break;
3091 3092
	default:
		BUG();
3093
		return 0;
3094 3095
	}

T
Tomi Valkeinen 已提交
3096 3097 3098
	return r;
}

3099
unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3100
{
3101
	struct platform_device *dsidev;
T
Tomi Valkeinen 已提交
3102 3103 3104 3105
	int lcd;
	unsigned long r;
	u32 l;

3106
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3107 3108 3109

	lcd = FLD_GET(l, 23, 16);

3110
	switch (dss_get_lcd_clk_source(channel)) {
3111
	case OMAP_DSS_CLK_SRC_FCK:
3112
		r = clk_get_rate(dispc.dss_clk);
3113
		break;
3114
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3115 3116
		dsidev = dsi_get_dsidev_from_id(0);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3117
		break;
3118 3119 3120 3121
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
		dsidev = dsi_get_dsidev_from_id(1);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
		break;
3122 3123
	default:
		BUG();
3124
		return 0;
3125
	}
T
Tomi Valkeinen 已提交
3126 3127 3128 3129

	return r / lcd;
}

3130
unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3131 3132 3133
{
	unsigned long r;

3134
	if (dss_mgr_is_lcd(channel)) {
3135 3136
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3137

3138
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3139

3140
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3141

3142 3143 3144 3145
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3146
		enum dss_hdmi_venc_clk_source_select source;
3147

3148 3149 3150 3151
		source = dss_get_hdmi_venc_clk_source();

		switch (source) {
		case DSS_VENC_TV_CLK:
3152
			return venc_get_pixel_clock();
3153
		case DSS_HDMI_M_PCLK:
3154 3155 3156
			return hdmi_get_pixel_clock();
		default:
			BUG();
3157
			return 0;
3158 3159
		}
	}
T
Tomi Valkeinen 已提交
3160 3161
}

3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174
unsigned long dispc_core_clk_rate(void)
{
	int lcd;
	unsigned long fclk = dispc_fclk_rate();

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		lcd = REG_GET(DISPC_DIVISOR, 23, 16);
	else
		lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);

	return fclk / lcd;
}

3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
{
	enum omap_channel channel = dispc_ovl_get_channel_out(plane);

	return dispc_mgr_pclk_rate(channel);
}

static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
{
	enum omap_channel channel = dispc_ovl_get_channel_out(plane);

	if (dss_mgr_is_lcd(channel))
		return dispc_mgr_lclk_rate(channel);
	else
		return dispc_fclk_rate();

}
3192
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3193 3194
{
	int lcd, pcd;
3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215
	enum omap_dss_clk_source lcd_clk_src;

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

	lcd_clk_src = dss_get_lcd_clk_source(channel);

	seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
		dss_get_generic_clk_source_name(lcd_clk_src),
		dss_feat_get_clk_source_name(lcd_clk_src));

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3216
	u32 l;
3217
	enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
T
Tomi Valkeinen 已提交
3218

3219 3220
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3221 3222 3223

	seq_printf(s, "- DISPC -\n");

3224 3225 3226
	seq_printf(s, "dispc fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dispc_clk_src),
			dss_feat_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3227 3228

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3229

3230 3231 3232 3233 3234 3235 3236 3237
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3238

3239
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3240

3241 3242 3243 3244
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3245 3246

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3247 3248
}

3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
void dispc_dump_irqs(struct seq_file *s)
{
	unsigned long flags;
	struct dispc_irq_stats stats;

	spin_lock_irqsave(&dispc.irq_stats_lock, flags);

	stats = dispc.irq_stats;
	memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
	dispc.irq_stats.last_reset = jiffies;

	spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);

	seq_printf(s, "period %u ms\n",
			jiffies_to_msecs(jiffies - stats.last_reset));

	seq_printf(s, "irqs %d\n", stats.irq_count);
#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);

	PIS(FRAMEDONE);
	PIS(VSYNC);
	PIS(EVSYNC_EVEN);
	PIS(EVSYNC_ODD);
	PIS(ACBIAS_COUNT_STAT);
	PIS(PROG_LINE_NUM);
	PIS(GFX_FIFO_UNDERFLOW);
	PIS(GFX_END_WIN);
	PIS(PAL_GAMMA_MASK);
	PIS(OCP_ERR);
	PIS(VID1_FIFO_UNDERFLOW);
	PIS(VID1_END_WIN);
	PIS(VID2_FIFO_UNDERFLOW);
	PIS(VID2_END_WIN);
3284 3285 3286 3287
	if (dss_feat_get_num_ovls() > 3) {
		PIS(VID3_FIFO_UNDERFLOW);
		PIS(VID3_END_WIN);
	}
3288 3289 3290
	PIS(SYNC_LOST);
	PIS(SYNC_LOST_DIGIT);
	PIS(WAKEUP);
3291 3292 3293 3294 3295 3296
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		PIS(FRAMEDONE2);
		PIS(VSYNC2);
		PIS(ACBIAS_COUNT_STAT2);
		PIS(SYNC_LOST2);
	}
3297 3298 3299 3300 3301 3302
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		PIS(FRAMEDONE3);
		PIS(VSYNC3);
		PIS(ACBIAS_COUNT_STAT3);
		PIS(SYNC_LOST3);
	}
3303 3304 3305 3306
#undef PIS
}
#endif

3307
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
3308
{
3309 3310 3311 3312 3313
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3314
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3315 3316 3317 3318 3319
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3320
		[OMAP_DSS_VIDEO3]	= "VID3",
3321 3322 3323
	};
	const char **p_names;

3324
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3325

3326 3327
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3328

3329
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3340 3341
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
3342
		DUMPREG(DISPC_GLOBAL_ALPHA);
3343 3344 3345
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3346
	}
3347 3348 3349 3350
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
3351 3352 3353 3354

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3355 3356
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
	48 - strlen(#r) - strlen(p_names[i]), " ", \
3357 3358
	dispc_read_reg(DISPC_REG(i, r)))

3359
	p_names = mgr_names;
3360

3361 3362 3363 3364 3365
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3366

3367 3368
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3369

3370 3371 3372 3373 3374 3375 3376
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
		DUMPREG(i, DISPC_SIZE_MGR);
3377

3378 3379 3380
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3381

3382
		if (dss_has_feature(FEAT_CPR)) {
3383 3384 3385
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3386
		}
3387
	}
T
Tomi Valkeinen 已提交
3388

3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
3425
	}
3426 3427 3428 3429 3430 3431

#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3432 3433
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
	46 - strlen(#name) - strlen(p_names[plane]), " ", \
3434 3435
	dispc_read_reg(DISPC_REG(plane, name, i)))

3436
	/* Video pipeline coefficient registers */
3437

3438 3439 3440 3441
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3442

3443 3444
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3445

3446 3447
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3448

3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3464
	}
T
Tomi Valkeinen 已提交
3465

3466
	dispc_runtime_put();
3467 3468

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3469 3470 3471 3472
#undef DUMPREG
}

/* with fck as input clock rate, find dispc dividers that produce req_pck */
3473
void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
T
Tomi Valkeinen 已提交
3474 3475
		struct dispc_clock_info *cinfo)
{
3476
	u16 pcd_min, pcd_max;
T
Tomi Valkeinen 已提交
3477 3478 3479 3480
	unsigned long best_pck;
	u16 best_ld, cur_ld;
	u16 best_pd, cur_pd;

3481 3482 3483
	pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);

T
Tomi Valkeinen 已提交
3484 3485 3486 3487 3488 3489 3490
	best_pck = 0;
	best_ld = 0;
	best_pd = 0;

	for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
		unsigned long lck = fck / cur_ld;

3491
		for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
T
Tomi Valkeinen 已提交
3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525
			unsigned long pck = lck / cur_pd;
			long old_delta = abs(best_pck - req_pck);
			long new_delta = abs(pck - req_pck);

			if (best_pck == 0 || new_delta < old_delta) {
				best_pck = pck;
				best_ld = cur_ld;
				best_pd = cur_pd;

				if (pck == req_pck)
					goto found;
			}

			if (pck < req_pck)
				break;
		}

		if (lck / pcd_min < req_pck)
			break;
	}

found:
	cinfo->lck_div = best_ld;
	cinfo->pck_div = best_pd;
	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3526
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3527 3528 3529 3530 3531 3532 3533 3534
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3535
void dispc_mgr_set_clock_div(enum omap_channel channel,
3536
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3537 3538 3539 3540
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3541
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3542 3543
}

3544
int dispc_mgr_get_clock_div(enum omap_channel channel,
3545
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3546 3547 3548 3549 3550
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3551 3552
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

/* dispc.irq_lock has to be locked by the caller */
static void _omap_dispc_set_irqs(void)
{
	u32 mask;
	u32 old_mask;
	int i;
	struct omap_dispc_isr_data *isr_data;

	mask = dispc.irq_error_mask;

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];

		if (isr_data->isr == NULL)
			continue;

		mask |= isr_data->mask;
	}

	old_mask = dispc_read_reg(DISPC_IRQENABLE);
	/* clear the irqstatus for newly enabled irqs */
	dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
}

int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
{
	int i;
	int ret;
	unsigned long flags;
	struct omap_dispc_isr_data *isr_data;

	if (isr == NULL)
		return -EINVAL;

	spin_lock_irqsave(&dispc.irq_lock, flags);

	/* check for duplicate entry */
	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];
		if (isr_data->isr == isr && isr_data->arg == arg &&
				isr_data->mask == mask) {
			ret = -EINVAL;
			goto err;
		}
	}

	isr_data = NULL;
	ret = -EBUSY;

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];

		if (isr_data->isr != NULL)
			continue;

		isr_data->isr = isr;
		isr_data->arg = arg;
		isr_data->mask = mask;
		ret = 0;

		break;
	}

3625 3626 3627
	if (ret)
		goto err;

T
Tomi Valkeinen 已提交
3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688
	_omap_dispc_set_irqs();

	spin_unlock_irqrestore(&dispc.irq_lock, flags);

	return 0;
err:
	spin_unlock_irqrestore(&dispc.irq_lock, flags);

	return ret;
}
EXPORT_SYMBOL(omap_dispc_register_isr);

int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
{
	int i;
	unsigned long flags;
	int ret = -EINVAL;
	struct omap_dispc_isr_data *isr_data;

	spin_lock_irqsave(&dispc.irq_lock, flags);

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];
		if (isr_data->isr != isr || isr_data->arg != arg ||
				isr_data->mask != mask)
			continue;

		/* found the correct isr */

		isr_data->isr = NULL;
		isr_data->arg = NULL;
		isr_data->mask = 0;

		ret = 0;
		break;
	}

	if (ret == 0)
		_omap_dispc_set_irqs();

	spin_unlock_irqrestore(&dispc.irq_lock, flags);

	return ret;
}
EXPORT_SYMBOL(omap_dispc_unregister_isr);

#ifdef DEBUG
static void print_irq_status(u32 status)
{
	if ((status & dispc.irq_error_mask) == 0)
		return;

	printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);

#define PIS(x) \
	if (status & DISPC_IRQ_##x) \
		printk(#x " ");
	PIS(GFX_FIFO_UNDERFLOW);
	PIS(OCP_ERR);
	PIS(VID1_FIFO_UNDERFLOW);
	PIS(VID2_FIFO_UNDERFLOW);
3689 3690
	if (dss_feat_get_num_ovls() > 3)
		PIS(VID3_FIFO_UNDERFLOW);
T
Tomi Valkeinen 已提交
3691 3692
	PIS(SYNC_LOST);
	PIS(SYNC_LOST_DIGIT);
3693 3694
	if (dss_has_feature(FEAT_MGR_LCD2))
		PIS(SYNC_LOST2);
3695 3696
	if (dss_has_feature(FEAT_MGR_LCD3))
		PIS(SYNC_LOST3);
T
Tomi Valkeinen 已提交
3697 3698 3699 3700 3701 3702 3703 3704 3705 3706
#undef PIS

	printk("\n");
}
#endif

/* Called from dss.c. Note that we don't touch clocks here,
 * but we presume they are on because we got an IRQ. However,
 * an irq handler may turn the clocks off, so we may not have
 * clock later in the function. */
3707
static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
T
Tomi Valkeinen 已提交
3708 3709
{
	int i;
3710
	u32 irqstatus, irqenable;
T
Tomi Valkeinen 已提交
3711 3712 3713 3714 3715 3716 3717 3718
	u32 handledirqs = 0;
	u32 unhandled_errors;
	struct omap_dispc_isr_data *isr_data;
	struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];

	spin_lock(&dispc.irq_lock);

	irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
3719 3720 3721 3722 3723 3724 3725
	irqenable = dispc_read_reg(DISPC_IRQENABLE);

	/* IRQ is not for us */
	if (!(irqstatus & irqenable)) {
		spin_unlock(&dispc.irq_lock);
		return IRQ_NONE;
	}
T
Tomi Valkeinen 已提交
3726

3727 3728 3729 3730 3731 3732 3733
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spin_lock(&dispc.irq_stats_lock);
	dispc.irq_stats.irq_count++;
	dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
	spin_unlock(&dispc.irq_stats_lock);
#endif

T
Tomi Valkeinen 已提交
3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776
#ifdef DEBUG
	if (dss_debug)
		print_irq_status(irqstatus);
#endif
	/* Ack the interrupt. Do it here before clocks are possibly turned
	 * off */
	dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
	/* flush posted write */
	dispc_read_reg(DISPC_IRQSTATUS);

	/* make a copy and unlock, so that isrs can unregister
	 * themselves */
	memcpy(registered_isr, dispc.registered_isr,
			sizeof(registered_isr));

	spin_unlock(&dispc.irq_lock);

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &registered_isr[i];

		if (!isr_data->isr)
			continue;

		if (isr_data->mask & irqstatus) {
			isr_data->isr(isr_data->arg, irqstatus);
			handledirqs |= isr_data->mask;
		}
	}

	spin_lock(&dispc.irq_lock);

	unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;

	if (unhandled_errors) {
		dispc.error_irqs |= unhandled_errors;

		dispc.irq_error_mask &= ~unhandled_errors;
		_omap_dispc_set_irqs();

		schedule_work(&dispc.error_work);
	}

	spin_unlock(&dispc.irq_lock);
3777 3778

	return IRQ_HANDLED;
T
Tomi Valkeinen 已提交
3779 3780 3781 3782 3783 3784 3785
}

static void dispc_error_worker(struct work_struct *work)
{
	int i;
	u32 errors;
	unsigned long flags;
3786 3787 3788 3789
	static const unsigned fifo_underflow_bits[] = {
		DISPC_IRQ_GFX_FIFO_UNDERFLOW,
		DISPC_IRQ_VID1_FIFO_UNDERFLOW,
		DISPC_IRQ_VID2_FIFO_UNDERFLOW,
3790
		DISPC_IRQ_VID3_FIFO_UNDERFLOW,
3791 3792
	};

T
Tomi Valkeinen 已提交
3793 3794 3795 3796 3797
	spin_lock_irqsave(&dispc.irq_lock, flags);
	errors = dispc.error_irqs;
	dispc.error_irqs = 0;
	spin_unlock_irqrestore(&dispc.irq_lock, flags);

3798 3799
	dispc_runtime_get();

3800 3801 3802
	for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
		struct omap_overlay *ovl;
		unsigned bit;
T
Tomi Valkeinen 已提交
3803

3804 3805
		ovl = omap_dss_get_overlay(i);
		bit = fifo_underflow_bits[i];
T
Tomi Valkeinen 已提交
3806

3807 3808 3809
		if (bit & errors) {
			DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
					ovl->name);
3810
			dispc_ovl_enable(ovl->id, false);
3811
			dispc_mgr_go(ovl->manager->id);
3812
			msleep(50);
T
Tomi Valkeinen 已提交
3813 3814 3815
		}
	}

3816 3817 3818
	for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
		struct omap_overlay_manager *mgr;
		unsigned bit;
T
Tomi Valkeinen 已提交
3819

3820
		mgr = omap_dss_get_overlay_manager(i);
3821
		bit = mgr_desc[i].sync_lost_irq;
T
Tomi Valkeinen 已提交
3822

3823
		if (bit & errors) {
3824
			struct omap_dss_device *dssdev = mgr->get_device(mgr);
3825
			bool enable;
T
Tomi Valkeinen 已提交
3826

3827 3828 3829
			DSSERR("SYNC_LOST on channel %s, restarting the output "
					"with video overlays disabled\n",
					mgr->name);
3830

3831 3832
			enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
			dssdev->driver->disable(dssdev);
3833 3834 3835 3836 3837

			for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
				struct omap_overlay *ovl;
				ovl = omap_dss_get_overlay(i);

3838 3839
				if (ovl->id != OMAP_DSS_GFX &&
						ovl->manager == mgr)
3840
					dispc_ovl_enable(ovl->id, false);
3841 3842
			}

3843
			dispc_mgr_go(mgr->id);
3844
			msleep(50);
3845

3846 3847 3848 3849 3850
			if (enable)
				dssdev->driver->enable(dssdev);
		}
	}

T
Tomi Valkeinen 已提交
3851 3852 3853 3854
	if (errors & DISPC_IRQ_OCP_ERR) {
		DSSERR("OCP_ERR\n");
		for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
			struct omap_overlay_manager *mgr;
3855 3856
			struct omap_dss_device *dssdev;

T
Tomi Valkeinen 已提交
3857
			mgr = omap_dss_get_overlay_manager(i);
3858 3859 3860 3861
			dssdev = mgr->get_device(mgr);

			if (dssdev && dssdev->driver)
				dssdev->driver->disable(dssdev);
T
Tomi Valkeinen 已提交
3862 3863 3864 3865 3866 3867 3868
		}
	}

	spin_lock_irqsave(&dispc.irq_lock, flags);
	dispc.irq_error_mask |= errors;
	_omap_dispc_set_irqs();
	spin_unlock_irqrestore(&dispc.irq_lock, flags);
3869 3870

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941
}

int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
{
	void dispc_irq_wait_handler(void *data, u32 mask)
	{
		complete((struct completion *)data);
	}

	int r;
	DECLARE_COMPLETION_ONSTACK(completion);

	r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
			irqmask);

	if (r)
		return r;

	timeout = wait_for_completion_timeout(&completion, timeout);

	omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);

	if (timeout == 0)
		return -ETIMEDOUT;

	if (timeout == -ERESTARTSYS)
		return -ERESTARTSYS;

	return 0;
}

int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
		unsigned long timeout)
{
	void dispc_irq_wait_handler(void *data, u32 mask)
	{
		complete((struct completion *)data);
	}

	int r;
	DECLARE_COMPLETION_ONSTACK(completion);

	r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
			irqmask);

	if (r)
		return r;

	timeout = wait_for_completion_interruptible_timeout(&completion,
			timeout);

	omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);

	if (timeout == 0)
		return -ETIMEDOUT;

	if (timeout == -ERESTARTSYS)
		return -ERESTARTSYS;

	return 0;
}

static void _omap_dispc_initialize_irq(void)
{
	unsigned long flags;

	spin_lock_irqsave(&dispc.irq_lock, flags);

	memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));

	dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
3942 3943
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
3944 3945
	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
3946 3947
	if (dss_feat_get_num_ovls() > 3)
		dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
T
Tomi Valkeinen 已提交
3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971

	/* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
	 * so clear it */
	dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));

	_omap_dispc_set_irqs();

	spin_unlock_irqrestore(&dispc.irq_lock, flags);
}

void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

static void _omap_dispc_initial_config(void)
{
	u32 l;

3972 3973 3974 3975 3976 3977 3978 3979 3980
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
	}

T
Tomi Valkeinen 已提交
3981
	/* FUNCGATED */
3982 3983
	if (dss_has_feature(FEAT_FUNCGATED))
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3984

3985
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3986 3987 3988

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3989
	dispc_init_fifos();
3990 3991

	dispc_configure_burst_sizes();
3992 3993

	dispc_ovl_enable_zorder_planes();
T
Tomi Valkeinen 已提交
3994 3995
}

3996 3997 3998 3999 4000 4001 4002 4003 4004
static const struct dispc_features omap24xx_dispc_feats __initconst = {
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
4005
	.num_fifos		=	3,
4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016
};

static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
4017
	.num_fifos		=	3,
4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028
};

static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
4029
	.num_fifos		=	3,
4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
};

static const struct dispc_features omap44xx_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
4041
	.num_fifos		=	5,
4042
	.gfx_fifo_workaround	=	true,
4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064
};

static int __init dispc_init_features(struct device *dev)
{
	const struct dispc_features *src;
	struct dispc_features *dst;

	dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
	if (!dst) {
		dev_err(dev, "Failed to allocate DISPC Features\n");
		return -ENOMEM;
	}

	if (cpu_is_omap24xx()) {
		src = &omap24xx_dispc_feats;
	} else if (cpu_is_omap34xx()) {
		if (omap_rev() < OMAP3430_REV_ES3_0)
			src = &omap34xx_rev1_0_dispc_feats;
		else
			src = &omap34xx_rev3_0_dispc_feats;
	} else if (cpu_is_omap44xx()) {
		src = &omap44xx_dispc_feats;
4065 4066
	} else if (soc_is_omap54xx()) {
		src = &omap44xx_dispc_feats;
4067 4068 4069 4070 4071 4072 4073 4074 4075 4076
	} else {
		return -ENODEV;
	}

	memcpy(dst, src, sizeof(*dst));
	dispc.feat = dst;

	return 0;
}

4077
/* DISPC HW IP initialisation */
T
Tomi Valkeinen 已提交
4078
static int __init omap_dispchw_probe(struct platform_device *pdev)
4079 4080
{
	u32 rev;
4081
	int r = 0;
4082
	struct resource *dispc_mem;
4083
	struct clk *clk;
4084

4085 4086
	dispc.pdev = pdev;

4087 4088 4089 4090
	r = dispc_init_features(&dispc.pdev->dev);
	if (r)
		return r;

4091 4092 4093 4094 4095 4096 4097 4098 4099
	spin_lock_init(&dispc.irq_lock);

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spin_lock_init(&dispc.irq_stats_lock);
	dispc.irq_stats.last_reset = jiffies;
#endif

	INIT_WORK(&dispc.error_work, dispc_error_worker);

4100 4101 4102
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
	if (!dispc_mem) {
		DSSERR("can't get IORESOURCE_MEM DISPC\n");
4103
		return -EINVAL;
4104
	}
4105

J
Julia Lawall 已提交
4106 4107
	dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
				  resource_size(dispc_mem));
4108 4109
	if (!dispc.base) {
		DSSERR("can't ioremap DISPC\n");
4110
		return -ENOMEM;
4111
	}
4112

4113 4114 4115
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
4116
		return -ENODEV;
4117 4118
	}

J
Julia Lawall 已提交
4119 4120
	r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", dispc.pdev);
4121 4122
	if (r < 0) {
		DSSERR("request_irq failed\n");
4123 4124 4125 4126 4127 4128 4129 4130
		return r;
	}

	clk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(clk)) {
		DSSERR("can't get fck\n");
		r = PTR_ERR(clk);
		return r;
4131 4132
	}

4133 4134
	dispc.dss_clk = clk;

4135 4136 4137 4138 4139
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
4140 4141 4142 4143 4144 4145

	_omap_dispc_initial_config();

	_omap_dispc_initialize_irq();

	rev = dispc_read_reg(DISPC_REVISION);
4146
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
4147 4148
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

4149
	dispc_runtime_put();
4150

4151 4152 4153 4154 4155
	dss_debugfs_create_file("dispc", dispc_dump_regs);

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
#endif
4156
	return 0;
4157 4158 4159 4160

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
	clk_put(dispc.dss_clk);
4161
	return r;
4162 4163
}

T
Tomi Valkeinen 已提交
4164
static int __exit omap_dispchw_remove(struct platform_device *pdev)
4165
{
4166 4167 4168 4169
	pm_runtime_disable(&pdev->dev);

	clk_put(dispc.dss_clk);

4170 4171 4172
	return 0;
}

4173 4174 4175 4176 4177 4178 4179 4180 4181
static int dispc_runtime_suspend(struct device *dev)
{
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
4182
	dispc_restore_context();
4183 4184 4185 4186 4187 4188 4189 4190 4191

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

4192
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
4193
	.remove         = __exit_p(omap_dispchw_remove),
4194 4195 4196
	.driver         = {
		.name   = "omapdss_dispc",
		.owner  = THIS_MODULE,
4197
		.pm	= &dispc_pm_ops,
4198 4199 4200
	},
};

T
Tomi Valkeinen 已提交
4201
int __init dispc_init_platform_driver(void)
4202
{
4203
	return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
4204 4205
}

T
Tomi Valkeinen 已提交
4206
void __exit dispc_uninit_platform_driver(void)
4207
{
4208
	platform_driver_unregister(&omap_dispchw_driver);
4209
}