dispc.c 80.0 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/interrupt.h>
37
#include <linux/platform_device.h>
38
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
39 40 41

#include <plat/clock.h>

42
#include <video/omapdss.h>
T
Tomi Valkeinen 已提交
43 44

#include "dss.h"
45
#include "dss_features.h"
46
#include "dispc.h"
T
Tomi Valkeinen 已提交
47 48

/* DISPC */
49
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65

#define DISPC_IRQ_MASK_ERROR            (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
					 DISPC_IRQ_OCP_ERR | \
					 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
					 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
					 DISPC_IRQ_SYNC_LOST | \
					 DISPC_IRQ_SYNC_LOST_DIGIT)

#define DISPC_MAX_NR_ISRS		8

struct omap_dispc_isr_data {
	omap_dispc_isr_t	isr;
	void			*arg;
	u32			mask;
};

66 67 68 69 70 71
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
72 73 74 75 76 77
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

78 79 80 81 82 83
struct dispc_irq_stats {
	unsigned long last_reset;
	unsigned irq_count;
	unsigned irqs[32];
};

T
Tomi Valkeinen 已提交
84
static struct {
85
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
86
	void __iomem    *base;
87 88 89

	int		ctx_loss_cnt;

90
	int irq;
91
	struct clk *dss_clk;
T
Tomi Valkeinen 已提交
92

93
	u32	fifo_size[MAX_DSS_OVERLAYS];
T
Tomi Valkeinen 已提交
94 95 96 97 98 99 100

	spinlock_t irq_lock;
	u32 irq_error_mask;
	struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
	u32 error_irqs;
	struct work_struct error_work;

101
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
102
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
103 104 105 106 107

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spinlock_t irq_stats_lock;
	struct dispc_irq_stats irq_stats;
#endif
T
Tomi Valkeinen 已提交
108 109
} dispc;

110 111 112 113 114 115 116 117 118 119 120 121
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
	 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

T
Tomi Valkeinen 已提交
122 123
static void _omap_dispc_set_irqs(void);

124
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
125
{
126
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
127 128
}

129
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
130
{
131
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
132 133
}

134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
static int dispc_get_ctx_loss_count(void)
{
	struct device *dev = &dispc.pdev->dev;
	struct omap_display_platform_data *pdata = dev->platform_data;
	struct omap_dss_board_info *board_data = pdata->board_data;
	int cnt;

	if (!board_data->get_context_loss_count)
		return -ENOENT;

	cnt = board_data->get_context_loss_count(dev);

	WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);

	return cnt;
}

T
Tomi Valkeinen 已提交
151
#define SR(reg) \
152
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
153
#define RR(reg) \
154
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
155

156
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
157
{
158
	int i, j;
T
Tomi Valkeinen 已提交
159

160 161
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
162 163 164 165
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
166 167
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
168
		SR(GLOBAL_ALPHA);
169 170 171 172
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
T
Tomi Valkeinen 已提交
173

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

189
		if (dss_has_feature(FEAT_CPR)) {
190 191 192
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
193
		}
194
	}
T
Tomi Valkeinen 已提交
195

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
216

217 218
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
219

220 221
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
222

223 224
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
225

226 227 228 229
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
230

231 232 233 234 235 236
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
237

238 239
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
240

241 242
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
243

244 245 246 247 248
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
249
	}
250 251 252

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
253 254 255 256 257

	dispc.ctx_loss_cnt = dispc_get_ctx_loss_count();
	dispc.ctx_valid = true;

	DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
T
Tomi Valkeinen 已提交
258 259
}

260
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
261
{
262
	int i, j, ctx;
263 264 265

	DSSDBG("dispc_restore_context\n");

266 267 268 269 270 271 272 273 274 275 276
	if (!dispc.ctx_valid)
		return;

	ctx = dispc_get_ctx_loss_count();

	if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
		return;

	DSSDBG("ctx_loss_count: saved %d, current %d\n",
			dispc.ctx_loss_cnt, ctx);

277
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
278 279 280
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
281 282
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
283
		RR(GLOBAL_ALPHA);
284
	if (dss_has_feature(FEAT_MGR_LCD2))
285
		RR(CONFIG2);
T
Tomi Valkeinen 已提交
286

287 288 289 290 291 292 293 294 295 296 297 298 299 300
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
301

302
		if (dss_has_feature(FEAT_CPR)) {
303 304 305
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
306
		}
307
	}
T
Tomi Valkeinen 已提交
308

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
329

330 331
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
332

333 334
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
335

336 337
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
338

339 340 341 342
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
343

344 345 346 347 348 349
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
350

351 352
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
353

354 355
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
356

357 358 359 360 361
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
362
	}
T
Tomi Valkeinen 已提交
363

364 365 366
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
367 368
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
369 370
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
371 372 373 374 375 376 377 378
	/* clear spurious SYNC_LOST_DIGIT interrupts */
	dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
379 380

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
381 382 383 384 385
}

#undef SR
#undef RR

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

403
	r = pm_runtime_put_sync(&dispc.pdev->dev);
404
	WARN_ON(r < 0);
T
Tomi Valkeinen 已提交
405 406
}

407 408 409 410 411 412 413 414
static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
{
	if (channel == OMAP_DSS_CHANNEL_LCD ||
			channel == OMAP_DSS_CHANNEL_LCD2)
		return true;
	else
		return false;
}
415

416 417 418 419 420 421 422 423
static struct omap_dss_device *dispc_mgr_get_device(enum omap_channel channel)
{
	struct omap_overlay_manager *mgr =
		omap_dss_get_overlay_manager(channel);

	return mgr ? mgr->device : NULL;
}

424 425 426 427 428 429 430 431 432 433 434 435 436 437
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		return DISPC_IRQ_VSYNC;
	case OMAP_DSS_CHANNEL_LCD2:
		return DISPC_IRQ_VSYNC2;
	case OMAP_DSS_CHANNEL_DIGIT:
		return DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN;
	default:
		BUG();
	}
}

438 439 440 441 442 443 444 445 446 447 448 449 450 451
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		return DISPC_IRQ_FRAMEDONE;
	case OMAP_DSS_CHANNEL_LCD2:
		return DISPC_IRQ_FRAMEDONE2;
	case OMAP_DSS_CHANNEL_DIGIT:
		return 0;
	default:
		BUG();
	}
}

452
bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
453 454 455
{
	int bit;

456
	if (dispc_mgr_is_lcd(channel))
T
Tomi Valkeinen 已提交
457 458 459 460
		bit = 5; /* GOLCD */
	else
		bit = 6; /* GODIGIT */

461 462 463 464
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
	else
		return REG_GET(DISPC_CONTROL, bit, bit) == 1;
T
Tomi Valkeinen 已提交
465 466
}

467
void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
468 469
{
	int bit;
470
	bool enable_bit, go_bit;
T
Tomi Valkeinen 已提交
471

472
	if (dispc_mgr_is_lcd(channel))
T
Tomi Valkeinen 已提交
473 474 475 476 477
		bit = 0; /* LCDENABLE */
	else
		bit = 1; /* DIGITALENABLE */

	/* if the channel is not enabled, we don't need GO */
478 479 480 481 482 483
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
	else
		enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;

	if (!enable_bit)
484
		return;
T
Tomi Valkeinen 已提交
485

486
	if (dispc_mgr_is_lcd(channel))
T
Tomi Valkeinen 已提交
487 488 489 490
		bit = 5; /* GOLCD */
	else
		bit = 6; /* GODIGIT */

491 492 493 494 495 496
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
	else
		go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;

	if (go_bit) {
T
Tomi Valkeinen 已提交
497
		DSSERR("GO bit not down for channel %d\n", channel);
498
		return;
T
Tomi Valkeinen 已提交
499 500
	}

501 502
	DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
		(channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
T
Tomi Valkeinen 已提交
503

504 505 506 507
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
	else
		REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
T
Tomi Valkeinen 已提交
508 509
}

510
static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
511
{
512
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
513 514
}

515
static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
516
{
517
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
518 519
}

520
static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
521
{
522
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
523 524
}

525
static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
526 527 528 529 530 531
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

532 533
static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
		u32 value)
534 535 536 537 538 539
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

540
static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
541 542 543 544 545 546
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

547 548 549
static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
550
{
551
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
552 553
	int i;

554 555
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
556 557 558 559

	for (i = 0; i < 8; i++) {
		u32 h, hv;

560 561 562 563 564 565 566 567
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
568

569
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
570 571
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
572
		} else {
573 574
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
575 576
		}

T
Tomi Valkeinen 已提交
577 578
	}

579 580 581
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
582 583
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
584
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
585
				dispc_ovl_write_firv_reg(plane, i, v);
586
			else
587
				dispc_ovl_write_firv2_reg(plane, i, v);
588
		}
T
Tomi Valkeinen 已提交
589 590 591 592 593
	}
}

static void _dispc_setup_color_conv_coef(void)
{
594
	int i;
T
Tomi Valkeinen 已提交
595 596 597 598 599 600 601 602 603 604 605 606 607
	const struct color_conv_coef {
		int  ry,  rcr,  rcb,   gy,  gcr,  gcb,   by,  bcr,  bcb;
		int  full_range;
	}  ctbl_bt601_5 = {
		298,  409,    0,  298, -208, -100,  298,    0,  517, 0,
	};

	const struct color_conv_coef *ct;

#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

	ct = &ctbl_bt601_5;

608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
			CVAL(ct->rcr, ct->ry));
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
			CVAL(ct->gy,  ct->rcb));
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
			CVAL(ct->gcb, ct->gcr));
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
			CVAL(ct->bcr, ct->by));
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
			CVAL(0, ct->bcb));

		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
			11, 11);
	}
T
Tomi Valkeinen 已提交
623 624 625 626 627

#undef CVAL
}


628
static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
629
{
630
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
631 632
}

633
static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
634
{
635
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
636 637
}

638
static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
639 640 641 642
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

643
static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
644 645 646 647
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

648
static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
T
Tomi Valkeinen 已提交
649 650
{
	u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
651 652

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
653 654
}

655
static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
T
Tomi Valkeinen 已提交
656 657
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
658 659 660 661 662

	if (plane == OMAP_DSS_GFX)
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
663 664
}

665
static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
T
Tomi Valkeinen 已提交
666 667 668 669 670 671
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
672 673

	dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
674 675
}

676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
{
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);

	if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

697
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
698
{
699
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
700

701
	if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
702 703
		return;

704
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
705 706
}

707
static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
T
Tomi Valkeinen 已提交
708
{
709
	static const unsigned shifts[] = { 0, 8, 16, 24, };
710
	int shift;
711
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
712

713
	if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
714
		return;
715

716 717
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
718 719
}

720
static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
721
{
722
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
723 724
}

725
static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
726
{
727
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
728 729
}

730
static void dispc_ovl_set_color_mode(enum omap_plane plane,
T
Tomi Valkeinen 已提交
731 732 733
		enum omap_color_mode color_mode)
{
	u32 m = 0;
734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
	if (plane != OMAP_DSS_GFX) {
		switch (color_mode) {
		case OMAP_DSS_COLOR_NV12:
			m = 0x0; break;
		case OMAP_DSS_COLOR_RGB12U:
			m = 0x1; break;
		case OMAP_DSS_COLOR_RGBA16:
			m = 0x2; break;
		case OMAP_DSS_COLOR_RGBX16:
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
		case OMAP_DSS_COLOR_YUV2:
			m = 0xa; break;
		case OMAP_DSS_COLOR_UYVY:
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
			BUG(); break;
		}
	} else {
		switch (color_mode) {
		case OMAP_DSS_COLOR_CLUT1:
			m = 0x0; break;
		case OMAP_DSS_COLOR_CLUT2:
			m = 0x1; break;
		case OMAP_DSS_COLOR_CLUT4:
			m = 0x2; break;
		case OMAP_DSS_COLOR_CLUT8:
			m = 0x3; break;
		case OMAP_DSS_COLOR_RGB12U:
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
		case OMAP_DSS_COLOR_YUV2:
			m = 0xa; break;
		case OMAP_DSS_COLOR_UYVY:
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
			BUG(); break;
		}
T
Tomi Valkeinen 已提交
806 807
	}

808
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
809 810
}

811
void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
T
Tomi Valkeinen 已提交
812 813 814
{
	int shift;
	u32 val;
815
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
816 817 818 819 820 821 822

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
823
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
824 825 826 827 828 829 830
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

831
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
		default:
			BUG();
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
855
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
856 857
}

858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
{
	int shift;
	u32 val;
	enum omap_channel channel;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

	if (dss_has_feature(FEAT_MGR_LCD2)) {
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else
			channel = OMAP_DSS_CHANNEL_LCD2;
	} else {
		channel = FLD_GET(val, shift, shift);
	}

	return channel;
}

891
static void dispc_ovl_set_burst_size(enum omap_plane plane,
T
Tomi Valkeinen 已提交
892 893
		enum omap_burst_size burst_size)
{
894
	static const unsigned shifts[] = { 6, 14, 14, 14, };
T
Tomi Valkeinen 已提交
895 896
	int shift;

897
	shift = shifts[plane];
898
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
899 900
}

901 902 903 904 905 906 907
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
	for (i = 0; i < omap_dss_get_num_overlays(); ++i)
908
		dispc_ovl_set_burst_size(i, burst_size);
909 910
}

911
static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
912 913 914 915 916 917
{
	unsigned unit = dss_feat_get_burst_size_unit();
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
	return unit * 8;
}

918 919 920 921 922 923 924 925 926 927 928 929 930 931
void dispc_enable_gamma_table(bool enable)
{
	/*
	 * This is partially implemented to support only disabling of
	 * the gamma table.
	 */
	if (enable) {
		DSSWARN("Gamma table enabling for TV not yet supported");
		return;
	}

	REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
}

932
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
933 934 935 936 937 938 939 940 941 942 943 944 945
{
	u16 reg;

	if (channel == OMAP_DSS_CHANNEL_LCD)
		reg = DISPC_CONFIG;
	else if (channel == OMAP_DSS_CHANNEL_LCD2)
		reg = DISPC_CONFIG2;
	else
		return;

	REG_FLD_MOD(reg, enable, 15, 15);
}

946
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
947 948 949 950
		struct omap_dss_cpr_coefs *coefs)
{
	u32 coef_r, coef_g, coef_b;

951
	if (!dispc_mgr_is_lcd(channel))
952 953 954 955 956 957 958 959 960 961 962 963 964 965
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

966
static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
967 968 969 970 971
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

972
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
973
	val = FLD_MOD(val, enable, 9, 9);
974
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
975 976
}

977
static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
978
{
979
	static const unsigned shifts[] = { 5, 10, 10, 10 };
980
	int shift;
T
Tomi Valkeinen 已提交
981

982 983
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
984 985
}

986
void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
T
Tomi Valkeinen 已提交
987 988 989 990
{
	u32 val;
	BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
991
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
992 993 994 995 996 997 998
}

void dispc_set_digit_size(u16 width, u16 height)
{
	u32 val;
	BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
999
	dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
T
Tomi Valkeinen 已提交
1000 1001 1002 1003 1004 1005
}

static void dispc_read_plane_fifo_sizes(void)
{
	u32 size;
	int plane;
1006
	u8 start, end;
1007 1008 1009
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();
T
Tomi Valkeinen 已提交
1010

1011
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1012

1013
	for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
1014 1015
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
		size *= unit;
T
Tomi Valkeinen 已提交
1016 1017 1018 1019
		dispc.fifo_size[plane] = size;
	}
}

1020
static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
T
Tomi Valkeinen 已提交
1021 1022 1023 1024
{
	return dispc.fifo_size[plane];
}

1025
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
T
Tomi Valkeinen 已提交
1026
{
1027
	u8 hi_start, hi_end, lo_start, lo_end;
1028 1029 1030 1031 1032 1033 1034 1035 1036
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1037

1038 1039 1040
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1041
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1042
			plane,
1043
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1044
				lo_start, lo_end) * unit,
1045
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1046 1047
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1048

1049
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1050 1051
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
T
Tomi Valkeinen 已提交
1052 1053 1054 1055
}

void dispc_enable_fifomerge(bool enable)
{
1056 1057 1058 1059 1060
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1061 1062 1063 1064
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1065 1066 1067 1068 1069 1070 1071 1072 1073
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge)
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1074 1075
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1076 1077

	burst_size = dispc_ovl_get_burst_size(plane);
1078
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1079

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
	if (use_fifomerge) {
		total_fifo_size = 0;
		for (i = 0; i < omap_dss_get_num_overlays(); ++i)
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

	if (dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1101 1102
}

1103
static void dispc_ovl_set_fir(enum omap_plane plane,
1104 1105
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1106 1107 1108
{
	u32 val;

1109 1110
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1111

1112 1113 1114 1115 1116 1117
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1118

1119 1120 1121 1122 1123
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1124 1125
}

1126
static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1127 1128
{
	u32 val;
1129
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1130

1131 1132 1133 1134 1135 1136
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1137
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1138 1139
}

1140
static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1141 1142
{
	u32 val;
1143
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1144

1145 1146 1147 1148 1149 1150
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1151
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1152 1153
}

1154 1155
static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
		int vaccu)
1156 1157 1158 1159 1160 1161 1162
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1163 1164
static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
		int vaccu)
1165 1166 1167 1168 1169 1170
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1171

1172
static void dispc_ovl_set_scale_param(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1173 1174
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1175 1176
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1177
{
1178
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1179

1180 1181
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1182

1183 1184
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1185
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1186 1187
}

1188
static void dispc_ovl_set_scaling_common(enum omap_plane plane,
1189 1190 1191 1192 1193 1194 1195 1196 1197
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1198

1199
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1200 1201
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1202
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1203

1204 1205
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1206 1207
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1208
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1209

1210 1211 1212
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1213 1214
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1215
	}
T
Tomi Valkeinen 已提交
1216

1217 1218 1219 1220 1221
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1222

1223
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1224 1225 1226 1227 1228 1229 1230

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1231
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1232 1233 1234 1235 1236 1237
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1238 1239
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1240 1241
}

1242
static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
	if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
			color_mode != OMAP_DSS_COLOR_UYVY &&
			color_mode != OMAP_DSS_COLOR_NV12)) {
		/* reset chroma resampling for RGB formats  */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
		return;
	}
	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
		/* UV is subsampled by 2 vertically*/
		orig_height >>= 1;
		/* UV is subsampled by 2 horz.*/
		orig_width >>= 1;
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		/*For YUV422 with 90/270 rotation,
		 *we don't upsample chroma
		 */
		if (rotation == OMAP_DSS_ROT_0 ||
			rotation == OMAP_DSS_ROT_180)
			/* UV is subsampled by 2 hrz*/
			orig_width >>= 1;
		/* must use FIR for YUV422 if rotated */
		if (rotation != OMAP_DSS_ROT_0)
			scale_x = scale_y = true;
		break;
	default:
		BUG();
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1290
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
		(scale_x || scale_y) ? 1 : 0, 8, 8);
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);

1301 1302
	dispc_ovl_set_vid_accu2_0(plane, 0x80, 0);
	dispc_ovl_set_vid_accu2_1(plane, 0x80, 0);
1303 1304
}

1305
static void dispc_ovl_set_scaling(enum omap_plane plane,
1306 1307 1308 1309 1310 1311 1312 1313
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1314
	dispc_ovl_set_scaling_common(plane,
1315 1316 1317 1318 1319 1320
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
			fieldmode, color_mode,
			rotation);

1321
	dispc_ovl_set_scaling_uv(plane,
1322 1323 1324 1325 1326 1327 1328
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
		fieldmode, color_mode,
		rotation);
}

1329
static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
T
Tomi Valkeinen 已提交
1330 1331
		bool mirroring, enum omap_color_mode color_mode)
{
1332 1333 1334
	bool row_repeat = false;
	int vidrot = 0;

T
Tomi Valkeinen 已提交
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY) {

		if (mirroring) {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		} else {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		}

		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1371
			row_repeat = true;
T
Tomi Valkeinen 已提交
1372
		else
1373
			row_repeat = false;
T
Tomi Valkeinen 已提交
1374
	}
1375

1376
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1377
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1378 1379
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
T
Tomi Valkeinen 已提交
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
}

static int color_mode_to_bpp(enum omap_color_mode color_mode)
{
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
		return 1;
	case OMAP_DSS_COLOR_CLUT2:
		return 2;
	case OMAP_DSS_COLOR_CLUT4:
		return 4;
	case OMAP_DSS_COLOR_CLUT8:
1392
	case OMAP_DSS_COLOR_NV12:
T
Tomi Valkeinen 已提交
1393 1394 1395 1396 1397 1398
		return 8;
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1399 1400 1401 1402
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGBX16:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
T
Tomi Valkeinen 已提交
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
		return 16;
	case OMAP_DSS_COLOR_RGB24P:
		return 24;
	case OMAP_DSS_COLOR_RGB24U:
	case OMAP_DSS_COLOR_ARGB32:
	case OMAP_DSS_COLOR_RGBA32:
	case OMAP_DSS_COLOR_RGBX32:
		return 32;
	default:
		BUG();
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
}

static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
		s32 *row_inc, s32 *pix_inc)
{
	u8 ps;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		ps = 4;
		break;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
	case OMAP_DSS_ROT_180:
		/*
		 * If the pixel format is YUV or UYVY divide the width
		 * of the image by 2 for 0 and 180 degree rotation.
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90:
	case OMAP_DSS_ROT_270:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;

		*row_inc = pixinc(1 + (screen_width - width) +
				(fieldmode ? screen_width : 0),
				ps);
		*pix_inc = pixinc(1, ps);
		break;

	case OMAP_DSS_ROT_0 + 4:
	case OMAP_DSS_ROT_180 + 4:
		/* If the pixel format is YUV or UYVY divide the width
		 * of the image by 2  for 0 degree and 180 degree
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90 + 4:
	case OMAP_DSS_ROT_270 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;
		*row_inc = pixinc(1 - (screen_width + width) -
				(fieldmode ? screen_width : 0),
				ps);
		*pix_inc = pixinc(1, ps);
		break;

	default:
		BUG();
	}
}

static void calc_dma_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
		s32 *row_inc, s32 *pix_inc)
{
	u8 ps;
	u16 fbw, fbh;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/* width & height are overlay sizes, convert to fb sizes */

	if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
		fbw = width;
		fbh = height;
	} else {
		fbw = height;
		fbh = width;
	}

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(1 + (screen_width - fbw) +
				(fieldmode ? screen_width : 0),
				ps);
		*pix_inc = pixinc(1, ps);
		break;
	case OMAP_DSS_ROT_90:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(screen_width * (fbh - 1) + 1 +
				(fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(-screen_width, ps);
		break;
	case OMAP_DSS_ROT_180:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-1 -
				(screen_width - fbw) -
				(fieldmode ? screen_width : 0),
				ps);
		*pix_inc = pixinc(-1, ps);
		break;
	case OMAP_DSS_ROT_270:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
				(fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(screen_width, ps);
		break;

	/* mirroring */
	case OMAP_DSS_ROT_0 + 4:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(screen_width * 2 - 1 +
				(fieldmode ? screen_width : 0),
				ps);
		*pix_inc = pixinc(-1, ps);
		break;

	case OMAP_DSS_ROT_90 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
				(fieldmode ? 1 : 0),
				ps);
		*pix_inc = pixinc(screen_width, ps);
		break;

	case OMAP_DSS_ROT_180 + 4:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(1 - screen_width * 2 -
				(fieldmode ? screen_width : 0),
				ps);
		*pix_inc = pixinc(1, ps);
		break;

	case OMAP_DSS_ROT_270 + 4:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(screen_width * (fbh - 1) - 1 -
				(fieldmode ? 1 : 0),
				ps);
		*pix_inc = pixinc(-screen_width, ps);
		break;

	default:
		BUG();
	}
}

1652 1653 1654
static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
		u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode)
T
Tomi Valkeinen 已提交
1655 1656
{
	u32 fclk = 0;
1657
	u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
T
Tomi Valkeinen 已提交
1658

1659 1660 1661
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
1662
	if (height > out_height) {
1663 1664
		struct omap_dss_device *dssdev = dispc_mgr_get_device(channel);
		unsigned int ppl = dssdev->panel.timings.x_res;
T
Tomi Valkeinen 已提交
1665 1666 1667 1668 1669

		tmp = pclk * height * out_width;
		do_div(tmp, 2 * out_height * ppl);
		fclk = tmp;

1670 1671 1672 1673
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

T
Tomi Valkeinen 已提交
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
			tmp = pclk * (height - 2 * out_height) * out_width;
			do_div(tmp, 2 * out_height * (ppl - out_width));
			fclk = max(fclk, (u32) tmp);
		}
	}

	if (width > out_width) {
		tmp = pclk * width;
		do_div(tmp, out_width);
		fclk = max(fclk, (u32) tmp);

		if (color_mode == OMAP_DSS_COLOR_RGB24U)
			fclk <<= 1;
	}

	return fclk;
}

1692 1693
static unsigned long calc_fclk(enum omap_channel channel, u16 width,
		u16 height, u16 out_width, u16 out_height)
T
Tomi Valkeinen 已提交
1694 1695
{
	unsigned int hf, vf;
1696
	unsigned long pclk = dispc_mgr_pclk_rate(channel);
T
Tomi Valkeinen 已提交
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;

	if (height > out_height)
		vf = 2;
	else
		vf = 1;

1717 1718
	if (cpu_is_omap24xx()) {
		if (vf > 1 && hf > 1)
1719
			return pclk * 4;
1720
		else
1721
			return pclk * 2;
1722
	} else if (cpu_is_omap34xx()) {
1723
		return pclk * vf * hf;
1724
	} else {
1725 1726 1727 1728
		if (hf > 1)
			return DIV_ROUND_UP(pclk, out_width) * width;
		else
			return pclk;
1729
	}
T
Tomi Valkeinen 已提交
1730 1731
}

1732 1733 1734 1735 1736 1737
static int dispc_ovl_calc_scaling(enum omap_plane plane,
		enum omap_channel channel, u16 width, u16 height,
		u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps)
{
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
1738
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
1739 1740
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
1741 1742
	unsigned long fclk = 0;

1743 1744 1745 1746 1747
	if (width == out_width && height == out_height)
		return 0;

	if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
		return -EINVAL;
1748 1749 1750 1751 1752 1753 1754 1755 1756

	if (out_width < width / maxdownscale ||
			out_width > width * 8)
		return -EINVAL;

	if (out_height < height / maxdownscale ||
			out_height > height * 8)
		return -EINVAL;

1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
	if (cpu_is_omap24xx()) {
		if (width > maxsinglelinewidth)
			DSSERR("Cannot scale max input width exceeded");
		*five_taps = false;
		fclk = calc_fclk(channel, width, height, out_width,
								out_height);
	} else if (cpu_is_omap34xx()) {
		if (width > (maxsinglelinewidth * 2)) {
			DSSERR("Cannot setup scaling");
			DSSERR("width exceeds maximum width possible");
			return -EINVAL;
		}
		fclk = calc_fclk_five_taps(channel, width, height, out_width,
						out_height, color_mode);
		if (width > maxsinglelinewidth) {
			if (height > out_height && height < out_height * 2)
				*five_taps = false;
			else {
				DSSERR("cannot setup scaling with five taps");
				return -EINVAL;
			}
		}
		if (!*five_taps)
			fclk = calc_fclk(channel, width, height, out_width,
					out_height);
	} else {
		if (width > maxsinglelinewidth) {
			DSSERR("Cannot scale width exceeds max line width");
			return -EINVAL;
		}
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
		fclk = calc_fclk(channel, width, height, out_width,
				out_height);
	}

	DSSDBG("required fclk rate = %lu Hz\n", fclk);
	DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());

	if (!fclk || fclk > dispc_fclk_rate()) {
		DSSERR("failed to set up scaling, "
			"required fclk rate = %lu Hz, "
			"current fclk rate = %lu Hz\n",
			fclk, dispc_fclk_rate());
		return -EINVAL;
	}

	return 0;
}

1805
int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
1806
		bool ilace, bool replication)
T
Tomi Valkeinen 已提交
1807
{
1808
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
1809
	bool five_taps = true;
T
Tomi Valkeinen 已提交
1810
	bool fieldmode = 0;
1811
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
1812 1813 1814
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
1815
	u16 frame_height = oi->height;
T
Tomi Valkeinen 已提交
1816
	unsigned int field_offset = 0;
1817
	u16 outw, outh;
1818 1819 1820
	enum omap_channel channel;

	channel = dispc_ovl_get_channel_out(plane);
T
Tomi Valkeinen 已提交
1821

1822
	DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
1823 1824
		"%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n",
		plane, oi->paddr, oi->p_uv_addr,
1825 1826
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
1827
		oi->mirror, ilace, channel, replication);
1828

1829
	if (oi->paddr == 0)
T
Tomi Valkeinen 已提交
1830 1831
		return -EINVAL;

1832 1833 1834 1835
	outw = oi->out_width == 0 ? oi->width : oi->out_width;
	outh = oi->out_height == 0 ? oi->height : oi->out_height;

	if (ilace && oi->height == outh)
T
Tomi Valkeinen 已提交
1836 1837 1838 1839
		fieldmode = 1;

	if (ilace) {
		if (fieldmode)
1840 1841
			oi->height /= 2;
		oi->pos_y /= 2;
1842
		outh /= 2;
T
Tomi Valkeinen 已提交
1843 1844 1845

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
				"out_height %d\n",
1846
				oi->height, oi->pos_y, outh);
T
Tomi Valkeinen 已提交
1847 1848
	}

1849
	if (!dss_feat_color_mode_supported(plane, oi->color_mode))
1850 1851
		return -EINVAL;

1852
	r = dispc_ovl_calc_scaling(plane, channel, oi->width, oi->height,
1853
			outw, outh, oi->color_mode,
1854 1855 1856
			&five_taps);
	if (r)
		return r;
T
Tomi Valkeinen 已提交
1857

1858 1859 1860 1861
	if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
			oi->color_mode == OMAP_DSS_COLOR_UYVY ||
			oi->color_mode == OMAP_DSS_COLOR_NV12)
		cconv = 1;
T
Tomi Valkeinen 已提交
1862 1863 1864 1865 1866 1867 1868 1869 1870

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
1871
		if (!oi->height || oi->height == outh)
T
Tomi Valkeinen 已提交
1872 1873
			field_offset = 0;
		else
1874
			field_offset = oi->height / outh / 2;
T
Tomi Valkeinen 已提交
1875 1876 1877 1878 1879 1880
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

1881 1882 1883 1884
	if (oi->rotation_type == OMAP_DSS_ROT_DMA)
		calc_dma_rotation_offset(oi->rotation, oi->mirror,
				oi->screen_width, oi->width, frame_height,
				oi->color_mode, fieldmode, field_offset,
T
Tomi Valkeinen 已提交
1885 1886
				&offset0, &offset1, &row_inc, &pix_inc);
	else
1887 1888 1889
		calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
				oi->screen_width, oi->width, frame_height,
				oi->color_mode, fieldmode, field_offset,
T
Tomi Valkeinen 已提交
1890 1891 1892 1893 1894
				&offset0, &offset1, &row_inc, &pix_inc);

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

1895
	dispc_ovl_set_color_mode(plane, oi->color_mode);
T
Tomi Valkeinen 已提交
1896

1897 1898
	dispc_ovl_set_ba0(plane, oi->paddr + offset0);
	dispc_ovl_set_ba1(plane, oi->paddr + offset1);
T
Tomi Valkeinen 已提交
1899

1900 1901 1902
	if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
		dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
1903 1904 1905
	}


1906 1907
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
1908

1909
	DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, oi->width,
1910
			oi->height, outw, outh);
T
Tomi Valkeinen 已提交
1911

1912
	dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
T
Tomi Valkeinen 已提交
1913

1914
	dispc_ovl_set_pic_size(plane, oi->width, oi->height);
T
Tomi Valkeinen 已提交
1915

1916
	if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
1917
		dispc_ovl_set_scaling(plane, oi->width, oi->height,
1918
				   outw, outh,
1919
				   ilace, five_taps, fieldmode,
1920
				   oi->color_mode, oi->rotation);
1921
		dispc_ovl_set_vid_size(plane, outw, outh);
1922
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
1923 1924
	}

1925 1926
	dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
			oi->color_mode);
T
Tomi Valkeinen 已提交
1927

1928
	dispc_ovl_set_zorder(plane, oi->zorder);
1929 1930
	dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
T
Tomi Valkeinen 已提交
1931

1932 1933
	dispc_ovl_enable_replication(plane, replication);

T
Tomi Valkeinen 已提交
1934 1935 1936
	return 0;
}

1937
int dispc_ovl_enable(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
1938
{
1939 1940
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

1941
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
1942 1943

	return 0;
T
Tomi Valkeinen 已提交
1944 1945 1946 1947 1948 1949 1950 1951
}

static void dispc_disable_isr(void *data, u32 mask)
{
	struct completion *compl = data;
	complete(compl);
}

1952
static void _enable_lcd_out(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
1953
{
1954
	if (channel == OMAP_DSS_CHANNEL_LCD2) {
1955
		REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
1956 1957 1958
		/* flush posted write */
		dispc_read_reg(DISPC_CONTROL2);
	} else {
1959
		REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
1960 1961
		dispc_read_reg(DISPC_CONTROL);
	}
T
Tomi Valkeinen 已提交
1962 1963
}

1964
static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
1965 1966 1967 1968
{
	struct completion frame_done_completion;
	bool is_on;
	int r;
1969
	u32 irq;
T
Tomi Valkeinen 已提交
1970 1971 1972 1973

	/* When we disable LCD output, we need to wait until frame is done.
	 * Otherwise the DSS is still working, and turning off the clocks
	 * prevents DSS from going to OFF mode */
1974 1975 1976 1977 1978 1979
	is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
			REG_GET(DISPC_CONTROL2, 0, 0) :
			REG_GET(DISPC_CONTROL, 0, 0);

	irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
			DISPC_IRQ_FRAMEDONE;
T
Tomi Valkeinen 已提交
1980 1981 1982 1983 1984

	if (!enable && is_on) {
		init_completion(&frame_done_completion);

		r = omap_dispc_register_isr(dispc_disable_isr,
1985
				&frame_done_completion, irq);
T
Tomi Valkeinen 已提交
1986 1987 1988 1989 1990

		if (r)
			DSSERR("failed to register FRAMEDONE isr\n");
	}

1991
	_enable_lcd_out(channel, enable);
T
Tomi Valkeinen 已提交
1992 1993 1994 1995 1996 1997 1998

	if (!enable && is_on) {
		if (!wait_for_completion_timeout(&frame_done_completion,
					msecs_to_jiffies(100)))
			DSSERR("timeout waiting for FRAME DONE\n");

		r = omap_dispc_unregister_isr(dispc_disable_isr,
1999
				&frame_done_completion, irq);
T
Tomi Valkeinen 已提交
2000 2001 2002 2003 2004 2005 2006 2007 2008

		if (r)
			DSSERR("failed to unregister FRAMEDONE isr\n");
	}
}

static void _enable_digit_out(bool enable)
{
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
2009 2010
	/* flush posted write */
	dispc_read_reg(DISPC_CONTROL);
T
Tomi Valkeinen 已提交
2011 2012
}

2013
static void dispc_mgr_enable_digit_out(bool enable)
T
Tomi Valkeinen 已提交
2014 2015
{
	struct completion frame_done_completion;
2016 2017 2018 2019
	enum dss_hdmi_venc_clk_source_select src;
	int r, i;
	u32 irq_mask;
	int num_irqs;
T
Tomi Valkeinen 已提交
2020

2021
	if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
T
Tomi Valkeinen 已提交
2022 2023
		return;

2024 2025
	src = dss_get_hdmi_venc_clk_source();

T
Tomi Valkeinen 已提交
2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
	if (enable) {
		unsigned long flags;
		/* When we enable digit output, we'll get an extra digit
		 * sync lost interrupt, that we need to ignore */
		spin_lock_irqsave(&dispc.irq_lock, flags);
		dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
		_omap_dispc_set_irqs();
		spin_unlock_irqrestore(&dispc.irq_lock, flags);
	}

	/* When we disable digit output, we need to wait until fields are done.
	 * Otherwise the DSS is still working, and turning off the clocks
	 * prevents DSS from going to OFF mode. And when enabling, we need to
	 * wait for the extra sync losts */
	init_completion(&frame_done_completion);

2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
	if (src == DSS_HDMI_M_PCLK && enable == false) {
		irq_mask = DISPC_IRQ_FRAMEDONETV;
		num_irqs = 1;
	} else {
		irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
		/* XXX I understand from TRM that we should only wait for the
		 * current field to complete. But it seems we have to wait for
		 * both fields */
		num_irqs = 2;
	}

T
Tomi Valkeinen 已提交
2053
	r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
2054
			irq_mask);
T
Tomi Valkeinen 已提交
2055
	if (r)
2056
		DSSERR("failed to register %x isr\n", irq_mask);
T
Tomi Valkeinen 已提交
2057 2058 2059

	_enable_digit_out(enable);

2060 2061 2062 2063 2064 2065
	for (i = 0; i < num_irqs; ++i) {
		if (!wait_for_completion_timeout(&frame_done_completion,
					msecs_to_jiffies(100)))
			DSSERR("timeout waiting for digit out to %s\n",
					enable ? "start" : "stop");
	}
T
Tomi Valkeinen 已提交
2066

2067 2068
	r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
			irq_mask);
T
Tomi Valkeinen 已提交
2069
	if (r)
2070
		DSSERR("failed to unregister %x isr\n", irq_mask);
T
Tomi Valkeinen 已提交
2071 2072 2073 2074

	if (enable) {
		unsigned long flags;
		spin_lock_irqsave(&dispc.irq_lock, flags);
2075
		dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
T
Tomi Valkeinen 已提交
2076 2077 2078 2079 2080 2081
		dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
		_omap_dispc_set_irqs();
		spin_unlock_irqrestore(&dispc.irq_lock, flags);
	}
}

2082
bool dispc_mgr_is_enabled(enum omap_channel channel)
2083 2084 2085 2086 2087
{
	if (channel == OMAP_DSS_CHANNEL_LCD)
		return !!REG_GET(DISPC_CONTROL, 0, 0);
	else if (channel == OMAP_DSS_CHANNEL_DIGIT)
		return !!REG_GET(DISPC_CONTROL, 1, 1);
2088 2089
	else if (channel == OMAP_DSS_CHANNEL_LCD2)
		return !!REG_GET(DISPC_CONTROL2, 0, 0);
2090 2091 2092 2093
	else
		BUG();
}

2094
void dispc_mgr_enable(enum omap_channel channel, bool enable)
2095
{
2096
	if (dispc_mgr_is_lcd(channel))
2097
		dispc_mgr_enable_lcd_out(channel, enable);
2098
	else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2099
		dispc_mgr_enable_digit_out(enable);
2100 2101 2102 2103
	else
		BUG();
}

T
Tomi Valkeinen 已提交
2104 2105
void dispc_lcd_enable_signal_polarity(bool act_high)
{
2106 2107 2108
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2109 2110 2111 2112 2113
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2114 2115 2116
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2117 2118 2119 2120 2121
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2122 2123 2124
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2125 2126 2127
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2128
void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2129
{
2130 2131 2132 2133
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
	else
		REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
T
Tomi Valkeinen 已提交
2134 2135 2136
}


2137
void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
2138
		enum omap_lcd_display_type type)
T
Tomi Valkeinen 已提交
2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
{
	int mode;

	switch (type) {
	case OMAP_DSS_LCD_DISPLAY_STN:
		mode = 0;
		break;

	case OMAP_DSS_LCD_DISPLAY_TFT:
		mode = 1;
		break;

	default:
		BUG();
		return;
	}

2156 2157 2158 2159
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
	else
		REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
T
Tomi Valkeinen 已提交
2160 2161 2162 2163 2164 2165 2166 2167
}

void dispc_set_loadmode(enum omap_dss_load_mode mode)
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2168
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2169
{
2170
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2171 2172
}

2173
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2174 2175 2176 2177 2178
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
2179
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2180
		REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
2181 2182
	else /* OMAP_DSS_CHANNEL_LCD2 */
		REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
T
Tomi Valkeinen 已提交
2183

2184
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2185 2186
}

2187
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2188 2189 2190
{
	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
2191
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2192
		REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
2193 2194
	else /* OMAP_DSS_CHANNEL_LCD2 */
		REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
T
Tomi Valkeinen 已提交
2195
}
2196

2197 2198
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2199
{
2200
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2201 2202 2203 2204
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2205
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2206 2207
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2208

2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221
void dispc_mgr_setup(enum omap_channel channel,
		struct omap_overlay_manager_info *info)
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2222

2223
void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2245 2246 2247 2248
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
	else
		REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
T
Tomi Valkeinen 已提交
2249 2250
}

2251
void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2252 2253
{
	u32 l;
2254
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2255 2256

	switch (mode) {
2257 2258 2259
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2260
		break;
2261 2262
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2263 2264
		gpout1 = 0;
		break;
2265 2266
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2267 2268 2269 2270 2271 2272 2273
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
{
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11);
	else
		REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11);
T
Tomi Valkeinen 已提交
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
}

static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
		int vsw, int vfp, int vbp)
{
	if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
		if (hsw < 1 || hsw > 64 ||
				hfp < 1 || hfp > 256 ||
				hbp < 1 || hbp > 256 ||
				vsw < 1 || vsw > 64 ||
				vfp < 0 || vfp > 255 ||
				vbp < 0 || vbp > 255)
			return false;
	} else {
		if (hsw < 1 || hsw > 256 ||
				hfp < 1 || hfp > 4096 ||
				hbp < 1 || hbp > 4096 ||
				vsw < 1 || vsw > 256 ||
				vfp < 0 || vfp > 4095 ||
				vbp < 0 || vbp > 4095)
			return false;
	}

	return true;
}

bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
{
	return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
			timings->hbp, timings->vsw,
			timings->vfp, timings->vbp);
}

2319
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
2320
		int hfp, int hbp, int vsw, int vfp, int vbp)
T
Tomi Valkeinen 已提交
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
{
	u32 timing_h, timing_v;

	if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
		timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
			FLD_VAL(hbp-1, 27, 20);

		timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
			FLD_VAL(vbp, 27, 20);
	} else {
		timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
			FLD_VAL(hbp-1, 31, 20);

		timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
			FLD_VAL(vbp, 31, 20);
	}

2338 2339
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
T
Tomi Valkeinen 已提交
2340 2341 2342
}

/* change name to mode? */
2343
void dispc_mgr_set_lcd_timings(enum omap_channel channel,
2344
		struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
2345 2346 2347 2348 2349 2350 2351 2352 2353
{
	unsigned xtot, ytot;
	unsigned long ht, vt;

	if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
				timings->hbp, timings->vsw,
				timings->vfp, timings->vbp))
		BUG();

2354
	_dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
2355 2356
			timings->hbp, timings->vsw, timings->vfp,
			timings->vbp);
T
Tomi Valkeinen 已提交
2357

2358
	dispc_mgr_set_lcd_size(channel, timings->x_res, timings->y_res);
T
Tomi Valkeinen 已提交
2359 2360 2361 2362 2363 2364 2365

	xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
	ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;

	ht = (timings->pixel_clock * 1000) / xtot;
	vt = (timings->pixel_clock * 1000) / xtot / ytot;

2366 2367
	DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
			timings->y_res);
T
Tomi Valkeinen 已提交
2368 2369 2370 2371 2372 2373 2374 2375
	DSSDBG("pck %u\n", timings->pixel_clock);
	DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
			timings->hsw, timings->hfp, timings->hbp,
			timings->vsw, timings->vfp, timings->vbp);

	DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
}

2376
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
2377
		u16 pck_div)
T
Tomi Valkeinen 已提交
2378 2379
{
	BUG_ON(lck_div < 1);
2380
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
2381

2382
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
2383 2384 2385
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
}

2386
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
2387
		int *pck_div)
T
Tomi Valkeinen 已提交
2388 2389
{
	u32 l;
2390
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
2391 2392 2393 2394 2395 2396
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

unsigned long dispc_fclk_rate(void)
{
2397
	struct platform_device *dsidev;
T
Tomi Valkeinen 已提交
2398 2399
	unsigned long r = 0;

2400
	switch (dss_get_dispc_clk_source()) {
2401
	case OMAP_DSS_CLK_SRC_FCK:
2402
		r = clk_get_rate(dispc.dss_clk);
2403
		break;
2404
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
2405 2406
		dsidev = dsi_get_dsidev_from_id(0);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2407
		break;
2408 2409 2410 2411
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
		dsidev = dsi_get_dsidev_from_id(1);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
		break;
2412 2413 2414 2415
	default:
		BUG();
	}

T
Tomi Valkeinen 已提交
2416 2417 2418
	return r;
}

2419
unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2420
{
2421
	struct platform_device *dsidev;
T
Tomi Valkeinen 已提交
2422 2423 2424 2425
	int lcd;
	unsigned long r;
	u32 l;

2426
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
2427 2428 2429

	lcd = FLD_GET(l, 23, 16);

2430
	switch (dss_get_lcd_clk_source(channel)) {
2431
	case OMAP_DSS_CLK_SRC_FCK:
2432
		r = clk_get_rate(dispc.dss_clk);
2433
		break;
2434
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
2435 2436
		dsidev = dsi_get_dsidev_from_id(0);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2437
		break;
2438 2439 2440 2441
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
		dsidev = dsi_get_dsidev_from_id(1);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
		break;
2442 2443 2444
	default:
		BUG();
	}
T
Tomi Valkeinen 已提交
2445 2446 2447 2448

	return r / lcd;
}

2449
unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2450 2451 2452
{
	unsigned long r;

2453 2454 2455
	if (dispc_mgr_is_lcd(channel)) {
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
2456

2457
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
2458

2459
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
2460

2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
		struct omap_dss_device *dssdev =
			dispc_mgr_get_device(channel);

		switch (dssdev->type) {
		case OMAP_DISPLAY_TYPE_VENC:
			return venc_get_pixel_clock();
		case OMAP_DISPLAY_TYPE_HDMI:
			return hdmi_get_pixel_clock();
		default:
			BUG();
		}
	}
T
Tomi Valkeinen 已提交
2477 2478 2479 2480 2481
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd, pcd;
2482
	u32 l;
2483 2484
	enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
	enum omap_dss_clk_source lcd_clk_src;
T
Tomi Valkeinen 已提交
2485

2486 2487
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
2488 2489 2490

	seq_printf(s, "- DISPC -\n");

2491 2492 2493
	seq_printf(s, "dispc fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dispc_clk_src),
			dss_feat_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
2494 2495

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
2496

2497 2498 2499 2500 2501 2502 2503 2504
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
2505 2506
	seq_printf(s, "- LCD1 -\n");

2507 2508 2509 2510 2511 2512
	lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);

	seq_printf(s, "lcd1_clk source = %s (%s)\n",
		dss_get_generic_clk_source_name(lcd_clk_src),
		dss_feat_get_clk_source_name(lcd_clk_src));

2513
	dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
2514

2515
	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2516
			dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
2517
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2518
			dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
2519 2520 2521
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		seq_printf(s, "- LCD2 -\n");

2522 2523 2524 2525 2526 2527
		lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);

		seq_printf(s, "lcd2_clk source = %s (%s)\n",
			dss_get_generic_clk_source_name(lcd_clk_src),
			dss_feat_get_clk_source_name(lcd_clk_src));

2528
		dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
T
Tomi Valkeinen 已提交
2529

2530
		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2531
				dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
2532
		seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2533
				dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
2534
	}
2535 2536

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
2537 2538
}

2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
void dispc_dump_irqs(struct seq_file *s)
{
	unsigned long flags;
	struct dispc_irq_stats stats;

	spin_lock_irqsave(&dispc.irq_stats_lock, flags);

	stats = dispc.irq_stats;
	memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
	dispc.irq_stats.last_reset = jiffies;

	spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);

	seq_printf(s, "period %u ms\n",
			jiffies_to_msecs(jiffies - stats.last_reset));

	seq_printf(s, "irqs %d\n", stats.irq_count);
#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);

	PIS(FRAMEDONE);
	PIS(VSYNC);
	PIS(EVSYNC_EVEN);
	PIS(EVSYNC_ODD);
	PIS(ACBIAS_COUNT_STAT);
	PIS(PROG_LINE_NUM);
	PIS(GFX_FIFO_UNDERFLOW);
	PIS(GFX_END_WIN);
	PIS(PAL_GAMMA_MASK);
	PIS(OCP_ERR);
	PIS(VID1_FIFO_UNDERFLOW);
	PIS(VID1_END_WIN);
	PIS(VID2_FIFO_UNDERFLOW);
	PIS(VID2_END_WIN);
2574 2575 2576 2577
	if (dss_feat_get_num_ovls() > 3) {
		PIS(VID3_FIFO_UNDERFLOW);
		PIS(VID3_END_WIN);
	}
2578 2579 2580
	PIS(SYNC_LOST);
	PIS(SYNC_LOST_DIGIT);
	PIS(WAKEUP);
2581 2582 2583 2584 2585 2586
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		PIS(FRAMEDONE2);
		PIS(VSYNC2);
		PIS(ACBIAS_COUNT_STAT2);
		PIS(SYNC_LOST2);
	}
2587 2588 2589 2590
#undef PIS
}
#endif

T
Tomi Valkeinen 已提交
2591 2592
void dispc_dump_regs(struct seq_file *s)
{
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
2603
		[OMAP_DSS_VIDEO3]	= "VID3",
2604 2605 2606
	};
	const char **p_names;

2607
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
2608

2609 2610
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
2611

2612
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
2613 2614 2615 2616 2617 2618 2619 2620 2621 2622
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
2623 2624
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
2625
		DUMPREG(DISPC_GLOBAL_ALPHA);
2626 2627 2628
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
2629 2630 2631 2632 2633
	}

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
2634 2635
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
	48 - strlen(#r) - strlen(p_names[i]), " ", \
2636 2637
	dispc_read_reg(DISPC_REG(i, r)))

2638
	p_names = mgr_names;
2639

2640 2641 2642 2643 2644
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
2645

2646 2647
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
2648

2649 2650 2651 2652 2653 2654 2655
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
		DUMPREG(i, DISPC_SIZE_MGR);
2656

2657 2658 2659
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
2660

2661
		if (dss_has_feature(FEAT_CPR)) {
2662 2663 2664
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
2665
		}
2666
	}
T
Tomi Valkeinen 已提交
2667

2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
2704
	}
2705 2706 2707 2708 2709 2710

#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
2711 2712
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
	46 - strlen(#name) - strlen(p_names[plane]), " ", \
2713 2714
	dispc_read_reg(DISPC_REG(plane, name, i)))

2715
	/* Video pipeline coefficient registers */
2716

2717 2718 2719 2720
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
2721

2722 2723
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
2724

2725 2726
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
2727

2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
2743
	}
T
Tomi Valkeinen 已提交
2744

2745
	dispc_runtime_put();
2746 2747

#undef DISPC_REG
T
Tomi Valkeinen 已提交
2748 2749 2750
#undef DUMPREG
}

2751 2752 2753
static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
		bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
		u8 acb)
T
Tomi Valkeinen 已提交
2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768
{
	u32 l = 0;

	DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
			onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);

	l |= FLD_VAL(onoff, 17, 17);
	l |= FLD_VAL(rf, 16, 16);
	l |= FLD_VAL(ieo, 15, 15);
	l |= FLD_VAL(ipc, 14, 14);
	l |= FLD_VAL(ihs, 13, 13);
	l |= FLD_VAL(ivs, 12, 12);
	l |= FLD_VAL(acbi, 11, 8);
	l |= FLD_VAL(acb, 7, 0);

2769
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
T
Tomi Valkeinen 已提交
2770 2771
}

2772
void dispc_mgr_set_pol_freq(enum omap_channel channel,
2773
		enum omap_panel_config config, u8 acbi, u8 acb)
T
Tomi Valkeinen 已提交
2774
{
2775
	_dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
T
Tomi Valkeinen 已提交
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
			(config & OMAP_DSS_LCD_RF) != 0,
			(config & OMAP_DSS_LCD_IEO) != 0,
			(config & OMAP_DSS_LCD_IPC) != 0,
			(config & OMAP_DSS_LCD_IHS) != 0,
			(config & OMAP_DSS_LCD_IVS) != 0,
			acbi, acb);
}

/* with fck as input clock rate, find dispc dividers that produce req_pck */
void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
		struct dispc_clock_info *cinfo)
{
2788
	u16 pcd_min, pcd_max;
T
Tomi Valkeinen 已提交
2789 2790 2791 2792
	unsigned long best_pck;
	u16 best_ld, cur_ld;
	u16 best_pd, cur_pd;

2793 2794 2795 2796 2797 2798
	pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);

	if (!is_tft)
		pcd_min = 3;

T
Tomi Valkeinen 已提交
2799 2800 2801 2802 2803 2804 2805
	best_pck = 0;
	best_ld = 0;
	best_pd = 0;

	for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
		unsigned long lck = fck / cur_ld;

2806
		for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
T
Tomi Valkeinen 已提交
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
			unsigned long pck = lck / cur_pd;
			long old_delta = abs(best_pck - req_pck);
			long new_delta = abs(pck - req_pck);

			if (best_pck == 0 || new_delta < old_delta) {
				best_pck = pck;
				best_ld = cur_ld;
				best_pd = cur_pd;

				if (pck == req_pck)
					goto found;
			}

			if (pck < req_pck)
				break;
		}

		if (lck / pcd_min < req_pck)
			break;
	}

found:
	cinfo->lck_div = best_ld;
	cinfo->pck_div = best_pd;
	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
2841
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
2842 2843 2844 2845 2846 2847 2848 2849
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

2850
int dispc_mgr_set_clock_div(enum omap_channel channel,
2851
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
2852 2853 2854 2855
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

2856
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
2857 2858 2859 2860

	return 0;
}

2861
int dispc_mgr_get_clock_div(enum omap_channel channel,
2862
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
2863 2864 2865 2866 2867
{
	unsigned long fck;

	fck = dispc_fclk_rate();

2868 2869
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

/* dispc.irq_lock has to be locked by the caller */
static void _omap_dispc_set_irqs(void)
{
	u32 mask;
	u32 old_mask;
	int i;
	struct omap_dispc_isr_data *isr_data;

	mask = dispc.irq_error_mask;

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];

		if (isr_data->isr == NULL)
			continue;

		mask |= isr_data->mask;
	}

	old_mask = dispc_read_reg(DISPC_IRQENABLE);
	/* clear the irqstatus for newly enabled irqs */
	dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
}

int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
{
	int i;
	int ret;
	unsigned long flags;
	struct omap_dispc_isr_data *isr_data;

	if (isr == NULL)
		return -EINVAL;

	spin_lock_irqsave(&dispc.irq_lock, flags);

	/* check for duplicate entry */
	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];
		if (isr_data->isr == isr && isr_data->arg == arg &&
				isr_data->mask == mask) {
			ret = -EINVAL;
			goto err;
		}
	}

	isr_data = NULL;
	ret = -EBUSY;

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];

		if (isr_data->isr != NULL)
			continue;

		isr_data->isr = isr;
		isr_data->arg = arg;
		isr_data->mask = mask;
		ret = 0;

		break;
	}

2942 2943 2944
	if (ret)
		goto err;

T
Tomi Valkeinen 已提交
2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005
	_omap_dispc_set_irqs();

	spin_unlock_irqrestore(&dispc.irq_lock, flags);

	return 0;
err:
	spin_unlock_irqrestore(&dispc.irq_lock, flags);

	return ret;
}
EXPORT_SYMBOL(omap_dispc_register_isr);

int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
{
	int i;
	unsigned long flags;
	int ret = -EINVAL;
	struct omap_dispc_isr_data *isr_data;

	spin_lock_irqsave(&dispc.irq_lock, flags);

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];
		if (isr_data->isr != isr || isr_data->arg != arg ||
				isr_data->mask != mask)
			continue;

		/* found the correct isr */

		isr_data->isr = NULL;
		isr_data->arg = NULL;
		isr_data->mask = 0;

		ret = 0;
		break;
	}

	if (ret == 0)
		_omap_dispc_set_irqs();

	spin_unlock_irqrestore(&dispc.irq_lock, flags);

	return ret;
}
EXPORT_SYMBOL(omap_dispc_unregister_isr);

#ifdef DEBUG
static void print_irq_status(u32 status)
{
	if ((status & dispc.irq_error_mask) == 0)
		return;

	printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);

#define PIS(x) \
	if (status & DISPC_IRQ_##x) \
		printk(#x " ");
	PIS(GFX_FIFO_UNDERFLOW);
	PIS(OCP_ERR);
	PIS(VID1_FIFO_UNDERFLOW);
	PIS(VID2_FIFO_UNDERFLOW);
3006 3007
	if (dss_feat_get_num_ovls() > 3)
		PIS(VID3_FIFO_UNDERFLOW);
T
Tomi Valkeinen 已提交
3008 3009
	PIS(SYNC_LOST);
	PIS(SYNC_LOST_DIGIT);
3010 3011
	if (dss_has_feature(FEAT_MGR_LCD2))
		PIS(SYNC_LOST2);
T
Tomi Valkeinen 已提交
3012 3013 3014 3015 3016 3017 3018 3019 3020 3021
#undef PIS

	printk("\n");
}
#endif

/* Called from dss.c. Note that we don't touch clocks here,
 * but we presume they are on because we got an IRQ. However,
 * an irq handler may turn the clocks off, so we may not have
 * clock later in the function. */
3022
static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
T
Tomi Valkeinen 已提交
3023 3024
{
	int i;
3025
	u32 irqstatus, irqenable;
T
Tomi Valkeinen 已提交
3026 3027 3028 3029 3030 3031 3032 3033
	u32 handledirqs = 0;
	u32 unhandled_errors;
	struct omap_dispc_isr_data *isr_data;
	struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];

	spin_lock(&dispc.irq_lock);

	irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
3034 3035 3036 3037 3038 3039 3040
	irqenable = dispc_read_reg(DISPC_IRQENABLE);

	/* IRQ is not for us */
	if (!(irqstatus & irqenable)) {
		spin_unlock(&dispc.irq_lock);
		return IRQ_NONE;
	}
T
Tomi Valkeinen 已提交
3041

3042 3043 3044 3045 3046 3047 3048
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spin_lock(&dispc.irq_stats_lock);
	dispc.irq_stats.irq_count++;
	dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
	spin_unlock(&dispc.irq_stats_lock);
#endif

T
Tomi Valkeinen 已提交
3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091
#ifdef DEBUG
	if (dss_debug)
		print_irq_status(irqstatus);
#endif
	/* Ack the interrupt. Do it here before clocks are possibly turned
	 * off */
	dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
	/* flush posted write */
	dispc_read_reg(DISPC_IRQSTATUS);

	/* make a copy and unlock, so that isrs can unregister
	 * themselves */
	memcpy(registered_isr, dispc.registered_isr,
			sizeof(registered_isr));

	spin_unlock(&dispc.irq_lock);

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &registered_isr[i];

		if (!isr_data->isr)
			continue;

		if (isr_data->mask & irqstatus) {
			isr_data->isr(isr_data->arg, irqstatus);
			handledirqs |= isr_data->mask;
		}
	}

	spin_lock(&dispc.irq_lock);

	unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;

	if (unhandled_errors) {
		dispc.error_irqs |= unhandled_errors;

		dispc.irq_error_mask &= ~unhandled_errors;
		_omap_dispc_set_irqs();

		schedule_work(&dispc.error_work);
	}

	spin_unlock(&dispc.irq_lock);
3092 3093

	return IRQ_HANDLED;
T
Tomi Valkeinen 已提交
3094 3095 3096 3097 3098 3099 3100
}

static void dispc_error_worker(struct work_struct *work)
{
	int i;
	u32 errors;
	unsigned long flags;
3101 3102 3103 3104
	static const unsigned fifo_underflow_bits[] = {
		DISPC_IRQ_GFX_FIFO_UNDERFLOW,
		DISPC_IRQ_VID1_FIFO_UNDERFLOW,
		DISPC_IRQ_VID2_FIFO_UNDERFLOW,
3105
		DISPC_IRQ_VID3_FIFO_UNDERFLOW,
3106 3107 3108 3109 3110 3111 3112
	};

	static const unsigned sync_lost_bits[] = {
		DISPC_IRQ_SYNC_LOST,
		DISPC_IRQ_SYNC_LOST_DIGIT,
		DISPC_IRQ_SYNC_LOST2,
	};
T
Tomi Valkeinen 已提交
3113 3114 3115 3116 3117 3118

	spin_lock_irqsave(&dispc.irq_lock, flags);
	errors = dispc.error_irqs;
	dispc.error_irqs = 0;
	spin_unlock_irqrestore(&dispc.irq_lock, flags);

3119 3120
	dispc_runtime_get();

3121 3122 3123
	for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
		struct omap_overlay *ovl;
		unsigned bit;
T
Tomi Valkeinen 已提交
3124

3125 3126
		ovl = omap_dss_get_overlay(i);
		bit = fifo_underflow_bits[i];
T
Tomi Valkeinen 已提交
3127

3128 3129 3130
		if (bit & errors) {
			DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
					ovl->name);
3131
			dispc_ovl_enable(ovl->id, false);
3132
			dispc_mgr_go(ovl->manager->id);
T
Tomi Valkeinen 已提交
3133 3134 3135 3136
			mdelay(50);
		}
	}

3137 3138 3139
	for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
		struct omap_overlay_manager *mgr;
		unsigned bit;
T
Tomi Valkeinen 已提交
3140

3141 3142
		mgr = omap_dss_get_overlay_manager(i);
		bit = sync_lost_bits[i];
T
Tomi Valkeinen 已提交
3143

3144 3145 3146
		if (bit & errors) {
			struct omap_dss_device *dssdev = mgr->device;
			bool enable;
T
Tomi Valkeinen 已提交
3147

3148 3149 3150
			DSSERR("SYNC_LOST on channel %s, restarting the output "
					"with video overlays disabled\n",
					mgr->name);
3151

3152 3153
			enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
			dssdev->driver->disable(dssdev);
3154 3155 3156 3157 3158

			for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
				struct omap_overlay *ovl;
				ovl = omap_dss_get_overlay(i);

3159 3160
				if (ovl->id != OMAP_DSS_GFX &&
						ovl->manager == mgr)
3161
					dispc_ovl_enable(ovl->id, false);
3162 3163
			}

3164
			dispc_mgr_go(mgr->id);
3165
			mdelay(50);
3166

3167 3168 3169 3170 3171
			if (enable)
				dssdev->driver->enable(dssdev);
		}
	}

T
Tomi Valkeinen 已提交
3172 3173 3174 3175 3176
	if (errors & DISPC_IRQ_OCP_ERR) {
		DSSERR("OCP_ERR\n");
		for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
			struct omap_overlay_manager *mgr;
			mgr = omap_dss_get_overlay_manager(i);
3177 3178
			if (mgr->device && mgr->device->driver)
				mgr->device->driver->disable(mgr->device);
T
Tomi Valkeinen 已提交
3179 3180 3181 3182 3183 3184 3185
		}
	}

	spin_lock_irqsave(&dispc.irq_lock, flags);
	dispc.irq_error_mask |= errors;
	_omap_dispc_set_irqs();
	spin_unlock_irqrestore(&dispc.irq_lock, flags);
3186 3187

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255
}

int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
{
	void dispc_irq_wait_handler(void *data, u32 mask)
	{
		complete((struct completion *)data);
	}

	int r;
	DECLARE_COMPLETION_ONSTACK(completion);

	r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
			irqmask);

	if (r)
		return r;

	timeout = wait_for_completion_timeout(&completion, timeout);

	omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);

	if (timeout == 0)
		return -ETIMEDOUT;

	if (timeout == -ERESTARTSYS)
		return -ERESTARTSYS;

	return 0;
}

int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
		unsigned long timeout)
{
	void dispc_irq_wait_handler(void *data, u32 mask)
	{
		complete((struct completion *)data);
	}

	int r;
	DECLARE_COMPLETION_ONSTACK(completion);

	r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
			irqmask);

	if (r)
		return r;

	timeout = wait_for_completion_interruptible_timeout(&completion,
			timeout);

	omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);

	if (timeout == 0)
		return -ETIMEDOUT;

	if (timeout == -ERESTARTSYS)
		return -ERESTARTSYS;

	return 0;
}

#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
void dispc_fake_vsync_irq(void)
{
	u32 irqstatus = DISPC_IRQ_VSYNC;
	int i;

3256
	WARN_ON(!in_interrupt());
T
Tomi Valkeinen 已提交
3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		struct omap_dispc_isr_data *isr_data;
		isr_data = &dispc.registered_isr[i];

		if (!isr_data->isr)
			continue;

		if (isr_data->mask & irqstatus)
			isr_data->isr(isr_data->arg, irqstatus);
	}
}
#endif

static void _omap_dispc_initialize_irq(void)
{
	unsigned long flags;

	spin_lock_irqsave(&dispc.irq_lock, flags);

	memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));

	dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
3280 3281
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
3282 3283
	if (dss_feat_get_num_ovls() > 3)
		dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
T
Tomi Valkeinen 已提交
3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307

	/* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
	 * so clear it */
	dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));

	_omap_dispc_set_irqs();

	spin_unlock_irqrestore(&dispc.irq_lock, flags);
}

void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

static void _omap_dispc_initial_config(void)
{
	u32 l;

3308 3309 3310 3311 3312 3313 3314 3315 3316
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
	}

T
Tomi Valkeinen 已提交
3317
	/* FUNCGATED */
3318 3319
	if (dss_has_feature(FEAT_FUNCGATED))
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330

	/* L3 firewall setting: enable access to OCM RAM */
	/* XXX this should be somewhere in plat-omap */
	if (cpu_is_omap24xx())
		__raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));

	_dispc_setup_color_conv_coef();

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

	dispc_read_plane_fifo_sizes();
3331 3332

	dispc_configure_burst_sizes();
3333 3334

	dispc_ovl_enable_zorder_planes();
T
Tomi Valkeinen 已提交
3335 3336
}

3337 3338 3339 3340
/* DISPC HW IP initialisation */
static int omap_dispchw_probe(struct platform_device *pdev)
{
	u32 rev;
3341
	int r = 0;
3342
	struct resource *dispc_mem;
3343
	struct clk *clk;
3344

3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355
	dispc.pdev = pdev;

	spin_lock_init(&dispc.irq_lock);

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spin_lock_init(&dispc.irq_stats_lock);
	dispc.irq_stats.last_reset = jiffies;
#endif

	INIT_WORK(&dispc.error_work, dispc_error_worker);

3356 3357 3358
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
	if (!dispc_mem) {
		DSSERR("can't get IORESOURCE_MEM DISPC\n");
3359
		return -EINVAL;
3360
	}
3361

J
Julia Lawall 已提交
3362 3363
	dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
				  resource_size(dispc_mem));
3364 3365
	if (!dispc.base) {
		DSSERR("can't ioremap DISPC\n");
3366
		return -ENOMEM;
3367
	}
3368

3369 3370 3371
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
3372
		return -ENODEV;
3373 3374
	}

J
Julia Lawall 已提交
3375 3376
	r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", dispc.pdev);
3377 3378
	if (r < 0) {
		DSSERR("request_irq failed\n");
3379 3380 3381 3382 3383 3384 3385 3386
		return r;
	}

	clk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(clk)) {
		DSSERR("can't get fck\n");
		r = PTR_ERR(clk);
		return r;
3387 3388
	}

3389 3390
	dispc.dss_clk = clk;

3391 3392 3393 3394 3395
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
3396 3397 3398 3399 3400 3401

	_omap_dispc_initial_config();

	_omap_dispc_initialize_irq();

	rev = dispc_read_reg(DISPC_REVISION);
3402
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
3403 3404
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

3405
	dispc_runtime_put();
3406 3407

	return 0;
3408 3409 3410 3411

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
	clk_put(dispc.dss_clk);
3412
	return r;
3413 3414 3415 3416
}

static int omap_dispchw_remove(struct platform_device *pdev)
{
3417 3418 3419 3420
	pm_runtime_disable(&pdev->dev);

	clk_put(dispc.dss_clk);

3421 3422 3423
	return 0;
}

3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439
static int dispc_runtime_suspend(struct device *dev)
{
	dispc_save_context();
	dss_runtime_put();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
	int r;

	r = dss_runtime_get();
	if (r < 0)
		return r;

3440
	dispc_restore_context();
3441 3442 3443 3444 3445 3446 3447 3448 3449

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

3450 3451 3452 3453 3454 3455
static struct platform_driver omap_dispchw_driver = {
	.probe          = omap_dispchw_probe,
	.remove         = omap_dispchw_remove,
	.driver         = {
		.name   = "omapdss_dispc",
		.owner  = THIS_MODULE,
3456
		.pm	= &dispc_pm_ops,
3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
	},
};

int dispc_init_platform_driver(void)
{
	return platform_driver_register(&omap_dispchw_driver);
}

void dispc_uninit_platform_driver(void)
{
	return platform_driver_unregister(&omap_dispchw_driver);
}