apic.h 14.4 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_APIC_H
#define _ASM_X86_APIC_H
T
Thomas Gleixner 已提交
3

4
#include <linux/cpumask.h>
5 6

#include <asm/alternative.h>
7 8
#include <asm/cpufeature.h>
#include <asm/apicdef.h>
A
Arun Sharma 已提交
9
#include <linux/atomic.h>
10 11
#include <asm/fixmap.h>
#include <asm/mpspec.h>
12
#include <asm/msr.h>
T
Thomas Gleixner 已提交
13 14 15 16 17 18 19 20 21 22

#define ARCH_APICTIMER_STOPS_ON_C3	1

/*
 * Debugging macros
 */
#define APIC_QUIET   0
#define APIC_VERBOSE 1
#define APIC_DEBUG   2

23 24 25 26 27
/* Macros for apic_extnmi which controls external NMI masking */
#define APIC_EXTNMI_BSP		0 /* Default */
#define APIC_EXTNMI_ALL		1
#define APIC_EXTNMI_NONE	2

T
Thomas Gleixner 已提交
28 29 30 31 32 33 34 35 36 37 38 39
/*
 * Define the default level of output to be very little
 * This can be turned up by using apic=verbose for more
 * information and apic=debug for _lots_ of information.
 * apic_verbosity is defined in apic.c
 */
#define apic_printk(v, s, a...) do {       \
		if ((v) <= apic_verbosity) \
			printk(s, ##a);    \
	} while (0)


40
#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
T
Thomas Gleixner 已提交
41
extern void generic_apic_probe(void);
42 43 44 45 46
#else
static inline void generic_apic_probe(void)
{
}
#endif
T
Thomas Gleixner 已提交
47 48 49

#ifdef CONFIG_X86_LOCAL_APIC

50
extern unsigned int apic_verbosity;
T
Thomas Gleixner 已提交
51 52
extern int local_apic_timer_c2_ok;

53
extern int disable_apic;
54
extern unsigned int lapic_timer_frequency;
55

56 57 58 59 60 61 62 63 64
extern enum apic_intr_mode_id apic_intr_mode;
enum apic_intr_mode_id {
	APIC_PIC,
	APIC_VIRTUAL_WIRE,
	APIC_VIRTUAL_WIRE_NO_CONFIG,
	APIC_SYMMETRIC_IO,
	APIC_SYMMETRIC_IO_NO_ROUTING
};

65 66 67 68 69 70 71 72 73 74 75 76 77 78
#ifdef CONFIG_SMP
extern void __inquire_remote_apic(int apicid);
#else /* CONFIG_SMP */
static inline void __inquire_remote_apic(int apicid)
{
}
#endif /* CONFIG_SMP */

static inline void default_inquire_remote_apic(int apicid)
{
	if (apic_verbosity >= APIC_DEBUG)
		__inquire_remote_apic(apicid);
}

79 80 81 82 83 84 85 86 87 88 89 90 91
/*
 * With 82489DX we can't rely on apic feature bit
 * retrieved via cpuid but still have to deal with
 * such an apic chip so we assume that SMP configuration
 * is found from MP table (64bit case uses ACPI mostly
 * which set smp presence flag as well so we are safe
 * to use this helper too).
 */
static inline bool apic_from_smp_config(void)
{
	return smp_found_config && !disable_apic;
}

T
Thomas Gleixner 已提交
92 93 94 95 96
/*
 * Basic functions accessing APICs.
 */
#ifdef CONFIG_PARAVIRT
#include <asm/paravirt.h>
97
#endif
T
Thomas Gleixner 已提交
98

99
extern int setup_profiling_timer(unsigned int);
100

101
static inline void native_apic_mem_write(u32 reg, u32 v)
T
Thomas Gleixner 已提交
102
{
103
	volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
T
Thomas Gleixner 已提交
104

105
	alternative_io("movl %0, %P1", "xchgl %0, %P1", X86_BUG_11AP,
106 107
		       ASM_OUTPUT2("=r" (v), "=m" (*addr)),
		       ASM_OUTPUT2("0" (v), "m" (*addr)));
T
Thomas Gleixner 已提交
108 109
}

110
static inline u32 native_apic_mem_read(u32 reg)
T
Thomas Gleixner 已提交
111 112 113 114
{
	return *((volatile u32 *)(APIC_BASE + reg));
}

Y
Yinghai Lu 已提交
115 116 117 118 119
extern void native_apic_wait_icr_idle(void);
extern u32 native_safe_apic_wait_icr_idle(void);
extern void native_apic_icr_write(u32 low, u32 id);
extern u64 native_apic_icr_read(void);

120 121 122 123 124 125 126 127 128
static inline bool apic_is_x2apic_enabled(void)
{
	u64 msr;

	if (rdmsrl_safe(MSR_IA32_APICBASE, &msr))
		return false;
	return msr & X2APIC_ENABLE;
}

129 130 131 132 133 134 135 136 137 138
extern void enable_IR_x2apic(void);

extern int get_physical_broadcast(void);

extern int lapic_get_maxlvt(void);
extern void clear_local_APIC(void);
extern void disconnect_bsp_APIC(int virt_wire_setup);
extern void disable_local_APIC(void);
extern void lapic_shutdown(void);
extern void sync_Arb_IDs(void);
139
extern void apic_intr_mode_init(void);
140 141 142 143 144
extern void setup_local_APIC(void);
extern void init_apic_mappings(void);
void register_lapic_address(unsigned long address);
extern void setup_boot_APIC_clock(void);
extern void setup_secondary_APIC_clock(void);
145
extern void lapic_update_tsc_freq(void);
146 147 148 149 150 151 152 153 154 155

#ifdef CONFIG_X86_64
static inline int apic_force_enable(unsigned long addr)
{
	return -1;
}
#else
extern int apic_force_enable(unsigned long addr);
#endif

156
extern void apic_bsp_setup(bool upmode);
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
extern void apic_ap_setup(void);

/*
 * On 32bit this is mach-xxx local
 */
#ifdef CONFIG_X86_64
extern int apic_is_clustered_box(void);
#else
static inline int apic_is_clustered_box(void)
{
	return 0;
}
#endif

extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);

#else /* !CONFIG_X86_LOCAL_APIC */
static inline void lapic_shutdown(void) { }
#define local_apic_timer_c2_ok		1
static inline void init_apic_mappings(void) { }
static inline void disable_local_APIC(void) { }
# define setup_boot_APIC_clock x86_init_noop
# define setup_secondary_APIC_clock x86_init_noop
180
static inline void lapic_update_tsc_freq(void) { }
181
static inline void apic_intr_mode_init(void) { }
182 183
#endif /* !CONFIG_X86_LOCAL_APIC */

184
#ifdef CONFIG_X86_X2APIC
185 186 187 188 189 190 191 192 193 194
/*
 * Make previous memory operations globally visible before
 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
 * mfence for this.
 */
static inline void x2apic_wrmsr_fence(void)
{
	asm volatile("mfence" : : : "memory");
}

195 196 197 198 199 200 201 202 203
static inline void native_apic_msr_write(u32 reg, u32 v)
{
	if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
	    reg == APIC_LVR)
		return;

	wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
}

204 205
static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
{
206
	__wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
207 208
}

209 210
static inline u32 native_apic_msr_read(u32 reg)
{
211
	u64 msr;
212 213 214 215

	if (reg == APIC_DFR)
		return -1;

216 217
	rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
	return (u32)msr;
218 219
}

Y
Yinghai Lu 已提交
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
static inline void native_x2apic_wait_icr_idle(void)
{
	/* no need to wait for icr idle in x2apic */
	return;
}

static inline u32 native_safe_x2apic_wait_icr_idle(void)
{
	/* no need to wait for icr idle in x2apic */
	return 0;
}

static inline void native_x2apic_icr_write(u32 low, u32 id)
{
	wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
}

static inline u64 native_x2apic_icr_read(void)
{
	unsigned long val;

	rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
	return val;
}

245
extern int x2apic_mode;
246
extern int x2apic_phys;
T
Thomas Gleixner 已提交
247
extern void __init check_x2apic(void);
248
extern void x2apic_setup(void);
249 250
static inline int x2apic_enabled(void)
{
251
	return boot_cpu_has(X86_FEATURE_X2APIC) && apic_is_x2apic_enabled();
252
}
253

254
#define x2apic_supported()	(boot_cpu_has(X86_FEATURE_X2APIC))
255
#else /* !CONFIG_X86_X2APIC */
256
static inline void check_x2apic(void) { }
257
static inline void x2apic_setup(void) { }
258
static inline int x2apic_enabled(void) { return 0; }
259

260 261
#define x2apic_mode		(0)
#define	x2apic_supported()	(0)
262
#endif /* !CONFIG_X86_X2APIC */
T
Thomas Gleixner 已提交
263

264 265
struct irq_data;

266 267 268 269 270 271 272 273 274 275
/*
 * Copyright 2004 James Cleverdon, IBM.
 * Subject to the GNU Public License, v.2
 *
 * Generic APIC sub-arch data struct.
 *
 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
 * James Cleverdon.
 */
276
struct apic {
277 278 279 280
	char *name;

	int (*probe)(void);
	int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
281
	int (*apic_id_valid)(int apicid);
282 283 284 285 286 287 288 289 290 291
	int (*apic_id_registered)(void);

	u32 irq_delivery_mode;
	u32 irq_dest_mode;

	const struct cpumask *(*target_cpus)(void);

	int disable_esr;

	int dest_logical;
292
	bool (*check_apicid_used)(physid_mask_t *map, int apicid);
293

294 295
	void (*vector_allocation_domain)(int cpu, struct cpumask *retmask,
					 const struct cpumask *mask);
296 297
	void (*init_apic_ldr)(void);

298
	void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
299 300 301

	void (*setup_apic_routing)(void);
	int (*cpu_present_to_apicid)(int mps_cpu);
302
	void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
T
Thomas Gleixner 已提交
303
	int (*check_phys_apicid_present)(int phys_apicid);
304 305 306
	int (*phys_pkg_id)(int cpuid_apic, int index_msb);

	unsigned int (*get_apic_id)(unsigned long x);
307
	/* Can't be NULL on 64-bit */
308
	u32 (*set_apic_id)(unsigned int id);
309

310
	int (*cpu_mask_to_apicid)(const struct cpumask *cpumask,
311
				  struct irq_data *irqdata,
312
				  unsigned int *apicid);
313 314

	/* ipi */
315
	void (*send_IPI)(int cpu, int vector);
316 317 318 319 320 321 322 323
	void (*send_IPI_mask)(const struct cpumask *mask, int vector);
	void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
					 int vector);
	void (*send_IPI_allbutself)(int vector);
	void (*send_IPI_all)(int vector);
	void (*send_IPI_self)(int vector);

	/* wakeup_secondary_cpu */
324
	int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
325 326 327 328 329 330

	void (*inquire_remote_apic)(int apicid);

	/* apic ops */
	u32 (*read)(u32 reg);
	void (*write)(u32 reg, u32 v);
331 332 333 334 335 336 337 338
	/*
	 * ->eoi_write() has the same signature as ->write().
	 *
	 * Drivers can support both ->eoi_write() and ->write() by passing the same
	 * callback value. Kernel can override ->eoi_write() and fall back
	 * on write for EOI.
	 */
	void (*eoi_write)(u32 reg, u32 v);
339
	void (*native_eoi_write)(u32 reg, u32 v);
340 341 342 343
	u64 (*icr_read)(void);
	void (*icr_write)(u32 low, u32 high);
	void (*wait_icr_idle)(void);
	u32 (*safe_wait_icr_idle)(void);
344 345 346 347 348 349 350 351 352 353 354 355 356 357

#ifdef CONFIG_X86_32
	/*
	 * Called very early during boot from get_smp_config().  It should
	 * return the logical apicid.  x86_[bios]_cpu_to_apicid is
	 * initialized before this function is called.
	 *
	 * If logical apicid can't be determined that early, the function
	 * may return BAD_APICID.  Logical apicid will be configured after
	 * init_apic_ldr() while bringing up CPUs.  Note that NUMA affinity
	 * won't be applied properly during early boot in this case.
	 */
	int (*x86_32_early_logical_apicid)(int cpu);
#endif
358 359
};

360 361 362 363 364
/*
 * Pointer to the local APIC driver in use on this system (there's
 * always just one such driver in use - the kernel decides via an
 * early probing process which one it picks - and then sticks to it):
 */
365
extern struct apic *apic;
366

367 368 369 370 371 372 373 374 375
/*
 * APIC drivers are probed based on how they are listed in the .apicdrivers
 * section. So the order is important and enforced by the ordering
 * of different apic driver files in the Makefile.
 *
 * For the files having two apic drivers, we use apic_drivers()
 * to enforce the order with in them.
 */
#define apic_driver(sym)					\
376
	static const struct apic *__apicdrivers_##sym __used		\
377 378 379 380 381 382 383 384 385 386
	__aligned(sizeof(struct apic *))			\
	__section(.apicdrivers) = { &sym }

#define apic_drivers(sym1, sym2)					\
	static struct apic *__apicdrivers_##sym1##sym2[2] __used	\
	__aligned(sizeof(struct apic *))				\
	__section(.apicdrivers) = { &sym1, &sym2 }

extern struct apic *__apicdrivers[], *__apicdrivers_end[];

387 388 389 390
/*
 * APIC functionality to boot other CPUs - only used on SMP:
 */
#ifdef CONFIG_SMP
391
extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
392
#endif
393

394
#ifdef CONFIG_X86_LOCAL_APIC
395

396 397 398 399 400 401 402 403 404 405
static inline u32 apic_read(u32 reg)
{
	return apic->read(reg);
}

static inline void apic_write(u32 reg, u32 val)
{
	apic->write(reg, val);
}

406 407 408 409 410
static inline void apic_eoi(void)
{
	apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
}

411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
static inline u64 apic_icr_read(void)
{
	return apic->icr_read();
}

static inline void apic_icr_write(u32 low, u32 high)
{
	apic->icr_write(low, high);
}

static inline void apic_wait_icr_idle(void)
{
	apic->wait_icr_idle();
}

static inline u32 safe_apic_wait_icr_idle(void)
{
	return apic->safe_wait_icr_idle();
}

431 432
extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));

433 434 435 436
#else /* CONFIG_X86_LOCAL_APIC */

static inline u32 apic_read(u32 reg) { return 0; }
static inline void apic_write(u32 reg, u32 val) { }
437
static inline void apic_eoi(void) { }
438 439 440 441
static inline u64 apic_icr_read(void) { return 0; }
static inline void apic_icr_write(u32 low, u32 high) { }
static inline void apic_wait_icr_idle(void) { }
static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
442
static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
443 444

#endif /* CONFIG_X86_LOCAL_APIC */
445 446 447 448 449 450 451

static inline void ack_APIC_irq(void)
{
	/*
	 * ack_APIC_irq() actually gets compiled as a single instruction
	 * ... yummie.
	 */
452
	apic_eoi();
453 454 455 456 457 458
}

static inline unsigned default_get_apic_id(unsigned long x)
{
	unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));

459
	if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
460 461 462 463 464 465
		return (x >> 24) & 0xFF;
	else
		return (x >> 24) & 0x0F;
}

/*
466
 * Warm reset vector position:
467
 */
468 469
#define TRAMPOLINE_PHYS_LOW		0x467
#define TRAMPOLINE_PHYS_HIGH		0x469
470

471
#ifdef CONFIG_X86_64
472 473 474 475 476
extern void apic_send_IPI_self(int vector);

DECLARE_PER_CPU(int, x2apic_extra_bits);
#endif

477
extern void generic_bigsmp_probe(void);
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494


#ifdef CONFIG_X86_LOCAL_APIC

#include <asm/smp.h>

#define APIC_DFR_VALUE	(APIC_DFR_FLAT)

static inline const struct cpumask *default_target_cpus(void)
{
#ifdef CONFIG_SMP
	return cpu_online_mask;
#else
	return cpumask_of(0);
#endif
}

495 496 497 498 499
static inline const struct cpumask *online_target_cpus(void)
{
	return cpu_online_mask;
}

500
DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
501 502 503 504 505 506 507 508 509 510 511


static inline unsigned int read_apic_id(void)
{
	unsigned int reg;

	reg = apic_read(APIC_ID);

	return apic->get_apic_id(reg);
}

512 513
static inline int default_apic_id_valid(int apicid)
{
514
	return (apicid < 255);
515 516
}

517 518
extern int default_acpi_madt_oem_check(char *, char *);

519 520
extern void default_setup_apic_routing(void);

521 522
extern struct apic apic_noop;

523
extern int flat_cpu_mask_to_apicid(const struct cpumask *cpumask,
524
				   struct irq_data *irqdata,
525 526
				   unsigned int *apicid);
extern int default_cpu_mask_to_apicid(const struct cpumask *cpumask,
527
				      struct irq_data *irqdata,
528
				      unsigned int *apicid);
529

530
static inline void
531 532
flat_vector_allocation_domain(int cpu, struct cpumask *retmask,
			      const struct cpumask *mask)
533 534 535 536 537 538 539 540 541 542 543 544 545
{
	/* Careful. Some cpus do not strictly honor the set of cpus
	 * specified in the interrupt destination when using lowest
	 * priority interrupt delivery mode.
	 *
	 * In particular there was a hyperthreading cpu observed to
	 * deliver interrupts to the wrong hyperthread when only one
	 * hyperthread was specified in the interrupt desitination.
	 */
	cpumask_clear(retmask);
	cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
}

546
static inline void
547 548
default_vector_allocation_domain(int cpu, struct cpumask *retmask,
				 const struct cpumask *mask)
549 550 551 552
{
	cpumask_copy(retmask, cpumask_of(cpu));
}

553
static inline bool default_check_apicid_used(physid_mask_t *map, int apicid)
554
{
555
	return physid_isset(apicid, *map);
556 557
}

558
static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
559
{
560
	*retmap = *phys_map;
561 562 563
}

extern int default_cpu_present_to_apicid(int mps_cpu);
T
Thomas Gleixner 已提交
564
extern int default_check_phys_apicid_present(int phys_apicid);
565 566

#endif /* CONFIG_X86_LOCAL_APIC */
567 568 569 570 571 572 573 574 575 576 577
extern void irq_enter(void);
extern void irq_exit(void);

static inline void entering_irq(void)
{
	irq_enter();
}

static inline void entering_ack_irq(void)
{
	entering_irq();
578
	ack_APIC_irq();
579 580
}

581 582 583
static inline void ipi_entering_ack_irq(void)
{
	irq_enter();
584
	ack_APIC_irq();
585 586
}

587 588 589 590 591 592 593 594
static inline void exiting_irq(void)
{
	irq_exit();
}

static inline void exiting_ack_irq(void)
{
	ack_APIC_irq();
595
	irq_exit();
596
}
597

598 599
extern void ioapic_zap_locks(void);

H
H. Peter Anvin 已提交
600
#endif /* _ASM_X86_APIC_H */