apic.h 15.8 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_APIC_H
#define _ASM_X86_APIC_H
T
Thomas Gleixner 已提交
3

4 5
#include <linux/cpumask.h>
#include <linux/pm.h>
6 7

#include <asm/alternative.h>
8 9
#include <asm/cpufeature.h>
#include <asm/apicdef.h>
A
Arun Sharma 已提交
10
#include <linux/atomic.h>
11 12
#include <asm/fixmap.h>
#include <asm/mpspec.h>
13
#include <asm/msr.h>
14
#include <asm/idle.h>
T
Thomas Gleixner 已提交
15 16 17 18 19 20 21 22 23 24

#define ARCH_APICTIMER_STOPS_ON_C3	1

/*
 * Debugging macros
 */
#define APIC_QUIET   0
#define APIC_VERBOSE 1
#define APIC_DEBUG   2

25 26 27 28 29
/* Macros for apic_extnmi which controls external NMI masking */
#define APIC_EXTNMI_BSP		0 /* Default */
#define APIC_EXTNMI_ALL		1
#define APIC_EXTNMI_NONE	2

T
Thomas Gleixner 已提交
30 31 32 33 34 35 36 37 38 39 40 41
/*
 * Define the default level of output to be very little
 * This can be turned up by using apic=verbose for more
 * information and apic=debug for _lots_ of information.
 * apic_verbosity is defined in apic.c
 */
#define apic_printk(v, s, a...) do {       \
		if ((v) <= apic_verbosity) \
			printk(s, ##a);    \
	} while (0)


42
#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
T
Thomas Gleixner 已提交
43
extern void generic_apic_probe(void);
44 45 46 47 48
#else
static inline void generic_apic_probe(void)
{
}
#endif
T
Thomas Gleixner 已提交
49 50 51

#ifdef CONFIG_X86_LOCAL_APIC

52
extern unsigned int apic_verbosity;
T
Thomas Gleixner 已提交
53 54
extern int local_apic_timer_c2_ok;

55
extern int disable_apic;
56
extern unsigned int lapic_timer_frequency;
57 58 59 60 61 62 63 64 65 66 67 68 69 70 71

#ifdef CONFIG_SMP
extern void __inquire_remote_apic(int apicid);
#else /* CONFIG_SMP */
static inline void __inquire_remote_apic(int apicid)
{
}
#endif /* CONFIG_SMP */

static inline void default_inquire_remote_apic(int apicid)
{
	if (apic_verbosity >= APIC_DEBUG)
		__inquire_remote_apic(apicid);
}

72 73 74 75 76 77 78 79 80 81 82 83 84
/*
 * With 82489DX we can't rely on apic feature bit
 * retrieved via cpuid but still have to deal with
 * such an apic chip so we assume that SMP configuration
 * is found from MP table (64bit case uses ACPI mostly
 * which set smp presence flag as well so we are safe
 * to use this helper too).
 */
static inline bool apic_from_smp_config(void)
{
	return smp_found_config && !disable_apic;
}

T
Thomas Gleixner 已提交
85 86 87 88 89
/*
 * Basic functions accessing APICs.
 */
#ifdef CONFIG_PARAVIRT
#include <asm/paravirt.h>
90
#endif
T
Thomas Gleixner 已提交
91

92
extern int setup_profiling_timer(unsigned int);
93

94
static inline void native_apic_mem_write(u32 reg, u32 v)
T
Thomas Gleixner 已提交
95
{
96
	volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
T
Thomas Gleixner 已提交
97

98
	alternative_io("movl %0, %P1", "xchgl %0, %P1", X86_BUG_11AP,
99 100
		       ASM_OUTPUT2("=r" (v), "=m" (*addr)),
		       ASM_OUTPUT2("0" (v), "m" (*addr)));
T
Thomas Gleixner 已提交
101 102
}

103
static inline u32 native_apic_mem_read(u32 reg)
T
Thomas Gleixner 已提交
104 105 106 107
{
	return *((volatile u32 *)(APIC_BASE + reg));
}

Y
Yinghai Lu 已提交
108 109 110 111 112
extern void native_apic_wait_icr_idle(void);
extern u32 native_safe_apic_wait_icr_idle(void);
extern void native_apic_icr_write(u32 low, u32 id);
extern u64 native_apic_icr_read(void);

113 114 115 116 117 118 119 120 121
static inline bool apic_is_x2apic_enabled(void)
{
	u64 msr;

	if (rdmsrl_safe(MSR_IA32_APICBASE, &msr))
		return false;
	return msr & X2APIC_ENABLE;
}

122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
extern void enable_IR_x2apic(void);

extern int get_physical_broadcast(void);

extern int lapic_get_maxlvt(void);
extern void clear_local_APIC(void);
extern void disconnect_bsp_APIC(int virt_wire_setup);
extern void disable_local_APIC(void);
extern void lapic_shutdown(void);
extern void sync_Arb_IDs(void);
extern void init_bsp_APIC(void);
extern void setup_local_APIC(void);
extern void init_apic_mappings(void);
void register_lapic_address(unsigned long address);
extern void setup_boot_APIC_clock(void);
extern void setup_secondary_APIC_clock(void);
extern int APIC_init_uniprocessor(void);

#ifdef CONFIG_X86_64
static inline int apic_force_enable(unsigned long addr)
{
	return -1;
}
#else
extern int apic_force_enable(unsigned long addr);
#endif

extern int apic_bsp_setup(bool upmode);
extern void apic_ap_setup(void);

/*
 * On 32bit this is mach-xxx local
 */
#ifdef CONFIG_X86_64
extern int apic_is_clustered_box(void);
#else
static inline int apic_is_clustered_box(void)
{
	return 0;
}
#endif

extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);

#else /* !CONFIG_X86_LOCAL_APIC */
static inline void lapic_shutdown(void) { }
#define local_apic_timer_c2_ok		1
static inline void init_apic_mappings(void) { }
static inline void disable_local_APIC(void) { }
# define setup_boot_APIC_clock x86_init_noop
# define setup_secondary_APIC_clock x86_init_noop
#endif /* !CONFIG_X86_LOCAL_APIC */

175
#ifdef CONFIG_X86_X2APIC
176 177 178 179 180 181 182 183 184 185
/*
 * Make previous memory operations globally visible before
 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
 * mfence for this.
 */
static inline void x2apic_wrmsr_fence(void)
{
	asm volatile("mfence" : : : "memory");
}

186 187 188 189 190 191 192 193 194
static inline void native_apic_msr_write(u32 reg, u32 v)
{
	if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
	    reg == APIC_LVR)
		return;

	wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
}

195 196 197 198 199
static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
{
	wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
}

200 201
static inline u32 native_apic_msr_read(u32 reg)
{
202
	u64 msr;
203 204 205 206

	if (reg == APIC_DFR)
		return -1;

207 208
	rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
	return (u32)msr;
209 210
}

Y
Yinghai Lu 已提交
211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
static inline void native_x2apic_wait_icr_idle(void)
{
	/* no need to wait for icr idle in x2apic */
	return;
}

static inline u32 native_safe_x2apic_wait_icr_idle(void)
{
	/* no need to wait for icr idle in x2apic */
	return 0;
}

static inline void native_x2apic_icr_write(u32 low, u32 id)
{
	wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
}

static inline u64 native_x2apic_icr_read(void)
{
	unsigned long val;

	rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
	return val;
}

236
extern int x2apic_mode;
237
extern int x2apic_phys;
T
Thomas Gleixner 已提交
238
extern void __init check_x2apic(void);
239
extern void x2apic_setup(void);
240 241
static inline int x2apic_enabled(void)
{
242
	return cpu_has_x2apic && apic_is_x2apic_enabled();
243
}
244 245

#define x2apic_supported()	(cpu_has_x2apic)
246
#else /* !CONFIG_X86_X2APIC */
247
static inline void check_x2apic(void) { }
248
static inline void x2apic_setup(void) { }
249
static inline int x2apic_enabled(void) { return 0; }
250

251 252
#define x2apic_mode		(0)
#define	x2apic_supported()	(0)
253
#endif /* !CONFIG_X86_X2APIC */
T
Thomas Gleixner 已提交
254

I
Ingo Molnar 已提交
255 256 257 258 259 260
#ifdef CONFIG_X86_64
#define	SET_APIC_ID(x)		(apic->set_apic_id(x))
#else

#endif

261 262 263 264 265 266 267 268 269 270
/*
 * Copyright 2004 James Cleverdon, IBM.
 * Subject to the GNU Public License, v.2
 *
 * Generic APIC sub-arch data struct.
 *
 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
 * James Cleverdon.
 */
271
struct apic {
272 273 274 275
	char *name;

	int (*probe)(void);
	int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
276
	int (*apic_id_valid)(int apicid);
277 278 279 280 281 282 283 284 285 286
	int (*apic_id_registered)(void);

	u32 irq_delivery_mode;
	u32 irq_dest_mode;

	const struct cpumask *(*target_cpus)(void);

	int disable_esr;

	int dest_logical;
287
	unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
288

289 290
	void (*vector_allocation_domain)(int cpu, struct cpumask *retmask,
					 const struct cpumask *mask);
291 292
	void (*init_apic_ldr)(void);

293
	void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
294 295 296

	void (*setup_apic_routing)(void);
	int (*cpu_present_to_apicid)(int mps_cpu);
297
	void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
T
Thomas Gleixner 已提交
298
	int (*check_phys_apicid_present)(int phys_apicid);
299 300 301 302 303 304
	int (*phys_pkg_id)(int cpuid_apic, int index_msb);

	unsigned int (*get_apic_id)(unsigned long x);
	unsigned long (*set_apic_id)(unsigned int id);
	unsigned long apic_id_mask;

305 306 307
	int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
				      const struct cpumask *andmask,
				      unsigned int *apicid);
308 309

	/* ipi */
310
	void (*send_IPI)(int cpu, int vector);
311 312 313 314 315 316 317 318
	void (*send_IPI_mask)(const struct cpumask *mask, int vector);
	void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
					 int vector);
	void (*send_IPI_allbutself)(int vector);
	void (*send_IPI_all)(int vector);
	void (*send_IPI_self)(int vector);

	/* wakeup_secondary_cpu */
319
	int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
320 321 322 323 324 325

	void (*inquire_remote_apic)(int apicid);

	/* apic ops */
	u32 (*read)(u32 reg);
	void (*write)(u32 reg, u32 v);
326 327 328 329 330 331 332 333
	/*
	 * ->eoi_write() has the same signature as ->write().
	 *
	 * Drivers can support both ->eoi_write() and ->write() by passing the same
	 * callback value. Kernel can override ->eoi_write() and fall back
	 * on write for EOI.
	 */
	void (*eoi_write)(u32 reg, u32 v);
334 335 336 337
	u64 (*icr_read)(void);
	void (*icr_write)(u32 low, u32 high);
	void (*wait_icr_idle)(void);
	u32 (*safe_wait_icr_idle)(void);
338 339 340 341 342 343 344 345 346 347 348 349 350 351

#ifdef CONFIG_X86_32
	/*
	 * Called very early during boot from get_smp_config().  It should
	 * return the logical apicid.  x86_[bios]_cpu_to_apicid is
	 * initialized before this function is called.
	 *
	 * If logical apicid can't be determined that early, the function
	 * may return BAD_APICID.  Logical apicid will be configured after
	 * init_apic_ldr() while bringing up CPUs.  Note that NUMA affinity
	 * won't be applied properly during early boot in this case.
	 */
	int (*x86_32_early_logical_apicid)(int cpu);
#endif
352 353
};

354 355 356 357 358
/*
 * Pointer to the local APIC driver in use on this system (there's
 * always just one such driver in use - the kernel decides via an
 * early probing process which one it picks - and then sticks to it):
 */
359
extern struct apic *apic;
360

361 362 363 364 365 366 367 368 369
/*
 * APIC drivers are probed based on how they are listed in the .apicdrivers
 * section. So the order is important and enforced by the ordering
 * of different apic driver files in the Makefile.
 *
 * For the files having two apic drivers, we use apic_drivers()
 * to enforce the order with in them.
 */
#define apic_driver(sym)					\
370
	static const struct apic *__apicdrivers_##sym __used		\
371 372 373 374 375 376 377 378 379 380
	__aligned(sizeof(struct apic *))			\
	__section(.apicdrivers) = { &sym }

#define apic_drivers(sym1, sym2)					\
	static struct apic *__apicdrivers_##sym1##sym2[2] __used	\
	__aligned(sizeof(struct apic *))				\
	__section(.apicdrivers) = { &sym1, &sym2 }

extern struct apic *__apicdrivers[], *__apicdrivers_end[];

381 382 383 384
/*
 * APIC functionality to boot other CPUs - only used on SMP:
 */
#ifdef CONFIG_SMP
385
extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
386
#endif
387

388
#ifdef CONFIG_X86_LOCAL_APIC
389

390 391 392 393 394 395 396 397 398 399
static inline u32 apic_read(u32 reg)
{
	return apic->read(reg);
}

static inline void apic_write(u32 reg, u32 val)
{
	apic->write(reg, val);
}

400 401 402 403 404
static inline void apic_eoi(void)
{
	apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
}

405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
static inline u64 apic_icr_read(void)
{
	return apic->icr_read();
}

static inline void apic_icr_write(u32 low, u32 high)
{
	apic->icr_write(low, high);
}

static inline void apic_wait_icr_idle(void)
{
	apic->wait_icr_idle();
}

static inline u32 safe_apic_wait_icr_idle(void)
{
	return apic->safe_wait_icr_idle();
}

425 426
extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));

427 428 429 430
#else /* CONFIG_X86_LOCAL_APIC */

static inline u32 apic_read(u32 reg) { return 0; }
static inline void apic_write(u32 reg, u32 val) { }
431
static inline void apic_eoi(void) { }
432 433 434 435
static inline u64 apic_icr_read(void) { return 0; }
static inline void apic_icr_write(u32 low, u32 high) { }
static inline void apic_wait_icr_idle(void) { }
static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
436
static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
437 438

#endif /* CONFIG_X86_LOCAL_APIC */
439 440 441 442 443 444 445

static inline void ack_APIC_irq(void)
{
	/*
	 * ack_APIC_irq() actually gets compiled as a single instruction
	 * ... yummie.
	 */
446
	apic_eoi();
447 448 449 450 451 452
}

static inline unsigned default_get_apic_id(unsigned long x)
{
	unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));

453
	if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
454 455 456 457 458 459
		return (x >> 24) & 0xFF;
	else
		return (x >> 24) & 0x0F;
}

/*
460
 * Warm reset vector position:
461
 */
462 463
#define TRAMPOLINE_PHYS_LOW		0x467
#define TRAMPOLINE_PHYS_HIGH		0x469
464

465
#ifdef CONFIG_X86_64
466 467 468 469 470
extern void apic_send_IPI_self(int vector);

DECLARE_PER_CPU(int, x2apic_extra_bits);

extern int default_cpu_present_to_apicid(int mps_cpu);
T
Thomas Gleixner 已提交
471
extern int default_check_phys_apicid_present(int phys_apicid);
472 473
#endif

474
extern void generic_bigsmp_probe(void);
475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491


#ifdef CONFIG_X86_LOCAL_APIC

#include <asm/smp.h>

#define APIC_DFR_VALUE	(APIC_DFR_FLAT)

static inline const struct cpumask *default_target_cpus(void)
{
#ifdef CONFIG_SMP
	return cpu_online_mask;
#else
	return cpumask_of(0);
#endif
}

492 493 494 495 496
static inline const struct cpumask *online_target_cpus(void)
{
	return cpu_online_mask;
}

497
DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
498 499 500 501 502 503 504 505 506 507 508


static inline unsigned int read_apic_id(void)
{
	unsigned int reg;

	reg = apic_read(APIC_ID);

	return apic->get_apic_id(reg);
}

509 510
static inline int default_apic_id_valid(int apicid)
{
511
	return (apicid < 255);
512 513
}

514 515
extern int default_acpi_madt_oem_check(char *, char *);

516 517
extern void default_setup_apic_routing(void);

518 519
extern struct apic apic_noop;

520
#ifdef CONFIG_X86_32
521

522 523 524 525 526
static inline int noop_x86_32_early_logical_apicid(int cpu)
{
	return BAD_APICID;
}

527 528 529 530 531 532 533 534 535 536 537 538 539 540
/*
 * Set up the logical destination ID.
 *
 * Intel recommends to set DFR, LDR and TPR before enabling
 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
 * document number 292116).  So here it goes...
 */
extern void default_init_apic_ldr(void);

static inline int default_apic_id_registered(void)
{
	return physid_isset(read_apic_id(), phys_cpu_present_map);
}

541 542 543 544 545 546 547
static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
{
	return cpuid_apic >> index_msb;
}

#endif

548
static inline int
549 550 551
flat_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
			    const struct cpumask *andmask,
			    unsigned int *apicid)
552
{
553 554 555 556 557
	unsigned long cpu_mask = cpumask_bits(cpumask)[0] &
				 cpumask_bits(andmask)[0] &
				 cpumask_bits(cpu_online_mask)[0] &
				 APIC_ALL_CPUS;

558 559 560 561 562 563 564 565 566
	if (likely(cpu_mask)) {
		*apicid = (unsigned int)cpu_mask;
		return 0;
	} else {
		return -EINVAL;
	}
}

extern int
567
default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
568 569
			       const struct cpumask *andmask,
			       unsigned int *apicid);
570

571
static inline void
572 573
flat_vector_allocation_domain(int cpu, struct cpumask *retmask,
			      const struct cpumask *mask)
574 575 576 577 578 579 580 581 582 583 584 585 586
{
	/* Careful. Some cpus do not strictly honor the set of cpus
	 * specified in the interrupt destination when using lowest
	 * priority interrupt delivery mode.
	 *
	 * In particular there was a hyperthreading cpu observed to
	 * deliver interrupts to the wrong hyperthread when only one
	 * hyperthread was specified in the interrupt desitination.
	 */
	cpumask_clear(retmask);
	cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
}

587
static inline void
588 589
default_vector_allocation_domain(int cpu, struct cpumask *retmask,
				 const struct cpumask *mask)
590 591 592 593
{
	cpumask_copy(retmask, cpumask_of(cpu));
}

594
static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
595
{
596
	return physid_isset(apicid, *map);
597 598
}

599
static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
600
{
601
	*retmap = *phys_map;
602 603 604 605 606 607 608 609 610 611 612
}

static inline int __default_cpu_present_to_apicid(int mps_cpu)
{
	if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
		return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
	else
		return BAD_APICID;
}

static inline int
T
Thomas Gleixner 已提交
613
__default_check_phys_apicid_present(int phys_apicid)
614
{
T
Thomas Gleixner 已提交
615
	return physid_isset(phys_apicid, phys_cpu_present_map);
616 617 618 619 620 621 622 623 624
}

#ifdef CONFIG_X86_32
static inline int default_cpu_present_to_apicid(int mps_cpu)
{
	return __default_cpu_present_to_apicid(mps_cpu);
}

static inline int
T
Thomas Gleixner 已提交
625
default_check_phys_apicid_present(int phys_apicid)
626
{
T
Thomas Gleixner 已提交
627
	return __default_check_phys_apicid_present(phys_apicid);
628 629 630
}
#else
extern int default_cpu_present_to_apicid(int mps_cpu);
T
Thomas Gleixner 已提交
631
extern int default_check_phys_apicid_present(int phys_apicid);
632 633 634
#endif

#endif /* CONFIG_X86_LOCAL_APIC */
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
extern void irq_enter(void);
extern void irq_exit(void);

static inline void entering_irq(void)
{
	irq_enter();
	exit_idle();
}

static inline void entering_ack_irq(void)
{
	ack_APIC_irq();
	entering_irq();
}

650 651 652 653 654 655
static inline void ipi_entering_ack_irq(void)
{
	ack_APIC_irq();
	irq_enter();
}

656 657 658 659 660 661 662 663 664 665 666
static inline void exiting_irq(void)
{
	irq_exit();
}

static inline void exiting_ack_irq(void)
{
	irq_exit();
	/* Ack only at the end to avoid potential reentry */
	ack_APIC_irq();
}
667

668 669
extern void ioapic_zap_locks(void);

H
H. Peter Anvin 已提交
670
#endif /* _ASM_X86_APIC_H */