io.c 15.1 KB
Newer Older
1 2 3 4 5 6
/*
 * linux/arch/arm/mach-omap2/io.c
 *
 * OMAP2 I/O mapping code
 *
 * Copyright (C) 2005 Nokia Corporation
7
 * Copyright (C) 2007-2009 Texas Instruments
8 9 10 11
 *
 * Author:
 *	Juha Yrjola <juha.yrjola@nokia.com>
 *	Syed Khasim <x0khasim@ti.com>
12
 *
13 14
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
15 16 17 18 19 20 21
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
22
#include <linux/io.h>
23
#include <linux/clk.h>
24

25 26 27
#include <asm/tlb.h>
#include <asm/mach/map.h>

28
#include <plat-omap/dma-omap.h>
29

30 31
#include "../plat-omap/sram.h"

32
#include "omap_hwmod.h"
33
#include "soc.h"
34
#include "iomap.h"
35
#include "voltage.h"
36
#include "powerdomain.h"
37
#include "clockdomain.h"
38
#include "common.h"
39
#include "clock.h"
40 41 42
#include "clock2xxx.h"
#include "clock3xxx.h"
#include "clock44xx.h"
43
#include "omap-pm.h"
44
#include "sdrc.h"
45
#include "control.h"
46
#include "serial.h"
47 48
#include "cm2xxx.h"
#include "cm3xxx.h"
49 50 51 52 53
#include "prm.h"
#include "cm.h"
#include "prcm_mpu44xx.h"
#include "prminst44xx.h"
#include "cminst44xx.h"
54 55 56 57
#include "prm2xxx.h"
#include "prm3xxx.h"
#include "prm44xx.h"

58 59 60 61
/*
 * The machine specific code may provide the extra mapping besides the
 * default mapping provided here.
 */
62

63
#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
64
static struct map_desc omap24xx_io_desc[] __initdata = {
65 66 67 68 69 70
	{
		.virtual	= L3_24XX_VIRT,
		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
		.length		= L3_24XX_SIZE,
		.type		= MT_DEVICE
	},
71
	{
72 73 74 75
		.virtual	= L4_24XX_VIRT,
		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
		.length		= L4_24XX_SIZE,
		.type		= MT_DEVICE
76
	},
77 78
};

79
#ifdef CONFIG_SOC_OMAP2420
80 81
static struct map_desc omap242x_io_desc[] __initdata = {
	{
82 83 84
		.virtual	= DSP_MEM_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MEM_2420_PHYS),
		.length		= DSP_MEM_2420_SIZE,
85 86 87
		.type		= MT_DEVICE
	},
	{
88 89 90
		.virtual	= DSP_IPI_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_IPI_2420_PHYS),
		.length		= DSP_IPI_2420_SIZE,
91
		.type		= MT_DEVICE
92
	},
93
	{
94 95 96
		.virtual	= DSP_MMU_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MMU_2420_PHYS),
		.length		= DSP_MMU_2420_SIZE,
97 98 99 100 101 102
		.type		= MT_DEVICE
	},
};

#endif

103
#ifdef CONFIG_SOC_OMAP2430
104
static struct map_desc omap243x_io_desc[] __initdata = {
105 106 107 108 109 110 111 112 113 114 115 116
	{
		.virtual	= L4_WK_243X_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
		.length		= L4_WK_243X_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
		.length		= OMAP243X_GPMC_SIZE,
		.type		= MT_DEVICE
	},
117 118 119 120 121 122 123 124 125 126 127 128 129
	{
		.virtual	= OMAP243X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
		.length		= OMAP243X_SDRC_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
		.length		= OMAP243X_SMS_SIZE,
		.type		= MT_DEVICE
	},
};
130 131
#endif
#endif
132

133
#ifdef	CONFIG_ARCH_OMAP3
134
static struct map_desc omap34xx_io_desc[] __initdata = {
135
	{
136 137 138
		.virtual	= L3_34XX_VIRT,
		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
		.length		= L3_34XX_SIZE,
139 140 141
		.type		= MT_DEVICE
	},
	{
142 143 144
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
145 146
		.type		= MT_DEVICE
	},
147 148 149 150
	{
		.virtual	= OMAP34XX_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
		.length		= OMAP34XX_GPMC_SIZE,
151
		.type		= MT_DEVICE
152 153 154 155 156 157 158 159 160 161 162
	},
	{
		.virtual	= OMAP343X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
		.length		= OMAP343X_SMS_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP343X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
		.length		= OMAP343X_SDRC_SIZE,
163
		.type		= MT_DEVICE
164 165 166 167 168 169 170 171 172 173 174 175 176
	},
	{
		.virtual	= L4_PER_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
		.length		= L4_PER_34XX_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= L4_EMU_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
		.length		= L4_EMU_34XX_SIZE,
		.type		= MT_DEVICE
	},
177 178 179 180 181 182 183 184 185
#if defined(CONFIG_DEBUG_LL) &&							\
	(defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
	{
		.virtual	= ZOOM_UART_VIRT,
		.pfn		= __phys_to_pfn(ZOOM_UART_BASE),
		.length		= SZ_1M,
		.type		= MT_DEVICE
	},
#endif
186
};
187
#endif
188

189
#ifdef CONFIG_SOC_TI81XX
190
static struct map_desc omapti81xx_io_desc[] __initdata = {
191 192 193 194 195 196 197 198 199
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	}
};
#endif

200
#ifdef CONFIG_SOC_AM33XX
201
static struct map_desc omapam33xx_io_desc[] __initdata = {
202 203 204 205 206 207
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	},
208 209 210 211 212 213
	{
		.virtual	= L4_WK_AM33XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_AM33XX_PHYS),
		.length		= L4_WK_AM33XX_SIZE,
		.type		= MT_DEVICE
	}
214 215 216
};
#endif

217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
#ifdef	CONFIG_ARCH_OMAP4
static struct map_desc omap44xx_io_desc[] __initdata = {
	{
		.virtual	= L3_44XX_VIRT,
		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
		.length		= L3_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
		.length		= L4_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
		.length		= L4_PER_44XX_SIZE,
		.type		= MT_DEVICE,
	},
237 238 239 240 241 242 243 244 245
#ifdef CONFIG_OMAP4_ERRATA_I688
	{
		.virtual	= OMAP4_SRAM_VA,
		.pfn		= __phys_to_pfn(OMAP4_SRAM_PA),
		.length		= PAGE_SIZE,
		.type		= MT_MEMORY_SO,
	},
#endif

246 247
};
#endif
248

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
#ifdef	CONFIG_SOC_OMAP5
static struct map_desc omap54xx_io_desc[] __initdata = {
	{
		.virtual	= L3_54XX_VIRT,
		.pfn		= __phys_to_pfn(L3_54XX_PHYS),
		.length		= L3_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_54XX_PHYS),
		.length		= L4_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_WK_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_54XX_PHYS),
		.length		= L4_WK_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_54XX_PHYS),
		.length		= L4_PER_54XX_SIZE,
		.type		= MT_DEVICE,
	},
};
#endif

278
#ifdef CONFIG_SOC_OMAP2420
279
void __init omap242x_map_io(void)
280
{
281 282
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
283
}
284 285
#endif

286
#ifdef CONFIG_SOC_OMAP2430
287
void __init omap243x_map_io(void)
288
{
289 290
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
291
}
292 293
#endif

294
#ifdef CONFIG_ARCH_OMAP3
295
void __init omap3_map_io(void)
296
{
297
	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
298
}
299
#endif
300

301
#ifdef CONFIG_SOC_TI81XX
302
void __init ti81xx_map_io(void)
303
{
304
	iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
305 306 307
}
#endif

308
#ifdef CONFIG_SOC_AM33XX
309
void __init am33xx_map_io(void)
310
{
311
	iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
312 313 314
}
#endif

315
#ifdef CONFIG_ARCH_OMAP4
316
void __init omap4_map_io(void)
317
{
318
	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
319
	omap_barriers_init();
320
}
321
#endif
322

323
#ifdef CONFIG_SOC_OMAP5
324
void __init omap5_map_io(void)
325 326 327 328
{
	iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
}
#endif
329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
/*
 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
 *
 * Sets the CORE DPLL3 M2 divider to the same value that it's at
 * currently.  This has the effect of setting the SDRC SDRAM AC timing
 * registers to the values currently defined by the kernel.  Currently
 * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
 * or passes along the return value of clk_set_rate().
 */
static int __init _omap2_init_reprogram_sdrc(void)
{
	struct clk *dpll3_m2_ck;
	int v = -EINVAL;
	long rate;

	if (!cpu_is_omap34xx())
		return 0;

	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
349
	if (IS_ERR(dpll3_m2_ck))
350 351 352 353 354 355 356 357 358 359 360 361 362
		return -EINVAL;

	rate = clk_get_rate(dpll3_m2_ck);
	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
	v = clk_set_rate(dpll3_m2_ck, rate);
	if (v)
		pr_err("dpll3_m2_clk rate change failed: %d\n", v);

	clk_put(dpll3_m2_ck);

	return v;
}

P
Paul Walmsley 已提交
363 364 365 366 367
static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
{
	return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
}

368
static void __init omap_common_init_early(void)
369
{
370
	omap_init_consistent_dma_size();
371
}
P
Paul Walmsley 已提交
372

373 374 375
static void __init omap_hwmod_init_postsetup(void)
{
	u8 postsetup_state;
P
Paul Walmsley 已提交
376 377 378 379 380 381 382 383

	/* Set the default postsetup state for all hwmods */
#ifdef CONFIG_PM_RUNTIME
	postsetup_state = _HWMOD_STATE_IDLE;
#else
	postsetup_state = _HWMOD_STATE_ENABLED;
#endif
	omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
384

385
	omap_pm_if_early_init();
386 387
}

388
#ifdef CONFIG_SOC_OMAP2420
389 390
void __init omap2420_init_early(void)
{
391 392 393 394 395
	omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
				  NULL);
396 397
	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE));
	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL);
398
	omap2xxx_check_revision();
399
	omap2xxx_prm_init();
400
	omap2xxx_cm_init();
401 402 403 404 405 406 407
	omap_common_init_early();
	omap2xxx_voltagedomains_init();
	omap242x_powerdomains_init();
	omap242x_clockdomains_init();
	omap2420_hwmod_init();
	omap_hwmod_init_postsetup();
	omap2420_clk_init();
408
}
409 410 411 412 413 414

void __init omap2420_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap2_pm_init();
415
	omap2_clk_enable_autoidle_all();
416
}
417
#endif
418

419
#ifdef CONFIG_SOC_OMAP2430
420 421
void __init omap2430_init_early(void)
{
422 423 424 425 426
	omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
				  NULL);
427 428
	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE));
	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL);
429
	omap2xxx_check_revision();
430
	omap2xxx_prm_init();
431
	omap2xxx_cm_init();
432 433 434 435 436 437 438 439
	omap_common_init_early();
	omap2xxx_voltagedomains_init();
	omap243x_powerdomains_init();
	omap243x_clockdomains_init();
	omap2430_hwmod_init();
	omap_hwmod_init_postsetup();
	omap2430_clk_init();
}
440 441 442 443 444 445

void __init omap2430_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap2_pm_init();
446
	omap2_clk_enable_autoidle_all();
447
}
448
#endif
449 450 451 452 453

/*
 * Currently only board-omap3beagle.c should call this because of the
 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
 */
454
#ifdef CONFIG_ARCH_OMAP3
455 456
void __init omap3_init_early(void)
{
457 458 459 460 461
	omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
				  NULL);
462 463
	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE));
	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL);
464 465
	omap3xxx_check_revision();
	omap3xxx_check_features();
466
	omap3xxx_prm_init();
467
	omap3xxx_cm_init();
468 469 470 471 472 473 474
	omap_common_init_early();
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
	omap3xxx_clockdomains_init();
	omap3xxx_hwmod_init();
	omap_hwmod_init_postsetup();
	omap3xxx_clk_init();
475 476 477 478
}

void __init omap3430_init_early(void)
{
479
	omap3_init_early();
480 481 482 483
}

void __init omap35xx_init_early(void)
{
484
	omap3_init_early();
485 486 487 488
}

void __init omap3630_init_early(void)
{
489
	omap3_init_early();
490 491 492 493
}

void __init am35xx_init_early(void)
{
494
	omap3_init_early();
495 496
}

497
void __init ti81xx_init_early(void)
498
{
499 500 501 502
	omap2_set_globals_tap(OMAP343X_CLASS,
			      OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
				  NULL);
503 504
	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE));
	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL);
505 506
	omap3xxx_check_revision();
	ti81xx_check_features();
507 508 509 510 511 512 513
	omap_common_init_early();
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
	omap3xxx_clockdomains_init();
	omap3xxx_hwmod_init();
	omap_hwmod_init_postsetup();
	omap3xxx_clk_init();
514
}
515 516 517 518 519 520

void __init omap3_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
521
	omap2_clk_enable_autoidle_all();
522 523 524 525 526 527 528
}

void __init omap3430_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
529
	omap2_clk_enable_autoidle_all();
530 531 532 533 534 535 536
}

void __init omap35xx_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
537
	omap2_clk_enable_autoidle_all();
538 539 540 541 542 543 544
}

void __init omap3630_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
545
	omap2_clk_enable_autoidle_all();
546 547 548 549 550 551 552
}

void __init am35xx_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
553
	omap2_clk_enable_autoidle_all();
554 555 556 557 558 559 560
}

void __init ti81xx_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
561
	omap2_clk_enable_autoidle_all();
562
}
563
#endif
564

565 566 567
#ifdef CONFIG_SOC_AM33XX
void __init am33xx_init_early(void)
{
568 569 570 571
	omap2_set_globals_tap(AM335X_CLASS,
			      AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
	omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
				  NULL);
572 573
	omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE));
	omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL);
574 575 576
	omap3xxx_check_revision();
	ti81xx_check_features();
	omap_common_init_early();
577
	am33xx_voltagedomains_init();
578
	am33xx_powerdomains_init();
579
	am33xx_clockdomains_init();
580 581
	am33xx_hwmod_init();
	omap_hwmod_init_postsetup();
582
	am33xx_clk_init();
583 584 585
}
#endif

586
#ifdef CONFIG_ARCH_OMAP4
587 588
void __init omap4430_init_early(void)
{
589 590 591 592
	omap2_set_globals_tap(OMAP443X_CLASS,
			      OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
				  OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
593 594 595 596 597 598
	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE));
	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
			     OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE));
	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
	omap_prm_base_init();
	omap_cm_base_init();
599 600
	omap4xxx_check_revision();
	omap4xxx_check_features();
601
	omap44xx_prm_init();
602 603 604 605 606 607 608
	omap_common_init_early();
	omap44xx_voltagedomains_init();
	omap44xx_powerdomains_init();
	omap44xx_clockdomains_init();
	omap44xx_hwmod_init();
	omap_hwmod_init_postsetup();
	omap4xxx_clk_init();
609
}
610 611 612 613 614 615

void __init omap4430_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap4_pm_init();
616
	omap2_clk_enable_autoidle_all();
617
}
618
#endif
619

620 621 622
#ifdef CONFIG_SOC_OMAP5
void __init omap5_init_early(void)
{
623 624 625 626
	omap2_set_globals_tap(OMAP54XX_CLASS,
			      OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
				  OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
627 628 629 630 631 632
	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE));
	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
			     OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE));
	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
	omap_prm_base_init();
	omap_cm_base_init();
633 634 635 636 637
	omap5xxx_check_revision();
	omap_common_init_early();
}
#endif

638
void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
639 640
				      struct omap_sdrc_params *sdrc_cs1)
{
641 642
	omap_sram_init();

643
	if (cpu_is_omap24xx() || omap3_has_sdrc()) {
644 645 646
		omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
		_omap2_init_reprogram_sdrc();
	}
647
}